#### Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: http://www.renesas.com April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to http://www.renesas.com/inquiry. #### Notice - All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. ## 32 # H8SX/1663Group Hardware Manual Renesas 32-Bit CISC Microcomputer H8SX Family / H8SX/1600 Series > H8SX/1663 R5F61663 H8SX/1664 R5F61664 #### Keep safety first in your circuit designs! Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. #### **General Precautions on Handling of Product** #### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. #### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. #### 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. #### 4. Prohibition of Access to Undefined or Reserved Addresses Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these addresses. Do not access these registers; the system's operation is not guaranteed if they are accessed. ## Configuration of This Manual This manual comprises the following items: - 1. General Precautions on Handling of Product - 2. Configuration of This Manual - 3. Preface - 4. Contents - 5. Overview - 6. Description of Functional Modules - CPU and System-Control Modules - On-Chip Peripheral Modules The configuration of the functional description of each module differs according to the module. However, the generic style includes the following items: - i) Feature - ii) Input/Output Pin - iii) Register Description - iv) Operation - v) Usage Note When designing an application system that includes this LSI, take notes into account. Each section includes notes in relation to the descriptions given, and usage notes are given, as required, as the final part of each section. - 7. List of Registers - 8. Electrical Characteristics - 9. Appendix - 10. Main Revisions and Additions in this Edition (only for revised versions) The list of revisions is a summary of points that have been revised or added to earlier versions. This does not include all of the revised contents. For details, see the actual locations in this manual. 11. Index #### **Preface** The H8SX/1663 Group is a single-chip microcomputer made up of the high-speed internal 32-bit H8SX CPU as its core, and the peripheral functions required to configure a system. The H8SX CPU is upward compatible with the H8/300, H8/300H, and H8S CPUs. Target Users: This manual was written for users who will be using the H8SX/1663 Group in the > design of application systems. Target users are expected to understand the fundamentals of electrical circuits, logical circuits, and microcomputers. Objective: This manual was written to explain the hardware functions and electrical characteristics of the H8SX/1663 Group to the target users. Refer to the H8SX Family Software Manual for a detailed description of the instruction set. #### Notes on reading this manual: • In order to understand the overall functions of the chip Read the manual according to the contents. This manual can be roughly categorized into parts on the CPU, system control functions, peripheral functions and electrical characteristics. In order to understand the details of the CPU's functions Read the H8SX Family Software Manual. In order to understand the details of a register when its name is known Read the index that is the final part of the manual to find the page number of the entry on the register. The addresses, bits, and initial values of the registers are summarized in section 24, List of Registers. Examples: Register name: The following notation is used for cases when the same or a similar function, e.g. 16-bit timer pulse unit or serial communication interface, is implemented on more than one channel: XXX\_N (XXX is the register name and N is the channel number) Bit order: The MSB is on the left and the LSB is on the right. Number notation: Binary is B'xxxx, hexadecimal is H'xxxx, decimal is xxxx. Signal notation: An overbar is added to a low-active signal: xxxx Related Manuals: The latest versions of all related manuals are available from our web site. Please ensure you have the latest versions of all documents you require. http://www.renesas.com/ ### H8SX/1663 Group manuals: | Document Title | Document No. | |---------------------------------|--------------| | H8SX/1663 Group Hardware Manual | This manual | | H8SX Family Software Manual | REJ09B0102 | ## Contents | Secti | on 1 | Overview | 1 | |-------|-----------|-----------------------------------------------|------| | 1.1 | Feature | es | 1 | | 1.2 | Block | Diagram | 2 | | 1.3 | Pin As | signments | 3 | | | 1.3.1 | Pin Assignments | 3 | | | 1.3.2 | Pin Configuration in Each Operating Mode | 4 | | | 1.3.3 | Pin Functions | 9 | | Secti | on 2 | CPU | .21 | | 2.1 | Feature | 25 | . 21 | | 2.2 | CPU C | perating Modes | . 23 | | | 2.2.1 | Normal Mode | . 23 | | | 2.2.2 | Middle Mode | . 25 | | | 2.2.3 | Advanced Mode | . 26 | | | 2.2.4 | Maximum Mode | . 27 | | 2.3 | Instruc | tion Fetch | . 29 | | 2.4 | Addres | ss Space | . 29 | | 2.5 | Registers | | | | | 2.5.1 | General Registers | .31 | | | 2.5.2 | Program Counter (PC) | . 32 | | | 2.5.3 | Condition-Code Register (CCR) | . 33 | | | 2.5.4 | Extended Control Register (EXR) | . 34 | | | 2.5.5 | Vector Base Register (VBR) | . 35 | | | 2.5.6 | Short Address Base Register (SBR) | . 35 | | | 2.5.7 | Multiply-Accumulate Register (MAC) | . 35 | | | 2.5.8 | Initial Values of CPU Registers | . 35 | | 2.6 | Data F | ormats | . 36 | | | 2.6.1 | General Register Data Formats | . 36 | | | 2.6.2 | Memory Data Formats | . 37 | | 2.7 | Instruc | tion Set | . 38 | | | 2.7.1 | Instructions and Addressing Modes | . 40 | | | 2.7.2 | Table of Instructions Classified by Function | . 44 | | | 2.7.3 | Basic Instruction Formats | . 54 | | 2.8 | Addres | ssing Modes and Effective Address Calculation | . 55 | | | 2.8.1 | Register Direct—Rn | . 55 | | | 2.8.2 | Register Indirect—@ERn | . 56 | | | 2.8.3 | Register Indirect with Displacement —@(d:2, ERn), @(d:16, ERn), | 5.6 | |------|------------------|------------------------------------------------------------------------------------------------------------------------------|-----| | | 204 | or @(d:32, ERn) | 30 | | | 2.8.4 | | 56 | | | 205 | @(d:16,Rn.W), @(d:32,Rn.W), @(d:16,ERn.L), or @(d:32,ERn.L) | 30 | | | 2.8.5 | Register Indirect with Post-Increment, Pre-Decrement, Pre-Increment, | 57 | | | 206 | or Post-Decrement—@ERn+, @-ERn, @+ERn, or @ERn- | | | | 2.8.6<br>2.8.7 | Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 | | | | | Immediate—#xx | | | | 2.8.8<br>2.8.9 | Program-Counter Relative—@(d:8, PC) or @(d:16, PC)<br>Program-Counter Relative with Index Register—@(RnL.B, PC), @(Rn.W, PC) | | | | 2.8.9 | or @(ERn.L, PC) | | | | 2.8.10 | | | | | | Memory Indirect—@@aa:8 Extended Memory Indirect—@@vec:7 | | | | 2.8.11<br>2.8.12 | Effective Address Calculation | | | | | MOVA Instruction | | | 2.9 | | sing States | | | 2.9 | Process | sing States | 04 | | Sect | ion 3 | MCU Operating Modes | 65 | | 3.1 | | ing Mode Selection | | | 3.2 | | er Descriptions | | | 3.2 | 3.2.1 | Mode Control Register (MDCR) | | | | 3.2.1 | System Control Register (WDCR) | | | 3.3 | | ing Mode Descriptions | | | 5.5 | 3.3.1 | Mode 2 | | | | 3.3.2 | Mode 4 | | | | 3.3.3 | Mode 5 | | | | 3.3.4 | Mode 6 | | | | 3.3.5 | Mode 7 | | | | 3.3.6 | Pin Functions | | | 3.4 | | s Map | | | J. 1 | 3.4.1 | Address Map | | | | | | | | Sect | ion 4 | Exception Handling | 77 | | 4.1 | | ion Handling Types and Priority | | | 4.2 | | ion Sources and Exception Handling Vector Table | | | 4.3 | Reset | | 80 | | | 4.3.1 | Reset Exception Handling | 80 | | | 4.3.2 | Interrupts after Reset | | | | 4.3.3 | On-Chip Peripheral Functions after Reset Release | | | 44 | Traces | • • | | | 4.5 | Addre | ess Error | 84 | |-----|---------|------------------------------------------------------|-----| | | 4.5.1 | Address Error Source | 84 | | | 4.5.2 | Address Error Exception Handling | 85 | | 4.6 | Interru | upts | 86 | | | 4.6.1 | Interrupt Sources | 86 | | | 4.6.2 | Interrupt Exception Handling | 87 | | 4.7 | Instru | ction Exception Handling | 87 | | | 4.7.1 | Trap Instruction | 87 | | | 4.7.2 | Sleep Instruction Exception Handling | 88 | | | 4.7.3 | Exception Handling by Illegal Instruction | 89 | | 4.8 | Stack | Status after Exception Handling | 90 | | 4.9 | Usage | Note | 91 | | Sec | tion 5 | Interrupt Controller | 93 | | 5.1 | Featur | res | 93 | | 5.2 | Input/ | Output Pins | 95 | | 5.3 | Regist | ter Descriptions | 95 | | | 5.3.1 | Interrupt Control Register (INTCR) | 96 | | | 5.3.2 | CPU Priority Control Register (CPUPCR) | 97 | | | 5.3.3 | Interrupt Priority Registers A to I, K, L, Q, and R | | | | | (IPRA to IPRI, IPRK, IPRL, IPRQ, and IPRR) | 98 | | | 5.3.4 | IRQ Enable Register (IER) | | | | 5.3.5 | IRQ Sense Control Registers H and L (ISCRH, ISCRL) | 102 | | | 5.3.6 | IRQ Status Register (ISR) | 106 | | | 5.3.7 | Software Standby Release IRQ Enable Register (SSIER) | 107 | | 5.4 | Interru | upt Sources | 109 | | | 5.4.1 | External Interrupts | 109 | | | 5.4.2 | Internal Interrupts | 110 | | 5.5 | Interru | upt Exception Handling Vector Table | 111 | | 5.6 | Interru | upt Control Modes and Interrupt Operation | 116 | | | 5.6.1 | Interrupt Control Mode 0 | 116 | | | 5.6.2 | Interrupt Control Mode 2 | 118 | | | 5.6.3 | Interrupt Exception Handling Sequence | 120 | | | 5.6.4 | Interrupt Response Times | 121 | | | 5.6.5 | DTC and DMAC Activation by Interrupt | 122 | | 5.7 | CPU I | Priority Control Function Over DTC and DMAC | 125 | | 5.8 | Usage | Notes | 128 | | | 5.8.1 | Conflict between Interrupt Generation and Disabling | 128 | | | 5.8.2 | Instructions that Disable Interrupts | 129 | | | 5.8.3 | Times when Interrupts are Disabled | 129 | | | 5.8.4 | Interrupts during Execution of EEPMOV Instruction | 129 | |------|---------|-------------------------------------------------------------|-----| | | 5.8.5 | Interrupts during Execution of MOVMD and MOVSD Instructions | 129 | | | 5.8.6 | Interrupts of Peripheral Modules | 130 | | Sect | tion 6 | Bus Controller (BSC) | 131 | | 6.1 | | es | | | 6.2 | | er Descriptions | | | 0.2 | 6.2.1 | Bus Width Control Register (ABWCR) | | | | 6.2.2 | Access State Control Register (ASTCR) | | | | 6.2.3 | Wait Control Registers A and B (WTCRA, WTCRB) | | | | 6.2.4 | Read Strobe Timing Control Register (RDNCR) | | | | 6.2.5 | CS Assertion Period Control Registers (CSACR) | | | | 6.2.6 | Idle Control Register (IDLCR) | | | | 6.2.7 | Bus Control Register 1 (BCR1) | | | | 6.2.8 | Bus Control Register 2 (BCR2) | | | | 6.2.9 | Endian Control Register (ENDIANCR) | | | | 6.2.10 | SRAM Mode Control Register (SRAMCR) | | | | 6.2.11 | Burst ROM Interface Control Register (BROMCR) | 153 | | | 6.2.12 | Address/Data Multiplexed I/O Control Register (MPXCR) | 155 | | | 6.2.13 | DRAM Control Register (DRAMCR) | | | | 6.2.14 | DRAM Access Control Register (DRACCR) | 160 | | | 6.2.15 | Synchronous DRAM Control Register (SDCR) | 162 | | | 6.2.16 | Refresh Control Register (REFCR) | 163 | | | 6.2.17 | Refresh Timer Counter (RTCNT) | 167 | | | 6.2.18 | Refresh Time Constant Register (RTCOR) | 167 | | 6.3 | Bus Co | onfiguration | 168 | | 6.4 | Multi-0 | Clock Function and Number of Access Cycles | 169 | | 6.5 | Externa | al Bus | 173 | | | 6.5.1 | Input/Output Pins | 173 | | | 6.5.2 | Area Division | 177 | | | 6.5.3 | Chip Select Signals | 178 | | | 6.5.4 | External Bus Interface | 179 | | | 6.5.5 | Area and External Bus Interface | 184 | | | 6.5.6 | Endian and Data Alignment | 189 | | 6.6 | Basic I | Bus Interface | 192 | | | 6.6.1 | Data Bus | 192 | | | 6.6.2 | I/O Pins Used for Basic Bus Interface | | | | 6.6.3 | Basic Timing | | | | 6.6.4 | Wait Control | 199 | | | 665 | Read Strobe $(\overline{RD})$ Timing | 201 | | | 6.6.6 | Extension of Chip Select (CS) Assertion Period | 202 | |------|---------|----------------------------------------------------------------------|-----| | | 6.6.7 | DACK Signal Output Timing | 204 | | 6.7 | Byte C | Control SRAM Interface | 205 | | | 6.7.1 | Byte Control SRAM Space Setting | 205 | | | 6.7.2 | Data Bus | 205 | | | 6.7.3 | I/O Pins Used for Byte Control SRAM Interface | 206 | | | 6.7.4 | Basic Timing | 207 | | | 6.7.5 | Wait Control | 209 | | | 6.7.6 | Read Strobe (RD) | 211 | | | 6.7.7 | Extension of Chip Select ( $\overline{CS}$ ) Assertion Period | 211 | | | 6.7.8 | DACK Signal Output Timing | 211 | | 6.8 | Burst I | ROM Interface | 213 | | | 6.8.1 | Burst ROM Space Setting | 213 | | | 6.8.2 | Data Bus | 213 | | | 6.8.3 | I/O Pins Used for Burst ROM Interface | 214 | | | 6.8.4 | Basic Timing | 215 | | | 6.8.5 | Wait Control | 217 | | | 6.8.6 | Read Strobe (RD) Timing | 217 | | | 6.8.7 | Extension of Chip Select ( $\overline{\text{CS}}$ ) Assertion Period | 217 | | 6.9 | Addres | ss/Data Multiplexed I/O Interface | 218 | | | 6.9.1 | Address/Data Multiplexed I/O Space Setting | 218 | | | 6.9.2 | Address/Data Multiplex | 218 | | | 6.9.3 | Data Bus | 218 | | | 6.9.4 | I/O Pins Used for Address/Data Multiplexed I/O Interface | 219 | | | 6.9.5 | Basic Timing | 220 | | | 6.9.6 | Address Cycle Control | 222 | | | 6.9.7 | Wait Control | 223 | | | 6.9.8 | Read Strobe (RD) Timing | 223 | | | 6.9.9 | Extension of Chip Select (CS) Assertion Period | 225 | | | 6.9.10 | DACK Signal Output Timing | 227 | | 6.10 | DRAM | /I Interface | 228 | | | 6.10.1 | Setting DRAM Space | 228 | | | 6.10.2 | Address Multiplexing | 228 | | | 6.10.3 | Data Bus | 229 | | | 6.10.4 | I/O Pins Used for DRAM Interface | 229 | | | 6.10.5 | Basic Timing | 230 | | | 6.10.6 | Controlling Column Address Output Cycle | 231 | | | 6.10.7 | Controlling Row Address Output Cycle | 232 | | | 6.10.8 | Controlling Precharge Cycle | 234 | | | 6.10.9 | Wait Control | 235 | | | 6.10.10 Controlling Byte and Word Accesses | 238 | |------|-------------------------------------------------------------|-----| | | 6.10.11 Burst Access Operation | | | | 6.10.12 Refresh Control | | | | 6.10.13 DRAM Interface and Single Address Transfer by DMAC | 251 | | 6.11 | Synchronous DRAM Interface | | | | 6.11.1 Setting SDRAM space | | | | 6.11.2 Address Multiplexing | | | | 6.11.3 Data Bus | | | | 6.11.4 I/O Pins Used for DRAM Interface | 256 | | | 6.11.5 Basic Timing | | | | 6.11.6 CAS Latency Control | | | | 6.11.7 Controlling Row Address Output Cycle | 261 | | | 6.11.8 Controlling Precharge Cycle | | | | 6.11.9 Controlling Clock Suspend Insertion | | | | 6.11.10 Controlling Write-Precharge Delay | 266 | | | 6.11.11 Controlling Byte and Word Accesses | | | | 6.11.12 Fast-Page Access Operation | 269 | | | 6.11.13 Refresh Control | 275 | | | 6.11.14 Setting SDRAM Mode Register | 281 | | | 6.11.15 SDRAM Interface and Single Address Transfer by DMAC | 282 | | 6.12 | Idle Cycle | 291 | | | 6.12.1 Operation | 291 | | | 6.12.2 Pin States in Idle Cycle | 303 | | 6.13 | Bus Release | 304 | | | 6.13.1 Operation | 304 | | | 6.13.2 Pin States in External Bus Released State | 305 | | | 6.13.3 Transition Timing | 306 | | 6.14 | Internal Bus | 308 | | | 6.14.1 Access to Internal Address Space | 308 | | 6.15 | Write Data Buffer Function | 309 | | | 6.15.1 Write Data Buffer Function for External Data Bus | 309 | | | 6.15.2 Write Data Buffer Function for Peripheral Modules | 310 | | 6.16 | Bus Arbitration | 311 | | | 6.16.1 Operation | 311 | | | 6.16.2 Bus Transfer Timing | 312 | | 6.17 | Bus Controller Operation in Reset | 314 | | 6.18 | Usage Notes | 314 | | | | | | Sect | ion 7 DMA Controller (DMAC) | 317 | | 7.1 | Features | 317 | | 7.2 | Input/C | Output Pins | 320 | |------|----------|--------------------------------------------------|-----| | 7.3 | Registe | er Descriptions | 321 | | | 7.3.1 | DMA Source Address Register (DSAR) | 322 | | | 7.3.2 | DMA Destination Address Register (DDAR) | 323 | | | 7.3.3 | DMA Offset Register (DOFR) | 324 | | | 7.3.4 | DMA Transfer Count Register (DTCR) | 325 | | | 7.3.5 | DMA Block Size Register (DBSR) | 326 | | | 7.3.6 | DMA Mode Control Register (DMDR) | 327 | | | 7.3.7 | DMA Address Control Register (DACR) | 336 | | | 7.3.8 | DMA Module Request Select Register (DMRSR) | 342 | | 7.4 | Transfe | er Modes | 342 | | 7.5 | Operat | ions | 343 | | | 7.5.1 | Address Modes | 343 | | | 7.5.2 | Transfer Modes | 347 | | | 7.5.3 | Activation Sources | 352 | | | 7.5.4 | Bus Access Modes | 354 | | | 7.5.5 | Extended Repeat Area Function | 356 | | | 7.5.6 | Address Update Function using Offset | 359 | | | 7.5.7 | Register during DMA Transfer | 363 | | | 7.5.8 | Priority of Channels | 368 | | | 7.5.9 | DMA Basic Bus Cycle | 370 | | | 7.5.10 | Bus Cycles in Dual Address Mode | 371 | | | 7.5.11 | Bus Cycles in Single Address Mode | 380 | | 7.6 | DMA 7 | Transfer End | 385 | | 7.7 | Relatio | onship among DMAC and Other Bus Masters | 388 | | | 7.7.1 | CPU Priority Control Function Over DMAC | 388 | | | 7.7.2 | Bus Arbitration among DMAC and Other Bus Masters | 389 | | 7.8 | Interru | pt Sources | 390 | | 7.9 | Notes of | on Usage | 393 | | Sect | ion 8 | Data Transfer Controller (DTC) | 395 | | 8.1 | | es | | | 8.2 | | er Descriptions | | | | 8.2.1 | DTC Mode Register A (MRA) | | | | 8.2.2 | DTC Mode Register B (MRB) | | | | 8.2.3 | DTC Source Address Register (SAR) | | | | 8.2.4 | DTC Destination Address Register (DAR) | | | | 8.2.5 | DTC Transfer Count Register A (CRA) | | | | 8.2.6 | DTC Transfer Count Register B (CRB) | | | | 8.2.7 | DTC enable registers A to E, G, and H (DTCERA to DTCERE, DTCERG, and DTCERH) | 402 | |------|---------|------------------------------------------------------------------------------|-----| | | 8.2.8 | DTC Control Register (DTCCR) | | | | 8.2.9 | DTC Vector Base Register (DTCVBR) | | | 8.3 | | tion Sources | | | 8.4 | | on of Transfer Information and DTC Vector Table | | | 8.5 | | ion | | | | 8.5.1 | Bus Cycle Division | | | | 8.5.2 | Transfer Information Read Skip Function | 413 | | | 8.5.3 | Transfer Information Writeback Skip Function | 414 | | | 8.5.4 | Normal Transfer Mode | 414 | | | 8.5.5 | Repeat Transfer Mode | 415 | | | 8.5.6 | Block Transfer Mode | 417 | | | 8.5.7 | Chain Transfer | 418 | | | 8.5.8 | Operation Timing | 419 | | | 8.5.9 | Number of DTC Execution Cycles | 421 | | | 8.5.10 | DTC Bus Release Timing | 422 | | | 8.5.11 | DTC Priority Level Control to the CPU | 422 | | 8.6 | DTC A | ctivation by Interrupt | 423 | | 8.7 | Examp | les of Use of the DTC | 424 | | | 8.7.1 | Normal Transfer Mode | 424 | | | 8.7.2 | Chain Transfer | | | | 8.7.3 | Chain Transfer when Counter = 0 | 425 | | 8.8 | | pt Sources | | | 8.9 | Usage | Notes | | | | 8.9.1 | Module Stop State Setting | | | | 8.9.2 | On-Chip RAM | | | | 8.9.3 | DMAC Transfer End Interrupt | | | | 8.9.4 | DTCE Bit Setting | | | | 8.9.5 | Chain Transfer | 428 | | | 8.9.6 | Transfer Information Start Address, Source Address, | | | | | and Destination Address | | | | 8.9.7 | Transfer Information Modification | | | | 8.9.8 | Endian Format | 428 | | Sect | ion 9 | I/O Ports | 429 | | 9.1 | Registe | er Descriptions | 436 | | | 9.1.1 | Data Direction Register (PnDDR) (n = 1, 2, 3, 6, A to F, H, I, and M) | 437 | | | 9.1.2 | Data Register (PnDR) (n = 1, 2, 3, 6, A to F, H, I, and M) | 438 | | | 9.1.3 | Port Register (PORTn) (n = 1, 2, 3, 5, 6, A to F, H, I, and M) | 438 | | | 9.1.4 | Input Buffer Control Register (PnICR) (n = 1, 2, 3, 5, 6, A to F, H, I, and M) | 439 | |------|---------|--------------------------------------------------------------------------------|------| | | 9.1.5 | Pull-Up MOS Control Register (PnPCR) (n = D to F, H, and I) | 440 | | | 9.1.6 | Open-Drain Control Register (PnODR) (n = 2 and F) | 441 | | 9.2 | Output | Buffer Control | 441 | | | 9.2.1 | Port 1 | 442 | | | 9.2.2 | Port 2 | 446 | | | 9.2.3 | Port 3 | 450 | | | 9.2.4 | Port 5 | 454 | | | 9.2.5 | Port 6 | 454 | | | 9.2.6 | Port A | 457 | | | 9.2.7 | Port B | 462 | | | 9.2.8 | Port C | 466 | | | 9.2.9 | Port D | 467 | | | 9.2.10 | Port E | 467 | | | 9.2.11 | Port F | 468 | | | 9.2.12 | Port H | 472 | | | 9.2.13 | Port I | 473 | | | 9.2.14 | Port M | 474 | | 9.3 | Port Fu | unction Controller | | | | 9.3.1 | Port Function Control Register 0 (PFCR0) | 483 | | | 9.3.2 | Port Function Control Register 1 (PFCR1) | | | | 9.3.3 | Port Function Control Register 2 (PFCR2) | | | | 9.3.4 | Port Function Control Register 4 (PFCR4) | | | | 9.3.5 | Port Function Control Register 6 (PFCR6) | | | | 9.3.6 | Port Function Control Register 7 (PFCR7) | | | | 9.3.7 | Port Function Control Register 9 (PFCR9) | | | | 9.3.8 | Port Function Control Register B (PFCRB) | | | | 9.3.9 | Port Function Control Register C (PFCRC) | | | 9.4 | _ | Notes | | | | 9.4.1 | Notes on Input Buffer Control Register (ICR) Setting | | | | 9.4.2 | Notes on Port Function Control Register (PFCR) Settings | 496 | | Sect | ion 10 | 16-Bit Timer Pulse Unit (TPU) | .497 | | 10.1 | | es | | | 10.2 | - | Output Pins | | | 10.3 | _ | er Descriptions | | | | | Timer Control Register (TCR) | | | | | Timer Mode Register (TMDR) | | | | 10.3.3 | Timer I/O Control Register (TIOR) | 510 | | | 10.3.4 | Timer Interrupt Enable Register (TIER) | 528 | | | 10.3.5 | Timer Status Register (TSR) | 530 | |-------|-------------|-------------------------------------------------------------|-----| | | 10.3.6 | Timer Counter (TCNT) | 534 | | | 10.3.7 | Timer General Register (TGR) | 534 | | | 10.3.8 | Timer Start Register (TSTR) | 535 | | | 10.3.9 | Timer Synchronous Register (TSYR) | 536 | | 10.4 | Operat | ion | 537 | | | 10.4.1 | Basic Functions | 537 | | | 10.4.2 | Synchronous Operation | 543 | | | 10.4.3 | Buffer Operation | 545 | | | 10.4.4 | Cascaded Operation | 549 | | | 10.4.5 | PWM Modes | 551 | | | 10.4.6 | Phase Counting Mode | 556 | | 10.5 | Interru | pt Sources | 563 | | 10.6 | DTC A | activation | 565 | | 10.7 | DMAC | C Activation | 565 | | 10.8 | A/D C | onverter Activation | 565 | | 10.9 | Operat | ion Timing | 566 | | | 10.9.1 | Input/Output Timing | 566 | | | 10.9.2 | Interrupt Signal Timing | 570 | | 10.10 | Usage Notes | | | | | 10.10.1 | Module Stop State Setting | 574 | | | 10.10.2 | 2 Input Clock Restrictions | 574 | | | 10.10.3 | 3 Caution on Cycle Setting | 575 | | | 10.10.4 | 4 Conflict between TCNT Write and Clear Operations | 575 | | | 10.10.5 | 5 Conflict between TCNT Write and Increment Operations | 576 | | | 10.10.6 | 6 Conflict between TGR Write and Compare Match | 576 | | | 10.10.7 | 7 Conflict between Buffer Register Write and Compare Match | 577 | | | 10.10.8 | 3 Conflict between TGR Read and Input Capture | 578 | | | 10.10.9 | O Conflict between TGR Write and Input Capture | 579 | | | 10.10.1 | 10 Conflict between Buffer Register Write and Input Capture | 580 | | | 10.10.1 | 11 Conflict between Overflow/Underflow and Counter Clearing | 581 | | | 10.10.1 | 12 Conflict between TCNT Write and Overflow/Underflow | 582 | | | 10.10.1 | 13 Multiplexing of I/O Pins | 582 | | | 10.10.1 | 4 Interrupts and Module Stop Mode | 582 | | Secti | on 11 | Programmable Pulse Generator (PPG) | 583 | | 11.1 | Feature | es | 583 | | 11.2 | Input/C | Output Pins | 584 | | 11.3 | Registe | er Descriptions | 585 | | | 11 3 1 | Next Data Enable Registers H. I. (NDERH, NDERI.) | 585 | | | 11.3.2 | Output Data Registers H, L (PODRH, PODRL) | 587 | |------|--------|------------------------------------------------------------------|-----| | | 11.3.3 | Next Data Registers H, L (NDRH, NDRL) | 588 | | | 11.3.4 | PPG Output Control Register (PCR) | 591 | | | 11.3.5 | PPG Output Mode Register (PMR) | 592 | | 11.4 | Operat | ion | 594 | | | 11.4.1 | Output Timing | 594 | | | 11.4.2 | Sample Setup Procedure for Normal Pulse Output | 595 | | | 11.4.3 | Example of Normal Pulse Output (Example of 5-Phase Pulse Output) | 596 | | | | Non-Overlapping Pulse Output | | | | 11.4.5 | Sample Setup Procedure for Non-Overlapping Pulse Output | 599 | | | 11.4.6 | Example of Non-Overlapping Pulse Output (Example of | | | | | 4-Phase Complementary Non-Overlapping Pulse Output) | 600 | | | 11.4.7 | Inverted Pulse Output | | | | 11.4.8 | Pulse Output Triggered by Input Capture | 603 | | 11.5 | | Notes | | | | _ | Module Stop State Setting | | | | | Operation of Pulse Output Pins | | | Sect | ion 12 | 8-Bit Timers (TMR) | 605 | | 12.1 | | es | | | 12.2 | | Output Pins | | | 12.3 | - | er Descriptions | | | | _ | Timer Counter (TCNT) | | | | | Time Constant Register A (TCORA) | | | | | Time Constant Register B (TCORB) | | | | | Timer Control Register (TCR) | | | | | Timer Counter Control Register (TCCR) | | | | 12.3.6 | Timer Control/Status Register (TCSR) | | | 12.4 | | ion | | | | - | Pulse Output | | | | | Reset Input | | | 12.5 | | ion Timing | | | | 12.5.1 | TCNT Count Timing | | | | 12.5.2 | Timing of CMFA and CMFB Setting at Compare Match | | | | 12.5.3 | Timing of Timer Output at Compare Match | | | | 12.5.4 | Timing of Counter Clear by Compare Match | | | | 12.5.5 | Timing of TCNT External Reset | | | | 12.5.6 | Timing of Overflow Flag (OVF) Setting | | | 12.6 | | ion with Cascaded Connection | | | | - | | 628 | | | 12.6.2 | Compare Match Count Mode | 629 | |------|---------|-------------------------------------------------|-----| | 12.7 | Interru | pt Sources | 629 | | | 12.7.1 | Interrupt Sources and DTC Activation | 629 | | | 12.7.2 | A/D Converter Activation | 630 | | 12.8 | Usage | Notes | 631 | | | 12.8.1 | Notes on Setting Cycle | 631 | | | 12.8.2 | Conflict between TCNT Write and Counter Clear | 631 | | | 12.8.3 | Conflict between TCNT Write and Increment | 632 | | | 12.8.4 | Conflict between TCOR Write and Compare Match | 632 | | | 12.8.5 | Conflict between Compare Matches A and B | 633 | | | 12.8.6 | Switching of Internal Clocks and TCNT Operation | 633 | | | 12.8.7 | Mode Setting with Cascaded Connection | 635 | | | 12.8.8 | Module Stop State Setting | 635 | | | 12.8.9 | Interrupts in Module Stop State | 635 | | Sect | ion 13 | 32K Timer (TM32K) | 637 | | 13.1 | Feature | es | 637 | | 13.2 | Registe | er Descriptions | 638 | | | 13.2.1 | Timer Counter (TCNT32K) | 638 | | | | Time Control Register (TCR32K) | | | 13.3 | Operat | ion | 639 | | 13.4 | Interru | pt Source | 640 | | 13.5 | Usage | Notes | 640 | | | 13.5.1 | Changing Values of Bits CKS1 and CKS0 | 640 | | | 13.5.2 | Usage Notes on 32K Timer | 640 | | | 13.5.3 | Note on Reading Timer Counter | 640 | | | 13.5.4 | Note on Register Initialization | 640 | | Sect | ion 14 | Watchdog Timer (WDT) | 641 | | 14.1 | Feature | es | 641 | | 14.2 | Input/C | Output Pin | 642 | | 14.3 | Registe | er Descriptions | 643 | | | 14.3.1 | Timer Counter (TCNT) | 643 | | | 14.3.2 | Timer Control/Status Register (TCSR) | 643 | | | 14.3.3 | Reset Control/Status Register (RSTCSR) | 645 | | 14.4 | Operat | ion | 646 | | | 14.4.1 | Watchdog Timer Mode | 646 | | | 14.4.2 | Interval Timer Mode | 648 | | 14.5 | Interru | pt Source | 648 | | 14 6 | Usage | Notes | 649 | | | 14.6.1 | Notes on Register Access | . 649 | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------|-------| | | 14.6.2 | Conflict between Timer Counter (TCNT) Write and Increment | . 650 | | | 14.6.3 | Changing Values of Bits CKS2 to CKS0 | . 650 | | | | Switching between Watchdog Timer Mode and Interval Timer Mode | | | | 14.6.5 | Internal Reset in Watchdog Timer Mode | . 651 | | | 14.6.6 | System Reset by WDTOVF Signal | . 651 | | | 14.6.7 | Transition to Watchdog Timer Mode or Software Standby Mode | . 651 | | Secti | ion 15 | Serial Communication Interface (SCI, IrDA, CRC) | .653 | | 15.1 | Feature | es | . 653 | | 15.2 | Input/C | Output Pins | . 658 | | 15.3 | Registe | er Descriptions | . 659 | | | 15.3.1 | Receive Shift Register (RSR) | . 661 | | | 15.3.2 | Receive Data Register (RDR) | .661 | | | 15.3.3 | Transmit Data Register (TDR) | . 662 | | | 15.3.4 | Transmit Shift Register (TSR) | . 662 | | | 15.3.5 | Serial Mode Register (SMR) | . 662 | | | | Serial Control Register (SCR) | | | | 15.3.7 | Serial Status Register (SSR) | .671 | | | | Smart Card Mode Register (SCMR) | | | | 15.3.9 | Bit Rate Register (BRR) | . 681 | | | 15.3.10 | Serial Extended Mode Register (SEMR_2) | . 688 | | | 15.3.11 | Serial Extended Mode Register 5 and 6 (SEMR_5 and SEMR_6) | . 690 | | | 15.3.12 | 2 IrDA Control Register (IrCR) | . 697 | | 15.4 | Operat | ion in Asynchronous Mode | . 698 | | | 15.4.1 | Data Transfer Format | . 699 | | | 15.4.2 | Receive Data Sampling Timing and Reception Margin in Asynchronous Mode | . 700 | | | 15.4.3 | Clock | .701 | | | 15.4.4 | SCI Initialization (Asynchronous Mode) | .702 | | | 15.4.5 | Serial Data Transmission (Asynchronous Mode) | . 703 | | | 15.4.6 | Serial Data Reception (Asynchronous Mode) | . 705 | | 15.5 | Multip | rocessor Communication Function | . 709 | | | | Multiprocessor Serial Data Transmission | | | | 15.5.2 | Multiprocessor Serial Data Reception | .712 | | 15.6 | Operat | ion in Clocked Synchronous Mode (SCI_0, 1, 2, and 4 only) | .715 | | | 15.6.1 | Clock | .715 | | | | SCI Initialization (Clocked Synchronous Mode) (SCI_0, 1, 2, and 4 only)<br>Serial Data Transmission (Clocked Synchronous Mode) | .716 | | | | (SCI_0, 1, 2, and 4 only) | . 717 | | | 15.6.4 | Serial Data Reception (Clocked Synchronous Mode) | | |-------|---------|----------------------------------------------------------|-----| | | | (SCI_0, 1, 2, and 4 only) | 719 | | | 15.6.5 | Simultaneous Serial Data Transmission and Reception | | | | | (Clocked Synchronous Mode) (SCI_0, 1, 2, and 4 only) | 720 | | 15.7 | Operat | ion in Smart Card Interface Mode | 722 | | | 15.7.1 | Sample Connection | 722 | | | 15.7.2 | Data Format (Except in Block Transfer Mode) | 723 | | | 15.7.3 | Block Transfer Mode | 724 | | | 15.7.4 | Receive Data Sampling Timing and Reception Margin | 725 | | | 15.7.5 | Initialization | 726 | | | 15.7.6 | Data Transmission (Except in Block Transfer Mode) | 727 | | | 15.7.7 | Serial Data Reception (Except in Block Transfer Mode) | 730 | | | 15.7.8 | Clock Output Control | 731 | | 15.8 | IrDA ( | Operation | 733 | | 15.9 | Interru | pt Sources | 736 | | | 15.9.1 | Interrupts in Normal Serial Communication Interface Mode | 736 | | | 15.9.2 | Interrupts in Smart Card Interface Mode | 737 | | 15.10 | Usage | Notes | 739 | | | 15.10.1 | 1 Module Stop State Setting | 739 | | | 15.10.2 | 2 Break Detection and Processing | 739 | | | 15.10.3 | 3 Mark State and Break Detection | 739 | | | 15.10.4 | 4 Receive Error Flags and Transmit Operations | | | | | (Clocked Synchronous Mode Only) | 739 | | | 15.10.5 | 5 Relation between Writing to TDR and TDRE Flag | 740 | | | 15.10.6 | 6 Restrictions on Using DTC or DMAC | 740 | | | 15.10.7 | 7 SCI Operations during Power-Down State | 741 | | 15.11 | CRC C | Operation Circuit | 744 | | | 15.11.1 | Features | 744 | | | 15.11.2 | 2 Register Descriptions | 745 | | | 15.11.3 | 3 CRC Operation Circuit Operation | 747 | | | 15.11.4 | 4 Note on CRC Operation Circuit | 750 | | Secti | on 16 | USB Function Module (USB) | 751 | | 16.1 | Feature | es | 751 | | 16.2 | Input/C | Output Pins | 752 | | 16.3 | Registe | er Descriptions | 753 | | | 16.3.1 | Interrupt Flag Register 0 (IFR0) | 754 | | | 16.3.2 | Interrupt Flag Register 1 (IFR1) | 756 | | | 16.3.3 | Interrupt Flag Register 2 (IFR2) | 757 | | | 16.3.4 | Interrupt Select Register 0 (ISR0) | 759 | | | 16.3.5 Interrupt Select Register 1 (ISR1) | 760 | |------|---------------------------------------------------------------|-----| | | 16.3.6 Interrupt Select Register 2 (ISR2) | 761 | | | 16.3.7 Interrupt Enable Register 0 (IER0) | 762 | | | 16.3.8 Interrupt Enable Register 1 (IER1) | 763 | | | 16.3.9 Interrupt Enable Register 2 (IER2) | 763 | | | 16.3.10 EP0i Data Register (EPDR0i) | 764 | | | 16.3.11 EP0o Data Register (EPDR0o) | 765 | | | 16.3.12 EP0s Data Register (EPDR0s) | 765 | | | 16.3.13 EP1 Data Register (EPDR1) | 766 | | | 16.3.14 EP2 Data Register (EPDR2) | 766 | | | 16.3.15 EP3 Data Register (EPDR3) | 767 | | | 16.3.16 EP0o Receive Data Size Register (EPSZ0o) | 767 | | | 16.3.17 EP1 Receive Data Size Register (EPSZ1) | 768 | | | 16.3.18 Trigger Register (TRG) | 768 | | | 16.3.19 Data Status Register (DASTS) | 770 | | | 16.3.20 FIFO Clear Register (FCLR) | 771 | | | 16.3.21 DMA Transfer Setting Register (DMA) | 772 | | | 16.3.22 Endpoint Stall Register (EPSTL) | 775 | | | 16.3.23 Configuration Value Register (CVR) | 776 | | | 16.3.24 Control Register (CTLR) | 776 | | | 16.3.25 Endpoint Information Register (EPIR) | | | | 16.3.26 Transceiver Test Register 0 (TRNTREG0) | | | | 16.3.27 Transceiver Test Register 1 (TRNTREG1) | | | 16.4 | Interrupt Sources | 786 | | 16.5 | Operation | 788 | | | 16.5.1 Cable Connection | 788 | | | 16.5.2 Cable Disconnection | 789 | | | 16.5.3 Suspend and Resume Operations | | | | 16.5.4 Control Transfer | | | | 16.5.5 EP1 Bulk-Out Transfer (Dual FIFOs) | | | | 16.5.6 EP2 Bulk-In Transfer (Dual FIFOs) | | | | 16.5.7 EP3 Interrupt-In Transfer | | | 16.6 | Processing of USB Standard Commands and Class/Vendor Commands | | | | 16.6.1 Processing of Commands Transmitted by Control Transfer | | | 16.7 | Stall Operations | | | | 16.7.1 Overview | | | | 16.7.2 Forcible Stall by Application | | | | 16.7.3 Automatic Stall by USB Function Module | | | 16.8 | DMA Transfer | | | | 16.8.1 Overview | 809 | | | 16.8.2 | DMA Transfer for Endpoint 1 | 809 | |-------|---------|------------------------------------------------------------------|-----| | | 16.8.3 | DMA Transfer for Endpoint 2 | 810 | | 16.9 | Examp | le of USB External Circuitry | 811 | | 16.10 | Usage | Notes | 813 | | | 16.10.1 | Receiving Setup Data | 813 | | | 16.10.2 | Clearing the FIFO | 813 | | | 16.10.3 | Overreading and Overwriting the Data Registers | 813 | | | 16.10.4 | Assigning Interrupt Sources to EP0 | 814 | | | 16.10.5 | Clearing the FIFO When DMA Transfer is Enabled | 814 | | | 16.10.6 | Notes on TR Interrupt | 814 | | | 16.10.7 | Restrictions on Peripheral Module Clock (Pφ) Operating Frequency | 815 | | Secti | on 17 | I <sup>2</sup> C Bus Interface 2 (IIC2) | 817 | | 17.1 | Feature | S | 817 | | 17.2 | Input/C | Output Pins | 819 | | 17.3 | Registe | r Descriptions | 820 | | | 17.3.1 | I <sup>2</sup> C Bus Control Register A (ICCRA) | 821 | | | 17.3.2 | I <sup>2</sup> C Bus Control Register B (ICCRB) | 822 | | | 17.3.3 | I <sup>2</sup> C Bus Mode Register (ICMR) | 824 | | | 17.3.4 | I <sup>2</sup> C Bus Interrupt Enable Register (ICIER) | 825 | | | 17.3.5 | I <sup>2</sup> C Bus Status Register (ICSR) | 828 | | | 17.3.6 | Slave Address Register (SAR) | 831 | | | 17.3.7 | I <sup>2</sup> C Bus Transmit Data Register (ICDRT) | 832 | | | 17.3.8 | I <sup>2</sup> C Bus Receive Data Register (ICDRR) | 832 | | | 17.3.9 | I <sup>2</sup> C Bus Shift Register (ICDRS) | 832 | | 17.4 | Operati | ion | 833 | | | 17.4.1 | I <sup>2</sup> C Bus Format | 833 | | | 17.4.2 | Master Transmit Operation | 834 | | | 17.4.3 | Master Receive Operation | 836 | | | 17.4.4 | Slave Transmit Operation | 838 | | | 17.4.5 | Slave Receive Operation | 841 | | | 17.4.6 | Noise Canceler | 842 | | | 17.4.7 | Example of Use | 843 | | 17.5 | Interru | pt Request | 847 | | 17.6 | Bit Syr | chronous Circuit | 847 | | 17.7 | Usage | Notes | 848 | | Secti | on 18 | A/D Converter | 849 | | 18.1 | Feature | es | 849 | | 18.2 | Input/C | Output Pins | 851 | | 18.3 | Registe | er Descriptions | 851 | |--------------|-----------------------------|-----------------------------------------------------|------------| | | 18.3.1 | A/D Data Registers A to H (ADDRA to ADDRH) | 852 | | | 18.3.2 | A/D Control/Status Register (ADCSR) | 853 | | | 18.3.3 | A/D Control Register (ADCR) | 855 | | 18.4 | Operat | ion | 856 | | | 18.4.1 | Single Mode | 856 | | | 18.4.2 | Scan Mode | 857 | | | 18.4.3 | Input Sampling and A/D Conversion Time | 859 | | | 18.4.4 | External Trigger Input Timing | 860 | | 18.5 | Interru | pt Source | 861 | | 18.6 | A/D C | onversion Accuracy Definitions | 861 | | 18.7 | Usage | Notes | 863 | | | 18.7.1 | Module Stop State Setting | 863 | | | 18.7.2 | Permissible Signal Source Impedance | 863 | | | 18.7.3 | Influences on Absolute Accuracy | 863 | | | 18.7.4 | Setting Range of Analog Power Supply and Other Pins | 864 | | | 18.7.5 | Notes on Board Design | 864 | | | 18.7.6 | Notes on Noise Countermeasures | 864 | | | 18.7.7 | A/D Input Hold Function in Software Standby Mode | 865 | | Sect | ion 19 | D/A Converter | 867 | | 19.1 | Feature | es | 867 | | 19.2 | Input/C | Output Pins | 868 | | 19.3 | Registe | er Descriptions | 868 | | | 19.3.1 | D/A Data Registers 0 and 1 (DADR0 and DADR1) | 868 | | | 19.3.2 | D/A Control Register 01 (DACR01) | 869 | | 19.4 | Operat | ion | 871 | | 19.5 | Usage | Notes | 872 | | | 19.5.1 | Module Stop State Setting | 872 | | | 19.5.2 | D/A Output Hold Function in Software Standby Mode | 872 | | Sect | ion 20 | RAM | 873 | | Sect | ion 21 | Flash Memory (0.18-µm F-ZTAT Version) | 875 | | 21.1 | | es | | | | Feature | | | | 21.2 | | | | | 21.2<br>21.3 | Mode 7 | Transition Diagram | 877 | | 21.2<br>21.3 | Mode 7 | Transition DiagramStructure | 877<br>879 | | | Mode 7<br>Block 8<br>21.3.1 | Transition Diagram | | | 21.5 | Input/C | Output Pins | 883 | |----------|---------|----------------------------------------------------------------|-----| | 21.6 | Registe | r Descriptions | 884 | | | 21.6.1 | Programming/Erasing Interface Registers | 885 | | | 21.6.2 | Programming/Erasing Interface Parameters | 891 | | | 21.6.3 | RAM Emulation Register (RAMER) | 902 | | 21.7 | On-Bo | ard Programming Mode | 903 | | | 21.7.1 | SCI Boot Mode | 903 | | | 21.7.2 | USB Boot Mode | 907 | | | 21.7.3 | User Program Mode | 911 | | | 21.7.4 | On-Chip Program and Storable Area for Program Data | 921 | | 21.8 | Protect | ion | 924 | | | 21.8.1 | Hardware Protection | 924 | | | 21.8.2 | Software Protection | 925 | | | 21.8.3 | Error Protection | 925 | | 21.9 | Flash N | Memory Emulation Using RAM | 927 | | | | nmer Mode | | | | | rd Serial Communication Interface Specifications for Boot Mode | | | 21.12 | Usage | Notes | 955 | | | | | | | | | Clock Pulse Generator | | | 22.1 | Registe | r Description | | | | 22.1.1 | , | | | | 22.1.2 | | | | 22.2 | | tor | | | | | Connecting Crystal Resonator | | | | | External Clock Input | | | 22.3 | | rcuit | | | 22.4 | | ncy Divider | | | 22.5 | Subclo | ck Oscillator | | | | 22.5.1 | | | | | | Handling of Pins when the Subclock is Not to be Used | | | 22.6 | _ | Notes | | | | | Notes on Clock Pulse Generator | | | | | Notes on Resonator | | | | 22.6.3 | Notes on Board Design | 968 | | <b>a</b> | 22 | D. D. W.I. | 071 | | | - | Power-Down Modes | | | 23.1 | | S | | | 23.2 | _ | r Descriptions | | | | 23.2.1 | Standby Control Register (SBYCR) | 974 | | | 23.2.2 | Module Stop Control Registers A and B (MSTPCRA and MSTPCRB) | 976 | |-------|---------|------------------------------------------------------------------------|------| | | 23.2.3 | Module Stop Control Register C (MSTPCRC) | 979 | | 23.3 | Multi-0 | Clock Function | 980 | | | 23.3.1 | Switching of Main Clock | 980 | | | 23.3.2 | Switching to Subclock | 980 | | 23.4 | Module | e Stop Function | 981 | | 23.5 | Sleep N | Mode | 981 | | | 23.5.1 | Transition to Sleep Mode | 981 | | | 23.5.2 | Clearing Sleep Mode | 981 | | 23.6 | All-Mo | dule-Clock-Stop Mode | 982 | | 23.7 | Softwa | re Standby Mode | 983 | | | 23.7.1 | Transition to Software Standby Mode | 983 | | | 23.7.2 | Clearing Software Standby Mode | 983 | | | 23.7.3 | Setting Oscillation Settling Time after Clearing Software Standby Mode | 984 | | | 23.7.4 | Software Standby Mode Application Example | 986 | | 23.8 | Hardw | are Standby Mode | 987 | | | 23.8.1 | Transition to Hardware Standby Mode | 987 | | | 23.8.2 | Clearing Hardware Standby Mode | 987 | | | 23.8.3 | Hardware Standby Mode Timing | 987 | | | 23.8.4 | Timing Sequence at Power-On | 988 | | 23.9 | Sleep I | nstruction Exception Handling | 989 | | 23.10 | φ Cloci | s Output Control | 992 | | 23.11 | Usage | Notes | 993 | | | 23.11.1 | I/O Port Status | 993 | | | 23.11.2 | Current Consumption during Oscillation Settling Standby Period | 993 | | | 23.11.3 | Module Stop Mode of DMAC or DTC | 993 | | | 23.11.4 | On-Chip Peripheral Module Interrupts | 993 | | | 23.11.5 | Writing to MSTPCRA, MSTPCRB, and MSTPCRC | 993 | | Secti | on 24 | List of Registers | 995 | | 24.1 | | er Addresses (Address Order) | | | 24.2 | Registe | r Bits | 1008 | | 24.3 | Registe | er States in Each Operating Mode | 1025 | | Secti | on 25 | Electrical Characteristics | 1039 | | 25.1 | Absolu | te Maximum Ratings | 1039 | | 25.2 | DC Ch | aracteristics | 1040 | | 25.3 | AC Ch | aracteristics | 1043 | | | 25.3.1 | Clock Timing | 1043 | | | 25 3 2 | Control Signal Timing | 1046 | | | 25.3.3 Bus Timing | 1047 | |------|---------------------------------------------|------| | | 25.3.4 DMAC Timing | | | | 25.3.5 Timing of On-Chip Peripheral Modules | 1077 | | 25.4 | USB Characteristics | 1082 | | 25.5 | A/D Conversion Characteristics | 1084 | | 25.6 | D/A Conversion Characteristics | 1084 | | 25.7 | Flash Memory Characteristics | 1085 | | | 25.7.1 H8SX/1663 | 1085 | | | 25.7.2 H8SX/1664 | 1086 | | Appe | endix | 1087 | | A. | Port States in Each Pin State | | | B. | Product Lineup | 1091 | | C. | Package Dimensions | | | D. | Treatment of Unused Pins | 1093 | | Inde | x | 1095 | ## Figures | Overview | | |-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Block Diagram | 2 | | Pin Assignments | 3 | | CPU | | | | 23 | | · · · · · · | | | Stack Structure (Normal Mode) | | | Exception Vector Table (Middle and Advanced Modes) | 26 | | Stack Structure (Middle and Advanced Modes) | 27 | | Exception Vector Table (Maximum Modes) | 28 | | Stack Structure (Maximum Mode) | 28 | | Memory Map | 29 | | CPU Registers | 30 | | Usage of General Registers | 31 | | 1 Stack | 32 | | 2 General Register Data Formats | 36 | | 3 Memory Data Formats | 37 | | Instruction Formats | 54 | | 5 Branch Address Specification in Memory Indirect Mode | 60 | | 5 State Transitions | 64 | | MCU Operating Modes | | | Address Map in Each Operating Mode of H8SX/1663 (1) | 73 | | Address Map in Each Operating Mode of H8SX/1663 (2) | 74 | | Address Map in Each Operating Mode of H8SX/1664 (1) | 75 | | Address Map in Each Operating Mode of H8SX/1664 (2) | 76 | | Exception Handling | | | • | 81 | | Reset Sequence | | | (16-Bit External Access in On-chip ROM Disabled Advanced Mode) | 82 | | | | | Operation when SP Value is Odd | 91 | | Interrupt Controller | | | Block Diagram of Interrupt Controller | 94 | | Block Diagram of Interrupts IRQn | | | Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 | .117 | | 1 2 3 4 | Block Diagram Pin Assignments CPU CPU Operating Modes Exception Vector Table (Normal Mode) Stack Structure (Normal Mode) Exception Vector Table (Middle and Advanced Modes) Exception Vector Table (Middle and Advanced Modes) Exception Vector Table (Maximum Modes) Stack Structure (Maximum Mode) Memory Map CPU Registers Usage of General Registers Stack General Register Data Formats Memory Data Formats Instruction Formats Stack Tructure (Maximum Mode) Memory Data Formats Memory Data Formats Address Specification in Memory Indirect Mode State Transitions MCU Operating Modes Address Map in Each Operating Mode of H8SX/1663 (1) Address Map in Each Operating Mode of H8SX/1664 (1) Address Map in Each Operating Mode of H8SX/1664 (2) Exception Handling Reset Sequence (On-chip ROM Enabled Advanced Mode) Stack Status after Exception Handling Operation when SP Value is Odd Interrupt Controller Block Diagram of Interrupts IRQn | | Figure 5.4 | Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 | . 119 | |-------------|-------------------------------------------------------------------------------|-------| | - | Interrupt Exception Handling | | | Figure 5.6 | Block Diagram of DTC, DMAC, and Interrupt Controller | . 123 | | Figure 5.7 | Conflict between Interrupt Generation and Disabling | . 128 | | Section 6 | Bus Controller (BSC) | | | | Block Diagram of Bus Controller | . 133 | | Figure 6.2 | Read Strobe Negation Timing (Example of 3-State Access Space) | . 143 | | Figure 6.3 | CS and Address Assertion Period Extension | | | | (Example of Basic Bus Interface, 3-State Access Space, and RDNn = 0) | . 145 | | Figure 6.4 | RAS Assertion Timing | | | | (Column Address Output for 2 cycles in Full Access Mode) | . 160 | | Figure 6.5 | Internal Bus Configuration | . 168 | | Figure 6.6 | System Clock: External Bus Clock = 4:1, External 2-State Access | . 171 | | Figure 6.7 | System Clock: External Bus Clock = 2:1, External 3-State Access | . 172 | | Figure 6.8 | Address Space Area Division | . 177 | | Figure 6.9 | CSn Signal Output Timing (n = 0 to 7) | . 178 | | Figure 6.10 | Timing When CS Signal is Output to the Same Pin | . 179 | | Figure 6.11 | Access Sizes and Data Alignment Control for 8-Bit Access Space | | | | (Big Endian) | . 189 | | Figure 6.12 | Access Sizes and Data Alignment Control for 8-Bit Access Space | | | | (Little Endian) | . 190 | | Figure 6.13 | | | | | (Big Endian) | . 191 | | Figure 6.14 | Access Sizes and Data Alignment Control for 16-Bit Access Space | | | | (Little Endian) | | | Figure 6.15 | | | | Figure 6.16 | ± • • • • • • • • • • • • • • • • • • • | | | Figure 6.17 | | | | Figure 6.18 | | | | Figure 6.19 | · · · · · · · · · · · · · · · · · · · | | | Figure 6.20 | | | | Figure 6.21 | | | | Figure 6.22 | | | | Figure 6.23 | | | | Figure 6.24 | | | | Figure 6.25 | | | | Figure 6.26 | | | | Figure 6.27 | | | | Figure 6.28 | | | | Figure 6.29 | Example of Burst ROM Access Timing (ASTn = 1, Two Burst Cycles) | .215 | | Figure 6.30 | Example of Burst ROM Access Timing (ASTn = 0, One Burst Cycle) | 216 | |-------------|------------------------------------------------------------------------------|-----| | Figure 6.31 | 8-Bit Access Space Access Timing (ABWHn = 1, ABWLn = 1) | 220 | | Figure 6.32 | 16-Bit Access Space Access Timing (ABWHn = 0, ABWLn = 1) | 221 | | Figure 6.33 | Access Timing of 3 Address Cycles (ADDEX = 1) | 222 | | Figure 6.34 | Read Strobe Timing | 224 | | Figure 6.35 | Chip Select (CS) Assertion Period Extension Timing in Data Cycle | 225 | | Figure 6.36 | Consecutive Read Accesses to Same Area | | | | (Address/Data Multiplexed I/O Space) | 226 | | Figure 6.37 | DACK Signal Output Timing. | 227 | | Figure 6.38 | DRAM Basic Access Timing (RAS = 0 and CAST = 0) | 230 | | Figure 6.39 | Access Timing Example of Column Address Output Cycles for | | | | 3 Clock Cycles (RAST = 0) | 231 | | Figure 6.40 | Access Timing Example of RAS Signal Driven Low at Start of Tr Cycle | | | | $(CAST = 0) \dots$ | 232 | | Figure 6.41 | Access Timing Example when One Trw Cycle is Specified | 233 | | Figure 6.42 | Access Timing Example of Two Precharge Cycles (RAST = $0$ and CAST = $0$ ) | 234 | | Figure 6.43 | Example of Wait Cycle Insertion Timing for 2-Cycle Column Address Output | 236 | | Figure 6.44 | Example of Wait Cycle Insertion Timing for 3-Cycle Column Address Output | 237 | | Figure 6.45 | Timing Example of Byte Control with Use of Two CAS Signals | | | | (Write Access with Lowest Bit of Address = B'0, RAST = 0, CAST = 0) | 238 | | Figure 6.46 | Timing Example of Word Control with Use of Two CAS Signals | | | | (Read Access with Lowest Bit of Address = B'0, RAST = 0, CAST = 0) | 239 | | Figure 6.47 | Example of Connection for Control with Two CAS Signals | | | Figure 6.48 | Operation Timing of Fast-Page Mode (RAST = 0, CAST = 0) | 241 | | Figure 6.49 | Operation Timing of Fast-Page Mode (RAST = 0, CAST = 1) | | | Figure 6.50 | Timing Example of RAS Down Mode (RAST = 0, CAST = 0) | 244 | | Figure 6.51 | Timing Example of RAS Up Mode (RAST = 0, CAST = 0) | 245 | | Figure 6.52 | RTCNT Operation | 246 | | Figure 6.53 | Compare Match Timing | 247 | | Figure 6.54 | CBR Refresh Timing | 247 | | Figure 6.55 | <u> </u> | | | | (RCW1 = 0, RCW0 = 1, RLW2 = 0, RLW1 = 0, RLW0 = 0) | 248 | | Figure 6.56 | Self-Refresh Timing | 249 | | Figure 6.57 | Timing Example when 1 Precharge Cycle Added | 250 | | Figure 6.58 | Output Timing Example of $\overline{DACK}$ when DDS = 1 (RAST = 0, CAST = 0) | | | Figure 6.59 | Output Timing Example of $\overline{DACK}$ when DDS = 0 (RAST = 0, CAST = 1) | | | Figure 6.60 | SDRAM Basic Read Access Timing (CAS Latency = 2) | | | Figure 6.61 | SDRAM Basic Write Access Timing | 258 | | Figure 6.62 | Timing Example of CAS Latency (CAS Latency = 3) | 260 | | Figure 6.63 | Read Timing Example of Row Address Output Retained for 1 Clock Cycle (RCD1 = 0, RCD0 = 1, CAS Latency = 2) | 261 | |-------------|------------------------------------------------------------------------------------------------------------|-----| | Figure 6.64 | Write Timing Example of Row Address Output Retained for 1 Clock Cycle | 0 1 | | 8 | (RCD1 = 0, RCD0 = 1) | 262 | | Figure 6.65 | Read Timing Example of Two Precharge Cycles | | | C | (TPC1 = 0, TPC0 = 1, CAS Latency = 2) | 263 | | Figure 6.66 | Write Timing Example of Two Precharge Cycles (TPC1 = 0, TPC0 = 1) | | | Figure 6.67 | Read Timing Example when CKSPE = 1 (CAS Latency = 2) | | | Figure 6.68 | Write Timing Example when Write-Precharge Delay Cycle Insertion | | | | (TRWL = 1) | 266 | | Figure 6.69 | Control Timing Example of Byte Control by DQM in 16-Bit Access Space | | | | (Read Access with Lowest Bit of Address = B'0) | 267 | | Figure 6.70 | Control Timing Example of Word Control by DQM in 16-Bit Access Space | | | | (Read Access with Lowest Bit of Address = B'0, CAS Latency = 2) | 268 | | Figure 6.71 | Connection Example of DQM Byte/Word Control | 269 | | Figure 6.72 | Longword Write Timing in 16-Bit Access Space (BE = 1, RCDM = 0) | 270 | | Figure 6.73 | Word Read Timing in 8-Bit Access Space | | | | (BE = 1, RCDM = 0, CAS Latency = 2) | 271 | | Figure 6.74 | Timing Example of RAS Down Mode (BE = 1, RCDM = 1, CAS Latency = 2) | 273 | | Figure 6.75 | Timing Example of RAS Down Mode (BE = 1, RCDM = 1, CAS Latency = 2) | 274 | | Figure 6.76 | Auto-Refresh Operation | | | Figure 6.77 | Auto-Refresh Timing (TPC1 = 0, TPC0 = 1) | 277 | | Figure 6.78 | Auto-Refresh Timing | | | | (TPC1 = 0, TPC0 = 0, RLW2 = 0, RLW1 = 0, RLW0 = 1) | 278 | | Figure 6.79 | Self-Refresh Timing | | | | (TPC1 = 0, TPC0 = 0, RCW1 = 0, RCW0 = 0, RLW1 = 0, RLW0 = 0) | 279 | | Figure 6.80 | Timing Example when 1 Precharge Cycle Added | | | | (TPC2 to TPC0 = H'1, TPC1 = 0, TPC0 = 0) | | | Figure 6.81 | Timing of Setting SDRAM Mode Register | | | Figure 6.82 | Output Timing Example of $\overline{DACK}$ when DDS = 1 (Write) | | | Figure 6.83 | Output Timing Example of $\overline{DACK}$ when DDS = 1 (Read, CAS Latency = 2) | | | Figure 6.84 | Output Timing Example of $\overline{DACK}$ when DDS = 0 (Write) | | | Figure 6.85 | Output Timing Example of $\overline{DACK}$ when DDS = 0 (Read, CAS Latency = 2) | | | Figure 6.86 | Output Timing Example of $\overline{DACK}$ when TRWL = 1 (Write) | | | Figure 6.87 | Output Timing Example of $\overline{DACK}$ when CKSPE = 1 (Read, CAS Latency = 2). | | | Figure 6.88 | Output Timing Example of $\overline{DACK}$ when DKC = 1 and DDS = 1 (Write) | | | Figure 6.89 | Output Timing Example of $\overline{DACK}$ when DKC = 1 and DDS = 0 (Write) | | | Figure 6.90 | Example of Idle Cycle Operation (Consecutive Reads in Different Areas) | | | Figure 6.91 | Example of Idle Cycle Operation (Write after Read) | | | Figure 6.92 | Example of Idle Cycle Operation (Read after Write) | 295 | | Figure 6.93 E | xample of Idle Cycle Operation (Write after Single Address Transfer Write) | 296 | |----------------|------------------------------------------------------------------------------------------------|-----| | - | dle Cycle Insertion Example | | | Figure 6.95 R | elationship between Chip Select ( $\overline{\text{CS}}$ ) and Read ( $\overline{\text{RD}}$ ) | 298 | | | xample of DRAM Full Access after External Read (CAST = 0) | | | Figure 6.97 E | xample of SDRAM Full Access after External Read (CAS Latency = 2) | 300 | | Figure 6.98 E | xample of Idle Cycles in RAS Down Mode (Write after Read) | 301 | | Figure 6.99 B | us Released State Transition Timing (SRAM Interface is Not Used) | 306 | | Figure 6.100 | Bus Released State Transition Timing (SRAM Interface is Used) | 307 | | Figure 6.101 | Example of Timing when Write Data Buffer Function is Used | 309 | | Figure 6.102 | Example of Timing when Peripheral Module | | | | Write Data Buffer Function is Used | 310 | | Section 7 DM | 1A Controller (DMAC) | | | Figure 7.1 Blo | ock Diagram of DMAC | 319 | | Figure 7.2 Ex | ample of Signal Timing in Dual Address Mode | 344 | | - | perations in Dual Address Mode | | | Figure 7.4 Da | ta Flow in Single Address Mode | 345 | | Figure 7.5 Ex | ample of Signal Timing in Single Address Mode | 346 | | Figure 7.6 Op | perations in Single Address Mode | 346 | | Figure 7.7 Ex | ample of Signal Timing in Normal Transfer Mode | 347 | | Figure 7.8 Op | perations in Normal Transfer Mode | 348 | | • | perations in Repeat Transfer Mode | | | Figure 7.10 C | perations in Block Transfer Mode | 350 | | Figure 7.11 C | peration in Single Address Mode in Block Transfer Mode | | | ( | Block Area Specified) | 350 | | Figure 7.12 C | peration in Dual Address Mode in Block Transfer Mode | | | ( | Block Area Not Specified) | 351 | | Figure 7.13 E | xample of Timing in Cycle Stealing Mode | 355 | | Figure 7.14 E | xample of Timing in Burst Mode | 355 | | Figure 7.15 E | xample of Extended Repeat Area Operation | 357 | | Figure 7.16 E | xample of Extended Repeat Area Function in Block Transfer Mode | 358 | | Figure 7.17 A | ddress Update Method | 359 | | Figure 7.18 C | Operation of Offset Addition | 360 | | Figure 7.19 X | Y Conversion Operation Using Offset Addition in Repeat Transfer Mode | 361 | | - | Y Conversion Flowchart Using Offset Addition in Repeat Transfer Mode | | | Figure 7.21 P | rocedure for Changing Register Setting For Channel being Transferred | 366 | | - | xample of Timing for Channel Priority | | | _ | xample of Bus Timing of DMA Transfer | | | • | xample of Transfer in Normal Transfer Mode by Cycle Stealing | 371 | | Figure 7.25 E | xample of Transfer in Normal Transfer Mode by Cycle Stealing | | | C | Transfer Source DSAR = Odd Address and Source Address Increment) | 372 | | Figure 7.26 | Example of Transfer in Normal Transfer Mode by Cycle Stealing (Transfer | | |-------------|-------------------------------------------------------------------------|-----| | | Destination DDAR = Odd Address and Destination Address Decrement) | 372 | | Figure 7.27 | Example of Transfer in Normal Transfer Mode by Burst Access | 373 | | Figure 7.28 | Example of Transfer in Block Transfer Mode | 374 | | Figure 7.29 | Example of Transfer in Normal Transfer Mode Activated | | | | by DREQ Falling Edge | 375 | | Figure 7.30 | Example of Transfer in Block Transfer Mode Activated | | | | by DREQ Falling Edge | 376 | | Figure 7.31 | Example of Transfer in Normal Transfer Mode Activated | | | | by DREQ Low Level | 377 | | Figure 7.32 | Example of Transfer in Block Transfer Mode Activated | | | | by DREQ Low Level | 378 | | Figure 7.33 | Example of Transfer in Normal Transfer Mode Activated | | | | by DREQ Low Level with NRD = 1 | 379 | | Figure 7.34 | Example of Transfer in Single Address Mode (Byte Read) | 380 | | Figure 7.35 | Example of Transfer in Single Address Mode (Byte Write) | 381 | | Figure 7.36 | Example of Transfer in Single Address Mode Activated | | | | by DREQ Falling Edge | 382 | | Figure 7.37 | Example of Transfer in Single Address Mode Activated | | | | by DREQ Low Level | 383 | | Figure 7.38 | Example of Transfer in Single Address Mode Activated | | | | by DREQ Low Level with NRD = 1 | 384 | | Figure 7.39 | Interrupt and Interrupt Sources | 392 | | Figure 7.40 | Procedure Example of Resuming Transfer by Clearing Interrupt Source | 392 | | Section 8 | Data Transfer Controller (DTC) | | | - | Block Diagram of DTC | | | Figure 8.2 | Transfer Information on Data Area | | | Figure 8.3 | | | | Figure 8.4 | Flowchart of DTC Operation | 410 | | Figure 8.5 | Bus Cycle Division Example | 412 | | Figure 8.6 | Transfer Information Read Skip Timing | | | Figure 8.7 | Memory Map in Normal Transfer Mode | 415 | | Figure 8.8 | Memory Map in Repeat Transfer Mode | | | | (When Transfer Source is Specified as Repeat Area) | 416 | | Figure 8.9 | Memory Map in Block Transfer Mode | | | | (When Transfer Destination is Specified as Block Area) | 417 | | - | Operation of Chain Transfer | 418 | | Figure 8.11 | DTC Operation Timing (Example of Short Address Mode | | | | in Normal Transfer Mode or Repeat Transfer Mode) | 419 | | Figure 8.12 | DTC Operation Timing (Example of Short Address Mode | | |--------------|-------------------------------------------------------------------|-----| | | in Block Transfer Mode with Block Size of 2) | 419 | | Figure 8.13 | DTC Operation Timing (Example of Short Address Mode | | | | in Chain Transfer) | 420 | | Figure 8.14 | DTC Operation Timing (Example of Full Address Mode | | | | in Normal Transfer Mode or Repeat Transfer Mode) | 420 | | Figure 8.15 | DTC with Interrupt Activation | 423 | | Figure 8.16 | Chain Transfer when Counter = 0 | 426 | | Section 10 | 16-Bit Timer Pulse Unit (TPU) | | | Figure 10.1 | Block Diagram of TPU | 500 | | Figure 10.2 | Example of Counter Operation Setting Procedure | 537 | | Figure 10.3 | Free-Running Counter Operation | 538 | | Figure 10.4 | Periodic Counter Operation | 539 | | Figure 10.5 | Example of Setting Procedure for Waveform Output by Compare Match | 539 | | Figure 10.6 | Example of 0-Output/1-Output Operation | 540 | | Figure 10.7 | Example of Toggle Output Operation | 540 | | Figure 10.8 | Example of Setting Procedure for Input Capture Operation | 541 | | Figure 10.9 | Example of Input Capture Operation | 542 | | Figure 10.10 | Example of Synchronous Operation Setting Procedure | 543 | | Figure 10.11 | Example of Synchronous Operation | 544 | | Figure 10.12 | Compare Match Buffer Operation | 545 | | Figure 10.13 | Input Capture Buffer Operation | 546 | | Figure 10.14 | Example of Buffer Operation Setting Procedure | 546 | | Figure 10.15 | Example of Buffer Operation (1) | 547 | | Figure 10.16 | Example of Buffer Operation (2) | 548 | | Figure 10.17 | Example of Cascaded Operation Setting Procedure | 549 | | Figure 10.18 | Example of Cascaded Operation (1) | 550 | | Figure 10.19 | Example of Cascaded Operation (2) | 550 | | Figure 10.20 | Example of PWM Mode Setting Procedure | 553 | | Figure 10.21 | Example of PWM Mode Operation (1) | 553 | | Figure 10.22 | Example of PWM Mode Operation (2) | 554 | | Figure 10.23 | Example of PWM Mode Operation (3) | 555 | | Figure 10.24 | Example of Phase Counting Mode Setting Procedure | 557 | | Figure 10.25 | Example of Phase Counting Mode 1 Operation | 558 | | Figure 10.26 | Example of Phase Counting Mode 2 Operation | 559 | | Figure 10.27 | Example of Phase Counting Mode 3 Operation | 560 | | Figure 10.28 | Example of Phase Counting Mode 4 Operation | 561 | | Figure 10.29 | Phase Counting Mode Application Example | 562 | | Figure 10.30 | Count Timing in Internal Clock Operation | 566 | | Figure 10.31 | Count Timing in External Clock Operation. | 566 | | Figure 10.32 | Output Compare Output Timing | 567 | |---------------|-------------------------------------------------------------------|-----| | Figure 10.33 | Input Capture Input Signal Timing. | 567 | | Figure 10.34 | Counter Clear Timing (Compare Match) | 568 | | Figure 10.35 | Counter Clear Timing (Input Capture) | 568 | | Figure 10.36 | Buffer Operation Timing (Compare Match) | 569 | | Figure 10.37 | Buffer Operation Timing (Input Capture) | 569 | | Figure 10.38 | TGI Interrupt Timing (Compare Match) | 570 | | Figure 10.39 | TGI Interrupt Timing (Input Capture) | 570 | | Figure 10.40 | TCIV Interrupt Setting Timing | 571 | | Figure 10.41 | TCIU Interrupt Setting Timing | 571 | | Figure 10.42 | Timing for Status Flag Clearing by CPU | | | Figure 10.43 | Timing for Status Flag Clearing by DTC or DMAC Activation (1) | 573 | | Figure 10.44 | Timing for Status Flag Clearing by DTC or DMAC Activation (2) | | | Figure 10.45 | Phase Difference, Overlap, and Pulse Width in Phase Counting Mode | | | Figure 10.46 | Conflict between TCNT Write and Clear Operations | | | Figure 10.47 | Conflict between TCNT Write and Increment Operations | | | Figure 10.48 | Conflict between TGR Write and Compare Match | | | Figure 10.49 | Conflict between Buffer Register Write and Compare Match | | | Figure 10.50 | Conflict between TGR Read and Input Capture | | | Figure 10.51 | Conflict between TGR Write and Input Capture | | | Figure 10.52 | Conflict between Buffer Register Write and Input Capture | | | Figure 10.53 | Conflict between Overflow and Counter Clearing | | | Figure 10.54 | Conflict between TCNT Write and Overflow | 582 | | | Programmable Pulse Generator (PPG) | | | • | Block Diagram of PPG | | | - | Schematic Diagram of PPG | | | - | Γiming of Transfer and Output of NDR Contents (Example) | | | - | Setup Procedure for Normal Pulse Output (Example) | | | - | Normal Pulse Output Example (5-Phase Pulse Output) | | | - | Non-Overlapping Pulse Output | | | - | Non-Overlapping Operation and NDR Write Timing | | | | Setup Procedure for Non-Overlapping Pulse Output (Example) | | | - | Non-Overlapping Pulse Output Example (4-Phase Complementary) | | | - | Inverted Pulse Output (Example) | | | Figure 11.11 | Pulse Output Triggered by Input Capture (Example) | 603 | | Section 12 8 | -Bit Timers (TMR) | | | Figure 12.1 | Block Diagram of 8-Bit Timer Module (Unit 0) | 606 | | Figure 12.2 | Block Diagram of 8-Bit Timer Module (Unit 1) | 607 | | Figure 12.3 I | Block Diagram of 8-Bit Timer Module (Unit 2) | 608 | | Figure 12.4 | Block Diagram of 8-Bit Timer Module (Unit 3) | 609 | |--------------|-------------------------------------------------------------------|-----| | Figure 12.5 | Example of Pulse Output | 624 | | Figure 12.6 | Example of Reset Input | 624 | | Figure 12.7 | Count Timing for Internal Clock Input | 625 | | Figure 12.8 | Count Timing for External Clock Input | 625 | | Figure 12.9 | Timing of CMF Setting at Compare Match | 626 | | Figure 12.10 | Timing of Toggled Timer Output at Compare Match A | 626 | | Figure 12.11 | 1 Timing of Counter Clear by Compare Match | 627 | | Figure 12.12 | 2 Timing of Clearance by External Reset (Rising Edge) | 627 | | - | 3 Timing of Clearance by External Reset (High Level) | | | - | 4 Timing of OVF Setting | | | - | 5 Conflict between TCNT Write and Clear | | | Figure 12.16 | 6 Conflict between TCNT Write and Increment | 632 | | Figure 12.17 | 7 Conflict between TCOR Write and Compare Match | 632 | | Section 13 | 32K Timer (TM32K) | | | Figure 13.1 | Block Diagram of TM32K | 637 | | Figure 13.2 | 32K Timer Operation | 639 | | Section 14 | Watchdog Timer (WDT) | | | Figure 14.1 | Block Diagram of WDT | 642 | | Figure 14.2 | Operation in Watchdog Timer Mode | 647 | | Figure 14.3 | Operation in Interval Timer Mode | 648 | | Figure 14.4 | Writing to TCNT, TCSR, and RSTCSR. | 649 | | Figure 14.5 | Conflict between TCNT Write and Increment | 650 | | Figure 14.6 | Circuit for System Reset by WDTOVF Signal (Example) | 651 | | Section 15 | Serial Communication Interface (SCI, IrDA, CRC) | | | Figure 15.1 | Block Diagram of SCI_0, 1, 2, and 4 | 656 | | Figure 15.2 | Block Diagram of SCI_5 and SCI_6 | 657 | | Figure 15.3 | Examples of Base Clock when Average Transfer Rate Is Selected (1) | 693 | | Figure 15.3 | Examples of Base Clock when Average Transfer Rate Is Selected (2) | 694 | | Figure 15.3 | Examples of Base Clock when Average Transfer Rate Is Selected (3) | 695 | | Figure 15.4 | Example of Average Transfer Rate Setting when TMR Clock Is Input | 696 | | Figure 15.5 | Data Format in Asynchronous Communication | | | | (Example with 8-Bit Data, Parity, Two Stop Bits) | 698 | | Figure 15.6 | Receive Data Sampling Timing in Asynchronous Mode | 700 | | Figure 15.7 | Phase Relation between Output Clock and Transmit Data | | | | (Asynchronous Mode) | | | Figure 15.8 | Sample SCI Initialization Flowchart | 702 | | Figure 15.9 | Example of Operation for Transmission in Asynchronous Mode | | | | (Example with 8-Bit Data, Parity, One Stop Bit) | 703 | | Figure 15.10 | Example of Serial Transmission Flowchart | 704 | |--------------|--------------------------------------------------------------------|-----| | Figure 15.11 | Example of SCI Operation for Reception | | | | (Example with 8-Bit Data, Parity, One Stop Bit) | 705 | | Figure 15.12 | Sample Serial Reception Flowchart (1) | 707 | | Figure 15.12 | Sample Serial Reception Flowchart (2) | 708 | | Figure 15.13 | Example of Communication Using Multiprocessor Format | | | | (Transmission of Data H'AA to Receiving Station A) | 710 | | Figure 15.14 | Sample Multiprocessor Serial Transmission Flowchart | 711 | | Figure 15.15 | Example of SCI Operation for Reception (Example with 8-Bit Data, | | | Multipro | cessor Bit, One Stop Bit) | 712 | | Figure 15.16 | Sample Multiprocessor Serial Reception Flowchart (1) | 713 | | Figure 15.16 | Sample Multiprocessor Serial Reception Flowchart (2) | 714 | | Figure 15.17 | Data Format in Clocked Synchronous Communication (LSB-First) | 715 | | Figure 15.18 | Sample SCI Initialization Flowchart | 716 | | Figure 15.19 | Example of Operation for Transmission in Clocked Synchronous Mode | 718 | | Figure 15.20 | Sample Serial Transmission Flowchart | 718 | | Figure 15.21 | Example of Operation for Reception in Clocked Synchronous Mode | 719 | | Figure 15.22 | Sample Serial Reception Flowchart | 720 | | Figure 15.23 | Sample Flowchart of Simultaneous Serial Transmission and Reception | 721 | | Figure 15.24 | Pin Connection for Smart Card Interface | 722 | | Figure 15.25 | Data Formats in Normal Smart Card Interface Mode | 723 | | Figure 15.26 | Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) | 723 | | Figure 15.27 | Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) | 724 | | Figure 15.28 | Receive Data Sampling Timing in Smart Card Interface Mode | | | | (When Clock Frequency is 372 Times the Bit Rate) | 725 | | Figure 15.29 | Data Re-Transfer Operation in SCI Transmission Mode | 728 | | Figure 15.30 | TEND Flag Set Timing during Transmission | 728 | | Figure 15.31 | Sample Transmission Flowchart | 729 | | Figure 15.32 | Data Re-Transfer Operation in SCI Reception Mode | 730 | | Figure 15.33 | Sample Reception Flowchart | 731 | | Figure 15.34 | Clock Output Fixing Timing | 731 | | Figure 15.35 | Clock Stop and Restart Procedure | 732 | | Figure 15.36 | IrDA Block Diagram | 733 | | Figure 15.37 | IrDA Transmission and Reception | 734 | | Figure 15.38 | Sample Transmission using DTC in Clocked Synchronous Mode | 740 | | Figure 15.39 | Sample Flowchart for Software Standby Mode Transition | | | | during Transmission | 742 | | Figure 15.40 | Port Pin States during Software Standby Mode Transition | | | | (Internal Clock, Asynchronous Transmission) | 742 | | | | | | Figure 15.41 | Port Pin States during Software Standby Mode Transition | | |--------------|------------------------------------------------------------------------|-----| | | (Internal Clock, Clocked Synchronous Transmission) | | | | (Setting is Prohibited in SCI_5 and SCI_6) | 743 | | Figure 15.42 | Sample Flowchart for Software Standby Mode Transition during Reception | 743 | | Figure 15.43 | Block Diagram of CRC Operation Circuit | 744 | | Figure 15.44 | LSB-First Data Transmission | 747 | | Figure 15.45 | MSB-First Data Transmission | 747 | | Figure 15.46 | LSB-First Data Reception | 748 | | Figure 15.47 | MSB-First Data Reception | 749 | | | LSB-First and MSB-First Transmit Data | | | Section 16 U | USB Function Module (USB) | | | Figure 16.1 | Block Diagram of USB | 752 | | Figure 16.2 | Cable Connection Operation | 788 | | Figure 16.3 | Cable Disconnection Operation | 789 | | Figure 16.4 | Suspend Operation | 790 | | Figure 16.5 | Resume Operation from Up-Stream | 791 | | Figure 16.6 | Flow of Transition to and Canceling Software Standby Mode | 792 | | Figure 16.7 | Timing of Transition to and Canceling Software Standby Mode | 793 | | Figure 16.8 | Remote-Wakeup | 794 | | Figure 16.9 | Transfer Stages in Control Transfer | 795 | | Figure 16.10 | Setup Stage Operation | 796 | | Figure 16.11 | Data Stage (Control-In) Operation | 797 | | Figure 16.12 | Data Stage (Control-Out) Operation | 798 | | Figure 16.13 | Status Stage (Control-In) Operation | 799 | | Figure 16.14 | Status Stage (Control-Out) Operation | 800 | | Figure 16.15 | EP1 Bulk-Out Transfer Operation | 801 | | Figure 16.16 | EP2 Bulk-In Transfer Operation | 802 | | Figure 16.17 | Operation of EP3 Interrupt-In Transfer | 804 | | Figure 16.18 | Forcible Stall by Application | 807 | | Figure 16.19 | Automatic Stall by USB Function Module | 808 | | Figure 16.20 | RDFN Bit Operation for EP1 | 809 | | | PKTE Bit Operation for EP2 | | | Figure 16.22 | Example of Circuitry in Bus Power Mode | 811 | | Figure 16.23 | Example of Circuitry in Self Power Mode | 812 | | Figure 16.24 | TR Interrupt Flag Set Timing | 814 | | Section 17 I | <sup>2</sup> C Bus Interface2 (IIC2) | | | Figure 17.1 | Block Diagram of I <sup>2</sup> C Bus Interface 2 | 818 | | Figure 17.2 | Connections to the External Circuit by the I/O Pins | 819 | | Figure 17.3 | I <sup>2</sup> C Rus Formats | 833 | | I <sup>2</sup> C Bus Timing | 833 | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Master Transmit Mode Operation Timing 1 | 835 | | Master Transmit Mode Operation Timing 2 | 835 | | Master Receive Mode Operation Timing 1 | 837 | | Master Receive Mode Operation Timing 2 | 838 | | Slave Transmit Mode Operation Timing 1 | 839 | | Slave Transmit Mode Operation Timing 2 | 840 | | Slave Receive Mode Operation Timing 1 | 841 | | 2 Slave Receive Mode Operation Timing 2 | 842 | | | | | Sample Flowchart of Master Transmit Mode | 843 | | Sample Flowchart for Master Receive Mode | 844 | | Sample Flowchart for Slave Transmit Mode | 845 | | 7 Sample Flowchart for Slave Receive Mode | 846 | | 3 Timing of the Bit Synchronous Circuit | 848 | | A/D Converter | | | Block Diagram of A/D Converter | 850 | | | | | | | | <u>*</u> | 858 | | | | | | | | A/D Conversion Accuracy Definitions | 862 | | A/D Conversion Accuracy Definitions | 862 | | Example of Analog Input Circuit | 863 | | | | | Analog Input Pin Equivalent Circuit | 865 | | D/A Converter | | | Block Diagram of D/A Converter | 867 | | | | | Flash Memory (0.18-um F-ZTAT Version) | | | | 876 | | | | | · · · · · · · · · · · · · · · · · · · | | | Block Structure of User MAT | | | | | | | | | Automatic-Bit-Rate Adjustment Operation | | | ž – ž | | | | Master Transmit Mode Operation Timing 1 Master Receive Mode Operation Timing 2 Master Receive Mode Operation Timing 1 Master Receive Mode Operation Timing 2 Slave Transmit Mode Operation Timing 1 Slave Transmit Mode Operation Timing 2 Slave Receive Mode Operation Timing 2 Slave Receive Mode Operation Timing 2 Slave Receive Mode Operation Timing 2 Block Diagram of Noise Canceler Sample Flowchart of Master Transmit Mode Sample Flowchart for Master Receive Mode Sample Flowchart for Slave Transmit Mode Sample Flowchart for Slave Receive Mode Timing of the Bit Synchronous Circuit A/D Converter Block Diagram of A/D Converter Department of Salve Receive Mode, Channel 1 Selected) Example of A/D Conversion (Scan Mode, Three Channels (AN0 to AN2) Selected) A/D Conversion Timing External Trigger Input Timing A/D Conversion Accuracy Definitions. A/D Conversion Accuracy Definitions. Example of Analog Input Circuit Example of Analog Input Protection Circuit D/A Converter Block Diagram of D/A Converter Example of Analog Input Protection Circuit D/A Converter Block Diagram of Flash Memory Block Diagram of Flash Memory Block Structure of User MAT Block Structure of User MAT Block Structure of User MAT Block Structure of User MAT Block Structure of User MAT Block Structure of User MAT Procedure for Creating Procedure Program System Configuration in SCI Boot Mode. Automatic-Bit-Rate Adjustment Operation | | Figure 21.9 | System Configuration in USB Boot Mode | 907 | |--------------|----------------------------------------------------------------------------|-----| | Figure 21.10 | USB Boot Mode State Transition Diagram | 909 | | Figure 21.11 | Programming/Erasing Flow | 911 | | Figure 21.12 | RAM Map when Programming/Erasing is Executed | 912 | | Figure 21.13 | Programming Procedure in User Program Mode | 913 | | Figure 21.14 | Erasing Procedure in User Program Mode | 918 | | Figure 21.15 | Repeating Procedure of Erasing, Programming, | | | | and RAM Emulation in User Program Mode | 920 | | Figure 21.16 | Transitions to Error Protection State | 926 | | Figure 21.17 | RAM Emulation Flow | 927 | | Figure 21.18 | Address Map of Overlaid RAM Area (H8SX/1663) | 928 | | Figure 21.19 | Programming Tuned Data (H8SX/1663) | 929 | | Figure 21.20 | Boot Program States | 931 | | Figure 21.21 | Bit-Rate-Adjustment Sequence | 932 | | Figure 21.22 | Communication Protocol Format | 933 | | Figure 21.23 | New Bit-Rate Selection Sequence | 944 | | Figure 21.24 | Programming Sequence | 947 | | Figure 21.25 | Erasure Sequence | 947 | | Section 22 | Clock Pulse Generator | | | Figure 22.1 | Block Diagram of Clock Pulse Generator | 958 | | Figure 22.2 | Connection of Crystal Resonator (Example) | 963 | | Figure 22.3 | Crystal Resonator Equivalent Circuit | 964 | | Figure 22.4 | External Clock Input (Examples) | 964 | | Figure 22.5 | External Clock Input Timing | 965 | | Figure 22.6 | Connection Example of 32.768-kHz Crystal Resonator | 965 | | Figure 22.7 | Equivalent Circuit for 32.768-kHz Crystal Resonator | 966 | | Figure 22.8 | Pin Handling when Subclock is not Used | 966 | | Figure 22.9 | Clock Modification Timing | 968 | | Figure 22.10 | Note on Board Design for Oscillation Circuit | 968 | | Figure 22.11 | Recommended External Circuitry for PLL Circuit | 969 | | Section 23 | Power-Down Modes | | | Figure 23.1 | Mode Transitions | 973 | | Figure 23.2 | Software Standby Mode Application Example | 986 | | Figure 23.3 | Hardware Standby Mode Timing | 987 | | Figure 23.4 | Timing Sequence at Power-On | 988 | | Figure 23.5 | When Canceling Factor Interrupt is Generated | | | | after SLEEP Instruction Execution | 990 | | Figure 23.6 | When Canceling Factor Interrupt is Generated Immediately before SLEEP | | | | Instruction Execution (Sleep Instruction Exception Handling Not Initiated) | 990 | RENESAS | Figure 23.7 | When Canceling Factor Interrupt is Generated Immediately before SLEEP | | |--------------|------------------------------------------------------------------------|------| | | Instruction Execution (Sleep Instruction Exception Handling Initiated) | 991 | | Section 25 | Electrical Characteristics | | | Figure 25.1 | Output Load Circuit | 1043 | | Figure 25.2 | External Bus Clock Timing | 1044 | | Figure 25.3 | Oscillation Settling Timing after Software Standby Mode | 1044 | | Figure 25.4 | Oscillation Settling Timing | 1045 | | Figure 25.5 | External Input Clock Timing | 1045 | | Figure 25.6 | Reset Input Timing | 1046 | | Figure 25.7 | Interrupt Input Timing | 1047 | | Figure 25.8 | Basic Bus Timing: Two-State Access | 1052 | | Figure 25.9 | Basic Bus Timing: Three-State Access | 1053 | | Figure 25.10 | Basic Bus Timing: Three-State Access, One Wait | 1054 | | Figure 25.11 | Basic Bus Timing: Two-State Access (CS Assertion Period Extended) | 1055 | | Figure 25.12 | Basic Bus Timing: Three-State Access (CS Assertion Period Extended) | 1056 | | Figure 25.13 | Byte Control SRAM: Two-State Read/Write Access | 1057 | | Figure 25.14 | Byte Control SRAM: Three-State Read/Write Access | 1058 | | Figure 25.15 | Burst ROM Access Timing: One-State Burst Access | 1059 | | Figure 25.16 | Burst ROM Access Timing: Two-State Burst Access | 1060 | | Figure 25.17 | Address/Data Multiplexed Access Timing (No Wait) | | | | (Basic, Four-State Access) | 1061 | | Figure 25.18 | Address/Data Multiplexed Access Timing (Wait Control) | | | | (Address Cycle Program Wait × 1 + Data Cycle Program Wait × 1 | | | | + Data Cycle Pin Wait × 1) | 1062 | | Figure 25.19 | DRAM Access Timing: Two-State Access | 1063 | | Figure 25.20 | DRAM Access Timing: Two-State Access, One Wait | 1064 | | Figure 25.21 | DRAM Access Timing: Two-State Burst Access | 1065 | | Figure 25.22 | DRAM Access Timing: Three-State Access (RAST = 1) | 1066 | | Figure 25.23 | DRAM Access Timing: Three-State Access, One Wait | 1067 | | Figure 25.24 | DRAM Access Timing: Three-State Burst Access | 1068 | | Figure 25.25 | CAS Before RAS Refresh Timing | 1069 | | Figure 25.26 | CAS Before RAS Refresh Timing (Wait Cycle Inserted) | 1069 | | Figure 25.27 | Self-Refresh Timing (After Leaving Software Standby: RAST = 0) | 1069 | | Figure 25.28 | Self-Refresh Timing (After Leaving Software Standby: RAST = 1) | 1070 | | Figure 25.29 | Synchronous DRAM Basic Read Access Timing (CAS Latency 2) | 1070 | | Figure 25.30 | Synchronous DRAM Basic Write Access Timing (CAS Latency 2) | 1071 | | Figure 25.31 | · · · · · · · · · · · · · · · · · · · | | | Figure 25.32 | | | | Figure 25.33 | External Bus Release Timing | 1073 | | Figure 25.34 | External Bus Request Output Timing | 1074 | | Figure 25.35 | DMAC (DREQ) Input Timing | 1074 | |--------------|--------------------------------------------------------------|------| | Figure 25.36 | DMAC (TEND) Output Timing | 1075 | | Figure 25.37 | DMAC Single-Address Transfer Timing: Two-State Access | 1075 | | Figure 25.38 | DMAC Single-Address Transfer Timing: Three-State Access | 1076 | | Figure 25.39 | I/O Port Input/Output Timing | 1079 | | Figure 25.40 | TPU Input/Output Timing | 1079 | | Figure 25.41 | TPU Clock Input Timing | 1079 | | Figure 25.42 | PPG Output Timing | 1079 | | Figure 25.43 | 8-Bit Timer Output Timing | 1080 | | Figure 25.44 | 8-Bit Timer Reset Input Timing | 1080 | | Figure 25.45 | 8-Bit Timer Clock Input Timing | 1080 | | Figure 25.46 | WDT Output Timing | 1080 | | Figure 25.47 | SCK Clock Input Timing | 1080 | | Figure 25.48 | SCI Input/Output Timing: Clocked Synchronous Mode | 1081 | | Figure 25.49 | A/D Converter External Trigger Input Timing | 1081 | | Figure 25.50 | I <sup>2</sup> C Bus Interface2 Input/Output Timing (Option) | 1081 | | Figure 25.51 | Data Signal Timing | 1083 | | Figure 25.52 | Load Condition | 1083 | | Appendix | | | | Figure C.1 F | Package Dimensions (FP-144LV) | 1092 | # Tables | Section 1 | Overview | | |------------|-----------------------------------------------------------------------|----| | Table 1.1 | Pin Configuration in Each Operating Mode | 4 | | Table 1.2 | Pin Functions | 9 | | Section 2 | СРИ | | | Table 2.1 | Instruction Classification | 38 | | Table 2.2 | Combinations of Instructions and Addressing Modes (1) | | | Table 2.2 | Combinations of Instructions and Addressing Modes (2) | | | Table 2.3 | Operation Notation | | | Table 2.4 | Data Transfer Instructions | 45 | | Table 2.5 | Block Transfer Instructions | 46 | | Table 2.6 | Arithmetic Operation Instructions | 47 | | Table 2.7 | Logic Operation Instructions | 49 | | Table 2.8 | Shift Operation Instructions | 49 | | Table 2.9 | Bit Manipulation Instructions | 50 | | Table 2.10 | Branch Instructions | 52 | | Table 2.11 | System Control Instructions | 53 | | Table 2.12 | Addressing Modes | 55 | | Table 2.13 | Absolute Address Access Ranges | 58 | | Table 2.14 | Effective Address Calculation for Transfer and Operation Instructions | 62 | | Table 2.15 | Effective Address Calculation for Branch Instructions | 63 | | Section 3 | MCU Operating Modes | | | Table 3.1 | MCU Operating Mode Settings | | | Table 3.2 | SDRAM Interface Selection for MCU Operating Mode | 65 | | Table 3.3 | Settings of Bits MDS3 to MDS0 | | | Table 3.4 | Pin Functions in Each Operating Mode (Advanced Mode) | 72 | | Section 4 | Exception Handling | | | Table 4.1 | Exception Types and Priority | | | Table 4.2 | Exception Handling Vector Table | | | Table 4.3 | Calculation Method of Exception Handling Vector Table Address | | | Table 4.4 | Status of CCR and EXR after Trace Exception Handling | | | Table 4.5 | Bus Cycle and Address Error | | | Table 4.6 | Status of CCR and EXR after Address Error Exception Handling | | | Table 4.7 | Interrupt Sources | | | Table 4.8 | Status of CCR and EXR after Trap Instruction Exception Handling | | | Table 4.9 | Status of CCR and EXR after Sleep Instruction Exception Handling | | | Table 4.10 | Status of CCR and EXR after Illegal Instruction Exception Handling | 90 | | Section 5 | interrupt Controller | | |------------|--------------------------------------------------------------------|-----| | Table 5.1 | Pin Configuration. | 95 | | Table 5.2 | Interrupt Sources, Vector Address Offsets, and Interrupt Priority | 111 | | Table 5.3 | Interrupt Control Modes | 116 | | Table 5.4 | Interrupt Response Times | 121 | | Table 5.5 | Number of Execution States in Interrupt Handling Routine | 122 | | Table 5.6 | Interrupt Source Selection and Clear Control | 124 | | Table 5.7 | CPU Priority Control | 126 | | Table 5.8 | Example of Priority Control Function Setting and Control State | 127 | | Section 6 | Bus Controller (BSC) | | | Table 6.1 | Synchronization Clocks and Their Corresponding Functions | 169 | | Table 6.2 | Pin Configuration | 173 | | Table 6.3 | Pin Functions in Each Interface | 176 | | Table 6.4 | Interface Names and Area Names | | | Table 6.5 | Areas Specifiable for Each Interface | 180 | | Table 6.6 | Number of Access Cycles | 183 | | Table 6.7 | Area 0 External Interface | 184 | | Table 6.8 | Area 1 External Interface | 185 | | Table 6.9 | Area 2 External Interface | 185 | | Table 6.10 | Area 3 External Interface | 186 | | Table 6.11 | Area 4 External Interface | 186 | | Table 6.12 | Area 5 External Interface | 187 | | Table 6.13 | Area 6 External Interface | 188 | | Table 6.14 | Area 7 External Interface | 188 | | Table 6.15 | I/O Pins for Basic Bus Interface | 192 | | Table 6.16 | I/O Pins for Byte Control SRAM Interface | | | Table 6.17 | I/O Pins Used for Burst ROM Interface | 214 | | Table 6.18 | Address/Data Multiplex | | | Table 6.19 | I/O Pins for Address/Data Multiplexed I/O Interface | | | Table 6.20 | Relationship Among DRAME and DTYPE and Area 2 Interfaces | | | Table 6.21 | Relationship Among MXC1 and MXC0 and Shifted Bit Count | | | Table 6.22 | I/O Pins for DRAM Interface | | | Table 6.23 | Pin States during DRAM Refresh Cycle | | | Table 6.24 | Relationship among DRAME and DTYPE and Area 2 Interfaces | | | Table 6.25 | Relationship Among MXC1 and MXC0 and Shifted Bit Count | | | Table 6.26 | I/O Pins for SDRAM Interface | | | Table 6.27 | CAS Latency Setting | | | Table 6.28 | Number of Idle Cycle Insertion Selection in Each Area | | | Table 6.29 | Number of Idle Cycles Inserted | | | Table 6.30 | Idle Cycles in Mixed Accesses to Normal Space and DRAM/SDRAM Space | 302 | | Table 6.31 | Pin States in Idle Cycle | 303 | |------------|---------------------------------------------------------------------|-----| | Table 6.32 | Pin States in Bus Released State | 305 | | Table 6.33 | Number of Access Cycles for On-Chip Memory Spaces | 308 | | Table 6.34 | Number of Access Cycles for Registers of On-Chip Peripheral Modules | 308 | | Section 7 | DMA Controller (DMAC) | | | Table 7.1 | Pin Configuration | 320 | | Table 7.2 | Data Access Size, Valid Bits, and Settable Size | | | Table 7.3 | Settings and Areas of Extended Repeat Area | | | Table 7.4 | Transfer Modes | | | Table 7.5 | List of On-chip module interrupts to DMAC | 353 | | Table 7.6 | Priority among DMAC Channels | 368 | | Table 7.7 | Interrupt Sources and Priority | 390 | | Section 8 | Data Transfer Controller (DTC) | | | Table 8.1 | Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | | | Table 8.2 | DTC Transfer Modes | | | Table 8.3 | Chain Transfer Conditions | | | Table 8.4 | Number of Bus Cycle Divisions and Access Size | 411 | | Table 8.5 | Transfer Information Writeback Skip Condition | | | | and Writeback Skipped Registers | | | Table 8.6 | Register Function in Normal Transfer Mode | 414 | | Table 8.7 | Register Function in Repeat Transfer Mode | 416 | | Table 8.8 | Register Function in Block Transfer Mode | 417 | | Table 8.9 | DTC Execution Status. | 421 | | Table 8.10 | Number of Cycles Required for Each Execution State | 422 | | Section 9 | I/O Ports | | | Table 9.1 | Port Functions | | | Table 9.2 | Register Configuration in Each Port | | | Table 9.3 | Startup Mode and Initial Value | 437 | | Table 9.4 | Input Pull-Up MOS State | | | Table 9.5 | Available Output Signals and Settings in Each Port | 476 | | Section 10 | 16-Bit Timer Pulse Unit (TPU) | | | Table 10.1 | TPU Functions | | | Table 10.2 | Pin Configuration | | | Table 10.3 | CCLR2 to CCLR0 (Channels 0 and 3) | | | Table 10.4 | CCLR2 to CCLR0 (Channels 1, 2, 4, and 5) | | | Table 10.5 | Input Clock Edge Selection | | | Table 10.6 | TPSC2 to TPSC0 (Channel 0) | | | Table 10.7 | TPSC2 to TPSC0 (Channel 1) | 506 | | Table 10.8 | TPSC2 to TPSC0 (Channel 2) | 507 | |-------------|-----------------------------------------------------------------------|-----| | Table 10.9 | TPSC2 to TPSC0 (Channel 3) | 507 | | Table 10.10 | TPSC2 to TPSC0 (Channel 4) | 508 | | Table 10.11 | TPSC2 to TPSC0 (Channel 5) | 508 | | Table 10.12 | MD3 to MD0 | 510 | | Table 10.13 | TIORH_0 | 512 | | Table 10.14 | TIORL_0 | 513 | | Table 10.15 | TIOR_1 | 514 | | Table 10.16 | TIOR_2 | 515 | | Table 10.17 | TIORH_3 | 516 | | Table 10.18 | TIORL_3 | 517 | | Table 10.19 | TIOR_4 | 518 | | Table 10.20 | TIOR_5 | 519 | | Table 10.21 | TIORH_0 | 520 | | Table 10.22 | TIORL_0 | 521 | | Table 10.23 | TIOR_1 | 522 | | Table 10.24 | TIOR_2 | 523 | | Table 10.25 | TIORH_3 | 524 | | Table 10.26 | TIORL_3 | 525 | | Table 10.27 | TIOR_4 | 526 | | Table 10.28 | TIOR_5 | | | Table 10.29 | Register Combinations in Buffer Operation | | | Table 10.30 | Cascaded Combinations | | | Table 10.31 | PWM Output Registers and Output Pins | | | Table 10.32 | Clock Input Pins in Phase Counting Mode | | | Table 10.33 | Up/Down-Count Conditions in Phase Counting Mode 1 | | | Table 10.34 | Up/Down-Count Conditions in Phase Counting Mode 2 | | | Table 10.35 | Up/Down-Count Conditions in Phase Counting Mode 3 | | | Table 10.36 | Up/Down-Count Conditions in Phase Counting Mode 4 | | | Table 10.37 | TPU Interrupts | 563 | | Section 11 | Programmable Pulse Generator (PPG) | | | Table 11.1 | Pin Configuration. | 584 | | Section 12 | 8-Bit Timers (TMR) | | | Table 12.1 | Pin Configuration | 610 | | Table 12.2 | Clock Input to TCNT and Count Condition (Units 0 and 1) | | | Table 12.3 | Clock Input to TCNT and Count Condition (Units 2 and 3) | | | Table 12.4 | 8-Bit Timer (TMR_0 or TMR_1) Interrupt Sources (in Unit 0 and Unit 1) | | | Table 12.5 | 8-Bit Timer (TMR_4 or TMR_5) Interrupt Sources (in Unit 2 and Unit 3) | | | Table 12.6 | Timer Output Priorities | | | Table 12.7 | Switching of Internal Clock and TCNT Operation | 634 | |-------------|-------------------------------------------------------------------------|-----| | Section 13 | 32K Timer (TM32K) | | | Table 13.1 | TM32K Interrupt Source | 640 | | Section 14 | Watchdog Timer (WDT) | | | Table 14.1 | Pin Configuration | 642 | | Table 14.2 | WDT Interrupt Source | 648 | | Section 15 | Serial Communication Interface (SCI, IrDA, CRC) | | | Table 15.1 | Function List of SCI Channels | 655 | | Table 15.2 | Pin Configuration | 658 | | Table 15.3 | Relationships between N Setting in BRR and Bit Rate B | 681 | | Table 15.4 | Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (1) | 682 | | Table 15.4 | Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (2) | 683 | | Table 15.5 | Maximum Bit Rate for Each Operating Frequency (Asynchronous Mode) | 684 | | Table 15.6 | Maximum Bit Rate with External Clock Input (Asynchronous Mode) | 685 | | Table 15.7 | BRR Settings for Various Bit Rates (Clocked Synchronous Mode) | 686 | | Table 15.8 | Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) . | 686 | | Table 15.9 | BRR Settings for Various Bit Rates | | | | (Smart Card Interface Mode, n = 0, S = 372) | 687 | | Table 15.10 | Maximum Bit Rate for Each Operating Frequency | | | | (Smart Card Interface Mode, S = 372) | 687 | | Table 15.11 | Serial Transfer Formats (Asynchronous Mode) | 699 | | Table 15.12 | SSR Status Flags and Receive Data Handling | 706 | | Table 15.13 | IrCKS2 to IrCKS0 Bit Settings | 735 | | Table 15.14 | SCI Interrupt Sources (SCI_0, 1, 2, and 4) | 736 | | Table 15.15 | SCI Interrupt Sources (SCI_5 and SCI_6) | 737 | | Table 15.16 | SCI Interrupt Sources (SCI_0, 1, 2, and 4) | 737 | | Table 15.17 | SCI Interrupt Sources (SCI_5 and SCI_6) | | | Section 16 | USB Function Module (USB) | | | Table 16.1 | Pin Configuration | 752 | | Table 16.2 | Example of Limitations for Setting Values | 780 | | Table 16.3 | Example of Setting | 781 | | Table 16.4 | Relationship between TRNTREG0 Setting and Pin Output | 783 | | Table 16.5 | Relationship between Pin Input and TRNTREG1 Monitoring Value | 785 | | Table 16.6 | Interrupt Sources | 786 | | Table 16.7 | Command Decoding on Application Side | | | Table 16.8 | Selection of Peripheral Clock (Pφ) when USB is Connected | 815 | | Section 17 | I <sup>2</sup> C Bus Interface2 (IIC2) | | | Table 17.1 | Pin Configuration of the I <sup>2</sup> C Bus Interface 2 | 819 | | Table 17.2 | Transfer Rate | 822 | |-------------|----------------------------------------------------------|-----| | Table 17.3 | Interrupt Requests | 847 | | Table 17.4 | Time for Monitoring SCL | 848 | | Section 18 | A/D Converter | | | Table 18.1 | Pin Configuration | 851 | | Table 18.2 | Analog Input Channels and Corresponding ADDR Registers | 852 | | Table 18.3 | A/D Conversion Characteristics (Single Mode) | 860 | | Table 18.4 | A/D Conversion Characteristics (Scan Mode) | 860 | | Table 18.5 | A/D Converter Interrupt Source | 861 | | Table 18.6 | Analog Pin Specifications | 865 | | Section 19 | D/A Converter | | | Table 19.1 | Pin Configuration | 868 | | Table 19.2 | Control of D/A Conversion. | 870 | | Section 21 | Flash Memory (0.18-µm F-ZTAT Version) | | | Table 21.1 | Differences between Boot Mode, User Program Mode, | | | | and Programmer Mode | 878 | | Table 21.2 | Pin Configuration | 883 | | Table 21.3 | Registers/Parameters and Target Modes | 885 | | Table 21.4 | Parameters and Target Modes | 891 | | Table 21.5 | On-Board Programming Mode Setting | 903 | | Table 21.6 | System Clock Frequency for Automatic-Bit-Rate Adjustment | 904 | | Table 21.7 | Enumeration Information | 908 | | Table 21.8 | Executable Memory MAT | 922 | | Table 21.9 | Usable Area for Programming in User Program Mode | 922 | | Table 21.10 | Usable Area for Erasure in User Program Mode | 923 | | Table 21.11 | Hardware Protection | 924 | | Table 21.12 | Software Protection | 925 | | Table 21.13 | Device Types Supported in Programmer Mode | 930 | | Table 21.14 | Inquiry and Selection Commands | 934 | | Table 21.15 | Programming/Erasing Commands | 946 | | Table 21.16 | Status Code | 953 | | Table 21.17 | Error Code | 954 | | Section 22 | Clock Pulse Generator | | | Table 22.1 | Selection of Clock Pulse Generator | 958 | | Table 22.2 | Damping Resistance Value | 963 | | Table 22.3 | Crystal Resonator Characteristics | 964 | | Section 23 | Power-Down Modes | | | Table 23.1 | Operating States | 972 | | Table 23.2 | Oscillation Settling Time Settings | 984 | | |-------------|----------------------------------------------------------------------|------|--| | Table 23.3 | φ Pin (PA7) State in Each Processing State | | | | Table 23.4 | φ Pin (PB7) State in Each Processing State (SDRAM Interface Enabled) | | | | Section 25 | Electrical Characteristics | | | | Table 25.1 | Absolute Maximum Ratings | 1039 | | | Table 25.2 | DC Characteristics (1) | 1040 | | | Table 25.2 | DC Characteristics (2) | 1041 | | | Table 25.3 | Permissible Output Currents | 1042 | | | Table 25.4 | Clock Timing | 1043 | | | Table 25.5 | Control Signal Timing | 1046 | | | Table 25.6 | Bus Timing (1) | 1047 | | | Table 25.6 | Bus Timing (2) | 1049 | | | Table 25.6 | Bus Timing (3) | 1050 | | | Table 25.6 | Bus Timing (4) | 1051 | | | Table 25.7 | DMAC Timing | 1074 | | | Table 25.8 | Timing of On-Chip Peripheral Modules | 1077 | | | Table 25.9 | USB Characteristics when On-Chip USB Transceiver is Used | | | | | (USD+, USD- pin characteristics) | 1082 | | | Table 25.10 | A/D Conversion Characteristics | 1084 | | | Table 25.11 | D/A Conversion Characteristics | 1084 | | | Table 25.12 | Flash Memory Characteristics | 1085 | | | Table 25.13 | Flash Memory Characteristics | 1086 | | | Appendix | | | | | Table A.1 | Port States in Each Pin State | 1087 | | | Table D.1 | Treatment of Unused Pins. | 1093 | | # Section 1 Overview #### 1.1 **Features** 32-bit high-speed H8SX CPU Upward compatible with the H8/300 CPU, H8/300H CPU, and H8S CPU Object programs for those CPUs are executable Sixteen 16-bit general registers 87 basic instructions Extensive peripheral functions DMA controller (DMAC) Data transfer controller (DTC) 16-bit timer pulse unit (TPU) Programmable pulse generator (PPG) 8-bit timer (TMR) Watchdog timer (WDT) Serial communication interface (SCI) can be used in asynchronous or clocked synchronous mode Universal Serial Bus Interface (USB) I<sup>2</sup>C bus interface 2 (IIC2) 10-bit A/D converter 8-bit D/A converter Clock pulse generator #### On-chip memory | Product Classif | fication | <b>Product Model</b> | ROM | RAM | |-----------------|-----------|----------------------|------------|-----------| | Flash memory | H8SX/1663 | R5F61663 | 384 kbytes | 40 kbytes | | version | H8SX/1664 | R5F61664 | 512 kbytes | 40 kbytes | General I/O port 92 input/output ports Nine input ports - Supports power-down modes - Small package | Package | Code | Body Size | Pin Pitch | |----------|-----------|----------------|-----------| | LQFP-144 | FP-144LV* | 20.0 × 20.0 mm | 0.50 mm | Note: \* Pb-free version # 1.2 Block Diagram Figure 1.1 Block Diagram # 1.3 Pin Assignments #### 1.3.1 Pin Assignments Figure 1.2 Pin Assignments # 1.3.2 Pin Configuration in Each Operating Mode **Table 1.1** Pin Configuration in Each Operating Mode | Pin No. | Modes 2, 6, 7 | Modes 4, 5 | |---------|---------------------------------|---------------------------------| | 1 | PB1/CS1/CS2-B/CS5-A/CS6-B/CS7-B | PB1/CS1/CS2-B/CS5-A/CS6-B/CS7-B | | 2 | PB2/CS2-A/CS6-A/RAS | PB2/CS2-A/CS6-A/RAS | | 3 | PB3/CS3-A/CS7-A/CAS | PB3/CS3-A/CS7-A/CAS | | 4 | VSS | VSS | | 5 | PB7/SDRAMφ | PB7/SDRAMφ | | 6 | VCC | VCC | | 7 | MD2 | MD2 | | 8 | PM0/TxD6 | PM0/TxD6 | | 9 | PM1/RxD6 | PM1/RxD6 | | 10 | PM2 | PM2 | | 11 | PF7/A23 | PF7/A23 | | 12 | PF6/A22 | PF6/A22 | | 13 | PF5/A21 | PF5/A21 | | 14 | PF4/A20 | PF4/A20 | | 15 | PF3/A19 | PF3/A19 | | 16 | VSS | VSS | | 17 | PF2/A18 | PF2/A18 | | 18 | PF1/A17 | PF1/A17 | | 19 | PF0/A16 | PF0/A16 | | 20 | PE7/A15 | PE7/A15 | | 21 | PE6/A14 | PE6/A14 | | 22 | PE5/A13 | PE5/A13 | | 23 | VSS | VSS | | 24 | PE4/A12 | PE4/A12 | | 25 | VCC | VCC | | 26 | PE3/A11 | PE3/A11 | | 27 | PE2/A10 | PE2/A10 | | 28 | PE1/A9 | PE1/A9 | | 29 | PE0/A8 | PE0/A8 | | Pin No. | Modes 2, 6, 7 | Modes 4, 5 | |---------|-----------------------------------------|-----------------------------------------| | 30 | PD7/A7 | PD7/A7 | | 31 | PD6/A6 | PD6/A6 | | 32 | VSS | VSS | | 33 | PD5/A5 | PD5/A5 | | 34 | PD4/A4 | PD4/A4 | | 35 | PD3/A3 | PD3/A3 | | 36 | PD2/A2 | PD2/A2 | | 37 | PD1/A1 | PD1/A1 | | 38 | PD0/A0 | PD0/A0 | | 39 | EMLE | EMLE | | 40 | PM3 | PM3 | | 41 | PM4 | PM4 | | 42 | DrVCC | DrVCC | | 43 | USD+ | USD+ | | 44 | USD- | USD- | | 45 | DrVSS | DrVSS | | 46 | VBUS | VBUS | | 47 | MD_CLK | MD_CLK | | 48 | VSS | VSS | | 49 | P20/P00/TIOCA3/TIOCB3/TMRI0/SCK0/IRQ8-A | P20/P00/TIOCA3/TIOCB3/TMRI0/SCK0/IRQ8-A | | 50 | VCC | VCC | | 51 | P21/PO1/TIOCA3/TMCI0/RxD0/IRQ9-A | P21/PO1/TIOCA3/TMCI0/RxD0/IRQ9-A | | 52 | P22/PO2/TIOCC3/TMO0/TxD0/IRQ10-A | P22/PO2/TIOCC3/TMO0/TxD0/IRQ10-A | | 53 | P23/PO3/TIOCC3/TIOCD3/IRQ11-A | P23/PO3/TIOCC3/TIOCD3/IRQ11-A | | 54 | P24/PO4/TIOCA4/TIOCB4/TMRI1/SCK1 | P24/PO4/TIOCA4/TIOCB4/TMRI1/SCK1 | | 55 | P25/PO5/TIOCA4/TMCI1/RxD1 | P25/PO5/TIOCA4/TMCI1/RxD1 | | 56 | P30/PO8/TIOCA0/DREQ0-B | P30/PO8/TIOCA0/DREQ0-B | | 57 | P31/PO9/TIOCA0/TIOCB0/TENDO-B | P31/PO9/TIOCA0/TIOCB0/TENDO-B | | 58 | P32/PO10/TIOCC0/TCLKA-A/DACKO-B | P32/PO10/TIOCC0/TCLKA-A/DACKO-B | | 59 | P26/PO6/TIOCA5/TMO1/TxD1 | P26/P06/TIOCA5/TMO1/TxD1 | | 60 | P27/PO7/TIOCA5/TIOCB5 | P27/PO7/TIOCA5/TIOCB5 | | Pin No. | Modes 2, 6, 7 | Modes 4, 5 | |---------|----------------------------------------|----------------------------------------| | 61 | NMI | NMI | | 62 | P33/PO11/TIOCC0/TIOCD0/TCLKB-A/DREQ1-B | P33/PO11/TIOCC0/TIOCD0/TCLKB-A/DREQ1-B | | 63 | P34/PO12/TIOCA1/TEND1-B | P34/PO12/TIOCA1/TEND1-B | | 64 | VCC | VCC | | 65 | PH0/D0 | PH0/D0 | | 66 | PH1/D1 | PH1/D1 | | 67 | PH2/D2 | PH2/D2 | | 68 | PH3/D3 | PH3/D3 | | 69 | VSS | VSS | | 70 | PH4/D4 | PH4/D4 | | 71 | PH5/D5 | PH5/D5 | | 72 | PH6/D6 | PH6/D6 | | 73 | PH7/D7 | PH7/D7 | | 74 | VCC | VCC | | 75 | PIO/D8 | PIO/D8 | | 76 | PI1/D9 | PI1/D9 | | 77 | PI2/D10 | PI2/D10 | | 78 | PI3/D11 | PI3/D11 | | 79 | VSS | VSS | | 80 | PI4/D12 | PI4/D12 | | 81 | PI5/D13 | PI5/D13 | | 82 | PI6/D14 | PI6/D14 | | 83 | PI7/D15 | PI7/D15 | | 84 | P10/TxD2/DREQ0-A/IRQ0-A | P10/TxD2/DREQ0-A/IRQ0-A | | 85 | P11/RxD2/TEND0-A/IRQ1-A | P11/RxD2/TEND0-A/IRQ1-A | | 86 | P12/SCK2/DACK0-A/IRQ2-A | P12/SCK2/DACK0-A/IRQ2-A | | 87 | P13/ADTRG0/IRQ3-A | P13/ADTRG0/IRQ3-A | | 88 | VSS | VSS | | 89 | OSC2 | OSC2 | | 90 | OSC1 | OSC1 | | 91 | RES | RES | | | | | | Pin No. | Modes 2, 6, 7 | Modes 4, 5 | |---------|------------------------------------------------|------------------------------------------------| | 92 | VCL | VCL | | 93 | P14/DREQ1-A/IRQ4-A/TCLKA-B/TxD5/IrTxD/<br>SDA1 | P14/DREQ1-A/IRQ4-A/TCLKA-B/TxD5/IrTxD/<br>SDA1 | | 94 | P15/TEND1-A/IRQ5-A/TCLKB-B/RxD5/IrRxD/<br>SCL1 | P15/TEND1-A/IRQ5-A/TCLKB-B/RxD5/IrRxD/<br>SCL1 | | 95 | WDTOVF/TDO | WDTOVF/TDO | | 96 | VSS | VSS | | 97 | XTAL | XTAL | | 98 | EXTAL | EXTAL | | 99 | VCC | VCC | | 100 | P16/DACK1-A/IRQ6-A/TCLKC-B/SDA0 | P16/DACK1-A/IRQ6-A/TCLKC-B/SDA0 | | 101 | P17/IRQ7-A/TCLKD-B/SCL0 | P17/IRQ7-A/TCLKD-B/SCL0 | | 102 | STBY | STBY | | 103 | VSS | VSS | | 104 | P35/PO13/TIOCA1/TIOCB1/TCLKC-A/DACK1-B | P35/PO13/TIOCA1/TIOCB1/TCLKC-A/DACK1-B | | 105 | P36/PO14/TIOCA2 | P36/PO14/TIOCA2 | | 106 | P37/PO15/TIOCA2/TIOCB2/TCLKD-A | P37/PO15/TIOCA2/TIOCB2/TCLKD-A | | 107 | P60/TMRI2/TxD4/DREQ2/IRQ8-B | P60/TMRI2/TxD4/DREQ2/IRQ8-B | | 108 | P61/TMCl2/RxD4/TEND2/IRQ9-B | P61/TMCl2/RxD4/TEND2/IRQ9-B | | 109 | P62/TMO2/SCK4/DACK2/IRQ10-B/TRST | P62/TMO2/SCK4/DACK2/IRQ10-B/TRST | | 110 | PLLVCC | PLLVCC | | 111 | P63/TMRI3/DREQ3/IRQ11-B/TMS | P63/TMRI3/DREQ3/IRQ11-B/TMS | | 112 | PLLVSS | PLLVSS | | 113 | P64/TMCI3/TEND3/TDI | P64/TMCl3/TEND3/TDI | | 114 | P65/TMO3/DACK3/TCK | P65/TMO3/DACK3/TCK | | 115 | MD0 | MD0 | | 116 | PC2/LUCAS/DQMLU | PC2/LUCAS/DQMLU | | 117 | PC3/LLCAS/DQMLL | PC3/LLCAS/DQMLL | | 118 | P50/AN0/ĪRQ0-B | P50/AN0/ĪRQ0-B | | 119 | P51/AN1/IRQ1-B | P51/AN1/IRQ1-B | | 120 | P52/AN2/IRQ2-B | P52/AN2/IRQ2-B | | 121 | Pin No. | Modes 2, 6, 7 | Modes 4, 5 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------|---------------------| | 123 AVSS | 121 | AVCC | AVCC | | 124 P54/AN4/ĪRQ4-B P54/AN4/ĪRQ4-B 125 Vref Vref 126 P55/AN5/ĪRQ5-B P55/AN5/ĪRQ6-B 127 P56/AN6/DA0/ĪRQ6-B P56/AN6/DA0/ĪRQ6-B 128 P57/AN7/DA1/ĪRQ7-B P57/AN7/DA1/ĪRQ7-B 129 MD1 MD1 130 P84/CS4-B/WE P84/CS4-B/WE 131 P85/ŌE/CKE P85/ŌE/CKE 132 P86/CS6-D/(RD/WR-B) P86/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA4/LHWR/LUB 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 122 | P53/AN3/IRQ3-B | P53/AN3/IRQ3-B | | 125 Vref 126 P55/AN5/IRQ5-B P55/AN5/IRQ5-B 127 P56/AN6/DA0/IRQ6-B P56/AN6/DA0/IRQ6-B 128 P57/AN7/DA1/IRQ7-B P57/AN7/DA1/IRQ7-B 129 MD1 MD1 130 P84/CS4-B/WE P84/CS4-B/WE 131 P85/OE/CKE P85/OE/CKE 132 P86/CS6-D/(RD/WR-B) P86/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 123 | AVSS | AVSS | | 126 | 124 | P54/AN4/IRQ4-B | P54/AN4/IRQ4-B | | 127 P56/AN6/DA0/ĪRQ6-B P56/AN6/DA0/ĪRQ6-B 128 P57/AN7/DA1/IRQ7-B P57/AN7/DA1/IRQ7-B 129 MD1 MD1 130 P84/CS4-B/WE P84/CS4-B/WE 131 P85/OE/CKE P85/OE/CKE 132 P86/CS6-D/(RD/WR-B) P86/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 125 | Vref | Vref | | 128 P57/AN7/DA1/ĪRQ7-B P57/AN7/DA1/ĪRQ7-B 129 MD1 MD1 130 PB4/CS4-B/WE PB4/CS4-B/WE 131 PB5/OE/CKE PB5/OE/CKE 132 PB6/CS6-D/(RD/WR-B) PB6/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 126 | P55/AN5/IRQ5-B | P55/AN5/IRQ5-B | | 129 MD1 MD1 130 PB4/CS4-B/WE PB4/CS4-B/WE 131 PB5/OE/CKE PB5/OE/CKE 132 PB6/CS6-D/(RD/WR-B) PB6/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 127 | P56/AN6/DA0/IRQ6-B | P56/AN6/DA0/IRQ6-B | | 130 PB4/CS4-B/WE PB4/CS4-B/WE 131 PB5/OE/CKE PB5/OE/CKE 132 PB6/CS6-D/(RD/WR-B) PB6/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 128 | P57/AN7/DA1/IRQ7-B | P57/AN7/DA1/IRQ7-B | | 131 PB5/OE/CKE PB5/OE/CKE 132 PB6/CS6-D/(RD/WR-B) PB6/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 129 | MD1 | MD1 | | 132 PB6/CS6-D/(RD/WR-B) PB6/CS6-D/(RD/WR-B) 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/B\$ PA7/B\$ 143 VCC VCC | 130 | PB4/CS4-B/WE | PB4/CS4-B/WE | | 133 MD3 MD3 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/B\$ PA7/B\$ 143 VCC VCC | 131 | PB5/OE/CKE | PB5/OE/CKE | | 134 PA0/BREQO/BS-A PA0/BREQO/BS-A 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/B\$ PA7/B\$ 143 VCC VCC | 132 | PB6/CS6-D/(RD/WR-B) | PB6/CS6-D/(RD/WR-B) | | 135 PA1/BACK/(RD/WR-A) PA1/BACK/(RD/WR-A) 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/B\$ PA7/B\$ 143 VCC VCC | 133 | MD3 | MD3 | | 136 PA2/BREQ/WAIT PA2/BREQ/WAIT 137 PA3/LLWR/LLB PA3/LLWR/LLB 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/B\$ PA7/B\$ 143 VCC VCC | 134 | PA0/BREQO/BS-A | PA0/BREQO/BS-A | | 137 PA3/LLWR/LLB 138 PA4/LHWR/LUB 139 PA5/RD 140 PA6/AS/AH/BS-B 141 VSS 142 PA7/Bφ 143 VCC PA3/LLWR/LLB PA4/LHWR/LUB PA5/RD PA5/RD PA6/AS/AH/BS-B VSS VSS VSS VSS VSS VSS | 135 | PA1/BACK/(RD/WR-A) | PA1/BACK/(RD/WR-A) | | 138 PA4/LHWR/LUB PA4/LHWR/LUB 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 136 | PA2/BREQ/WAIT | PA2/BREQ/WAIT | | 139 PA5/RD PA5/RD 140 PA6/AS/AH/BS-B PA6/AS/AH/BS-B 141 VSS VSS 142 PA7/Bφ PA7/Bφ 143 VCC VCC | 137 | PA3/LLWR/LLB | PA3/LLWR/LLB | | 140 PA6/ĀS/ĀH/BS-B PA6/ĀS/ĀH/BS-B 141 VSS VSS 142 PA7/Βφ PA7/Βφ 143 VCC VCC | 138 | PA4/LHWR/LUB | PA4/LHWR/LUB | | 141 VSS VSS 142 PA7/Βφ PA7/Βφ 143 VCC VCC | 139 | PA5/RD | PA5/RD | | 142 PA7/Βφ 143 VCC VCC VCC | 140 | PA6/AS/AH/BS-B | PA6/AS/AH/BS-B | | 143 VCC VCC | 141 | VSS | VSS | | | 142 | РА7/Вф | РА7/Вф | | 144 PB0/CS0/CS4-A/CS5-B PB0/CS0/CS4-A/CS5-B | 143 | VCC | VCC | | | 144 | PB0/CS0/CS4-A/CS5-B | PB0/CS0/CS4-A/CS5-B | # **1.3.3** Pin Functions **Table 1.2 Pin Functions** | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |------------------------|--------------------------|------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------| | Power supply | V <sub>cc</sub> | 6, 25, 50,<br>64, 74, 99,<br>143 | Input | Power supply pins. Connect to the system power supply. | | | V <sub>CL</sub> | 92 | Input | Connect this pin to $V_{ss}$ via a 0.1- $\mu F$ capacitor. (The capacitor should be placed close to the pin.) | | | V <sub>ss</sub> | 4, 16, 23,<br>32, 48, 69,<br>79, 88, 96,<br>103, 141 | Input | Ground pins. Connect to the system power supply (0 V). | | | PLLV <sub>cc</sub> | 110 | Input | Power supply pin for the PLL circuits. Connect to the system power supply. | | | PLLV <sub>ss</sub> | 112 | Input | Ground pin for the PLL circuits. | | | DrVCC | 42 | Input | Power supply pin for USB on-chip transceiver.<br>Connect to the system power supply. | | | DrVSS | 45 | Input | Ground pin for USB on-chip transceiver | | Clock | XTAL | 97 | Input | Pins for a crystal resonator. External clock can | | | EXTAL | 98 | Input | be input to the EXTAL pin. For a connection example, see section 22, Clock Pulse Generator. | | | OSC1 | 90 | Input | Connects the 32.768-kHz crystal resonator. | | | OSC2 | 89 | Input | Connect the 32.768-kHz crystal resonator. | | | Вф | 142 | Output | Outputs the system clock for external devices. | | | SDRAΜφ | 5 | Output | Connects to the CLK pin of synchronous DRAM when synchronous DRAM is connected. For details, see section 6, Bus Controller (BSC). | | Operating mode control | MD3<br>MD2<br>MD1<br>MD0 | 133<br>7<br>129<br>115 | Input | Pins for setting the operating mode. The signal levels of these pins must not be changed during operation. | | | MD_CLK | 47 | Input | Pin for changing the multiplication ratio of the clock pulse generator. The signal levels of this pin must not be changed during operation. | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|--------------|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System control | RES | 91 | Input | Reset signal input pin. This LSI enters the reset state when this signal goes low. | | | STBY | 102 | Input | This LSI enters hardware standby mode when this signal goes low. | | | EMLE | 39 | Input | Input pin for on-chip emulator enable signal. If<br>the on-chip emulator is used, the signal level<br>should be fixed high. If the on-chip emulator is<br>not used, the signal level should be fixed low. | | On-chip | TRST | 109 | Input | On-chip emulator pins. When the EMLE pin is | | emulator | TMS | 111 | Input | driven high, these pins are dedicated for the on-chip emulator. | | | TDI | 113 | Input | · | | | TCK | 114 | Input | - | | | TDO | 95 | Output | - | | Address bus | A23 | 11 | Output | Output pins for the addresses. | | | A22 | 12 | | | | | A21 | 13 | | | | | A20 | 14 | | | | | A19 | 15 | | | | | A18 | 17 | | | | | A17 | 18 | | | | | A16 | 19 | | | | | A15 | 20 | | | | | A14 | 21 | | | | | A13 | 22 | | | | | A12 | 24 | | | | | A11 | 26 | | | | | A10<br>A9 | 27<br>28 | | | | | A9<br>A8 | 28<br>29 | | | | | A6<br>A7 | 30 | | | | | A6 | 31 | | | | | A5 | 33 | | | | | A4 | 34 | | | | | A3 | 35 | | | | | A2 | 36 | | | | | A1 | 37 | | | | | A0 | 38 | | | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data bus | D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 | 83<br>82<br>81<br>80<br>78<br>77<br>76<br>75<br>73<br>72<br>71<br>70<br>68<br>67<br>66<br>65 | Input/<br>output | Bidirectional data bus. These pins also output addresses when accessing the address/data multiplexed I/O interface space. | | Bus control | BREQ | 136 | Input | External bus masters request the bus by this signal. | | | BREQO | 134 | Output | The internal bus masters request the bus to access the external space in the external bus released state. | | | BACK | 135 | Output | Bus acknowledge signal which indicates that the bus has been released. | | | BS-A/BS-B | 134/140 | Output | Indicates the start of a bus cycle. | | | ĀS | 140 | Output | Strobe signal which indicates that the output address on the address bus is valid when accessing the basic bus interface or byte control SRAM interface space. | | | ĀH | 140 | Output | This signal is used to hold the address when accessing the address/data multiplexed I/O interface space. | | | RD | 139 | Output | Strobe signal to indicates that the basic bus interface space is being read from. | | | RD/WR-A/RD/WR-B | 135/132 | Output | Indicates the direction (input/output) of the data bus. | | | LHWR | 138 | Output | Strobe signal which indicates that the upper byte (D15 to D8) is valid when accessing the basic bus interface space. | | | LLWR | 137 | Output | Strobe signal which indicates that the lower byte (D7 to D0) is valid when accessing the basic bus interface space. | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bus control | LUB | 138 | Output | Strobe signal which indicates that the upper byte (D15 to D8) is valid when accessing the byte control SRAM interface space. | | | <u>LLB</u> | 137 | Output | Strobe signal which indicates that the lower byte (D7 to D0) is valid when accessing the byte control SRAM interface space. | | | CS0<br>CS1<br>CS2-A/CS2-B<br>CS3-A<br>CS4-A/CS4-B<br>CS5-A/CS5-B<br>CS6-A/CS6-B/CS6-D<br>CS7-A/CS7-B | 144<br>1<br>2/1<br>3<br>144/130<br>1/144<br>2/1/132<br>3/1 | Output | Select signals for areas 7 to 0. | | | WAIT | 136 | Input | Requests wait cycles when accessing the external space. | | | RAS | 2 | Output | <ul> <li>Row address strobe signal for DRAM when area 2 is specified as DRAM interface space.</li> <li>Row address strobe signal when area 2 is specified as synchronous DRAM interface space.</li> </ul> | | | CAS | 3 | Output | Column address strobe signal when area 2 is specified as synchronous DRAM interface space. | | | WE | 130 | Output | <ul> <li>Write enable signal for DRAM space.</li> <li>Write enable signal when area 2 is<br/>specified as synchronous DRAM interface<br/>space.</li> </ul> | | | ŌĒ/CKE | 131 | Output | <ul> <li>Output enable signal for DRAM interface<br/>space.</li> <li>Clock enable signal for synchronous<br/>DRAM interface space.</li> </ul> | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------| | Bus control | LUCAS/DQMLU | 116 | Output | Upper-column address strobe signal for<br>16-bit DRAM interface space. | | | | | | <ul> <li>Upper-data mask enable signal for 16-bit<br/>synchronous DRAM interface space.</li> </ul> | | | LLCAS/DQMLL | 117 | Output | <ul> <li>Lower-column address strobe signal for<br/>16-bit DRAM interface space</li> </ul> | | | | | | <ul> <li>Column address strobe signal for 8-bit<br/>DRAM interface space.</li> </ul> | | | | | | <ul> <li>Lower-data mask enable signal for 16-bit<br/>synchronous DRAM interface space.</li> </ul> | | | | | | Data mask enable signal for 8-bit<br>synchronous DRAM interface space | | Interrupt | NMI | 61 | Input | Non-maskable interrupt request signal. When this pin is not in use, this signal must be fixed high. | | | IRQ11-A/IRQ11-B IRQ10-A/IRQ10-B IRQ9-A/IRQ9-B IRQ8-A/IRQ8-B IRQ7-A/IRQ7-B IRQ6-A/IRQ6-B IRQ5-A/IRQ5-B IRQ4-A/IRQ4-B IRQ3-A/IRQ3-B IRQ2-A/IRQ3-B IRQ2-A/IRQ3-B IRQ2-A/IRQ3-B IRQ1-A/IRQ1-B IRQ1-A/IRQ1-B | 53/111<br>52/109<br>51/108<br>49/107<br>101/128<br>100/127<br>94/126<br>93/124<br>87/122<br>86/120<br>85/119<br>84/118 | Input | Maskable interrupt request signal. | | DMA controller<br>(DMAC) | DREQ0-A/DREQ0-B<br>DREQ1-A/DREQ1-B<br>DREQ2<br>DREQ3 | 84/56<br>93/62<br>107<br>111 | Input | Requests DMAC activation. | | | DACKO-A/DACKO-B<br>DACK1-A/DACK1-B<br>DACK2<br>DACK3 | 86/58<br>100/104<br>109<br>114 | Output | DMAC single address transfer acknowledge signal. | | | TENDO-A/TENDO-B<br>TEND1-A/TEND1-B<br>TEND2<br>TEND3 | 85/57<br>94/63<br>108<br>113 | Output | Indicates DMAC data transfer end. | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------| | 16-bit timer<br>pulse unit<br>(TPU) | TCLKA-A/TCLKA-B<br>TCLKB-A/TCLKB-B<br>TCLKC-A/TCLKC-B<br>TCLKD-A/TCLKD-B | 58/93<br>62/94<br>104/100<br>106/101 | Input/<br>output | Input pins for the external clocks. | | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | 56, 57<br>57<br>58, 62<br>62 | Input/<br>output | Signals for TGRA0 to TGRD0. These are used for the input capture inputs/output compare outputs/PWM outputs. | | | TIOCA1<br>TIOCB1 | 63, 104<br>104 | Input/<br>output | Signals for TGRA_1 and TGRB_1. These are used for the input capture inputs/output compare outputs/PWM outputs. | | | TIOCA2<br>TIOCB2 | 105, 106<br>106 | Input/<br>output | Signals for TGRA_2 and TGRB_2. These are used for the input capture inputs/output compare outputs/PWM outputs. | | | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | 49, 51<br>49<br>52, 53<br>53 | Input/<br>output | Signals for TGRA_3 and TGRB_3. These are used for the input capture inputs/output compare outputs/PWM outputs. | | | TIOCA4<br>TIOCB4 | 54, 55<br>54 | Input/<br>output | Signals for TGRA_4 and TGRB_4. These are used for the input capture inputs/output compare outputs/PWM outputs. | | | TIOCA5<br>TIOCB5 | 59, 60<br>60 | Input/<br>output | Signals for TGRA_5 and TGRB_5. These are used for the input capture inputs/output compare outputs/PWM outputs. | | Programmable<br>pulse generator<br>(PPG) | PO15 PO14 PO13 PO12 PO11 PO10 PO9 PO8 PO7 PO6 PO5 PO4 PO3 PO2 PO1 PO0 | 106<br>105<br>104<br>63<br>62<br>58<br>57<br>56<br>60<br>59<br>55<br>54<br>53<br>52<br>51 | Output | Output pins for the pulse signals. | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |-------------------------|--------------|-----------------------|--------|--------------------------------------------------------------------| | 8-bit timer | TMO0 | 52 | Output | Output pins for the compare match signals. | | (TMR) | TMO1 | 59 | | | | | TMO2 | 109 | | | | | TMO3 | 114 | | | | | TMCI0 | 51 | Input | Input pins for the external clock signals used | | | TMCI1 | 55 | | for the counters. | | | TMCI2 | 108 | | | | | TMCI3 | 113 | | | | | TMRI0 | 49 | Input | Input pins for the counter reset signals. | | | TMRI1 | 54 | | | | | TMRI2 | 107 | | | | | TMRI3 | 111 | | | | Watchdog timer<br>(WDT) | WDTOVF | 95 | Output | Output pin for the counter overflow signal in watchdog timer mode. | | Serial | TxD0 | 52 | Output | Output pins for transmit data. | | communication | TxD1 | 59 | | | | interface (SCI) | TxD2 | 84 | | | | | TxD4 | 107 | | | | | TxD5 | 93 | | | | | TxD6 | 8 | | | | | RxD0 | 51 | Input | Input pins for receive data. | | | RxD1 | 55 | | | | | RxD2 | 85 | | | | | RxD4 | 108 | | | | | RxD5 | 94 | | | | | RxD6 | 9 | | | | | SCK0 | 49 | Input/ | Input/output pins for clock signals. | | | SCK1 | 54 | output | | | | SCK2 | 86 | | | | | SCK4 | 109 | | | | SCI with IrDA | IrTxD | 93 | Output | Output pin that outputs decoded data for IrDA | | (SCI) | IrRxD | 94 | Input | Input pin that inputs decoded data for IrDA | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |--------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | I <sup>2</sup> C bus interface<br>2 (IIC2) | SCL0, SCL1 | 101, 94 | Input/<br>output | Input/output pin for IIC clock. Bus can be directly driven by the NMOS open drain output. | | | SDA0, SDA1 | 100, 93 | Input/<br>output | Input/output pin for IIC data. Bus can be directly driven by the NMOS open drain output. | | Universal Serial | USD+ | 43 | Input/ | Input/output pin for USB data | | Bus Interface<br>(USB) | USD- | 44 | output | | | (002) | VBUS | 46 | Input | Pin for monitoring USB cable connection | | A/D converter | AN7<br>AN6<br>AN5<br>AN4<br>AN3<br>AN2<br>AN1<br>AN0 | 128<br>127<br>126<br>124<br>122<br>120<br>119<br>118 | Input | Input pins for the analog signals for the A/D converter. Input pin for the external trigger signal to start A/D conversion. | | D/A converter | DA1<br>DA0 | 128<br>127 | Output | Output pins for the analog signals for the D/A converter. | | A/D converter,<br>D/A converter | AV <sub>cc</sub> | 121 | Input | Analog power supply pin for the A/D and D/A converters. When the A/D and D/A converters are not in use, connect to the system power supply. | | | AV <sub>ss</sub> | 123 | Input | Ground pin for the A/D and D/A converters. Connect to the system power supply (0 V). | | | Vref | 125 | Input | Reference power supply pin for the A/D and D/A converters. When the A/D and D/A converters are not in use, connect to the system power supply. | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|--------------|-----------------------|--------|--------------------------| | I/O port | P17 | 101 | Input/ | 8-bit input/output pins. | | | P16 | 100 | output | | | | P15 | 94 | | | | | P14 | 93 | | | | | P13 | 87 | | | | | P12 | 86 | | | | | P11 | 85 | | | | | P10 | 84 | | | | | P27 | 60 | Input/ | 8-bit input/output pins. | | | P26 | 59 | output | | | | P25 | 55 | | | | | P24 | 54 | | | | | P23 | 53 | | | | | P22 | 52 | | | | | P21 | 51 | | | | | P20 | 49 | | | | | P37 | 106 | Input/ | 8-bit input/output pins. | | | P36 | 105 | output | | | | P35 | 104 | | | | | P34 | 63 | | | | | P33 | 62 | | | | | P32 | 58 | | | | | P31 | 57 | | | | | P30 | 56 | | | | | P57 | 128 | Input | 8-bit input pins. | | | P56 | 127 | | | | | P55 | 126 | | | | | P54 | 124 | | | | | P53 | 122 | | | | | P52 | 120 | | | | | P51 | 119 | | | | | P50 | 118 | | | | | P65 | 114 | Input/ | 6-bit input/output pins. | | | P64 | 113 | output | | | | P63 | 111 | | | | | P62 | 109 | | | | | P61 | 108 | | | | | P60 | 107 | | | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|--------------|-----------------------|--------|--------------------------| | I/O port | PA7 | 142 | Input | Input-only pin | | | PA6 | 140 | Input/ | 7-bit input/output pins. | | | PA5 | 139 | output | | | | PA4 | 138 | | | | | PA3 | 137 | | | | | PA2 | 136 | | | | | PA1 | 135 | | | | | PA0 | 134 | | | | | PB7 | 5 | Input/ | 8-bit input/output pins. | | | PB6 | 132 | output | | | | PB5 | 131 | | | | | PB4 | 130 | | | | | PB3 | 3 | | | | | PB2 | 2 | | | | | PB1 | 1 | | | | | PB0 | 144 | | | | | PC3 | 117 | Input/ | 2-bit input/output pins. | | | PC2 | 116 | output | | | | PD7 | 30 | Input/ | 8-bit input/output pins. | | | PD6 | 31 | output | | | | PD5 | 33 | | | | | PD4 | 34 | | | | | PD3 | 35 | | | | | PD2 | 36 | | | | | PD1 | 37 | | | | | PD0 | 38 | | | | | PE7 | 20 | Input/ | 8-bit input/output pins. | | | PE6 | 21 | output | | | | PE5 | 22 | | | | | PE4 | 24 | | | | | PE3 | 26 | | | | | PE2 | 27 | | | | | PE1 | 28 | | | | | PE0 | 29 | | | | Classification | Abbreviation | Pin No.<br>(FP-144LV) | I/O | Description | |----------------|--------------|-----------------------|--------|--------------------------| | I/O port | PF7 | 11 | Input/ | 8-bit input/output pins. | | ., о рол | PF6 | 12 | output | o an input output pino. | | | PF5 | 13 | | | | | PF4 | 14 | | | | | PF3 | 15 | | | | | PF2 | 17 | | | | | PF1 | 18 | | | | | PF0 | 19 | | | | | PH7 | 73 | Input/ | 8-bit input/output pins. | | | PH6 | 72 | output | , , | | | PH5 | 71 | | | | | PH4 | 70 | | | | | PH3 | 68 | | | | | PH2 | 67 | | | | | PH1 | 66 | | | | | PH0 | 65 | | | | | PI7 | 83 | Input/ | 8-bit input/output pins. | | | PI6 | 82 | output | | | | PI5 | 81 | | | | | PI4 | 80 | | | | | PI3 | 78 | | | | | PI2 | 77 | | | | | PI1 | 76 | | | | | PI0 | 75 | | | | | PM4 | 41 | Input/ | 5-bit input/output pins. | | | PM3 | 40 | output | | | | PM2 | 10 | | | | | PM1 | 9 | | | | | PM0 | 8 | | | # Section 2 CPU The H8SX CPU is a high-speed CPU with an internal 32-bit architecture that is upward compatible with the H8/300, H8/300H, and H8S CPUs. The H8SX CPU has sixteen 16-bit general registers, can handle a 4-Gbyte linear address space, and is ideal for a realtime control system. ### 2.1 Features - Upward-compatible with H8/300, H8/300H, and H8S CPUs - Can execute H8/300, H8/300H, and H8S/2000 object programs - Sixteen 16-bit general registers - Also usable as sixteen 8-bit registers or eight 32-bit registers - 87 basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Bit field transfer instructions - Powerful bit-manipulation instructions - Bit condition branch instructions - Multiply-and-accumulate instruction - Eleven addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:2,ERn), @(d:16,ERn), or @(d:32,ERn)] - Index register indirect with displacement [@(d:16,RnL.B), @(d:32,RnL.B), @(d:16,Rn.W), @(d:32,Rn.W), @(d:16,ERn.L), or @(d:32,ERn.L)] - Register indirect with pre-/post-increment or pre-/post-decrement [@+ERn, @-ERn, @ERn+, or @ERn-] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:3, #xx:4, #xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Program-counter relative with index register [@(RnL.B,PC), @(Rn.W,PC), or @(ERn.L,PC)] - Memory indirect [@@aa:8] - Extended memory indirect [@@vec:7] - Two base registers - Vector base register - Short address base register - 4-Gbyte address space - Program: 4 Gbytes - Data: 4 Gbytes - High-speed operation - All frequently-used instructions executed in one or two states - 8/16/32-bit register-register add/subtract: 1 state - $16 \div 8$ -bit register-register divide: 10 states - $16 \times 16$ -bit register-register multiply: 1 state - 32 ÷ 16-bit register-register divide: 18 states - $-32 \times 32$ -bit register-register multiply: 5 states - $-32 \div 32$ -bit register-register divide: 18 states - Four CPU operating modes - Normal mode - Middle mode - Advanced mode - Maximum mode - Power-down modes - Transition is made by execution of SLEEP instruction - Choice of CPU operating clocks ## 2.2 **CPU Operating Modes** The H8SX CPU has four operating modes: normal, middle, advanced and maximum modes. For details on mode settings, see section 3.1, Operating Mode Selection. Figure 2.1 CPU Operating Modes #### 2.2.1 Normal Mode The exception vector table and stack have the same structure as in the H8/300 CPU. Note: Normal mode is not supported in this LSI. - Address Space - The maximum address space of 64 kbytes can be accessed. - Extended Registers (En) The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When the extended register En is used as a 16-bit register it can contain any value, even when the corresponding general register Rn is used as an address register. (If the general register Rn is referenced in the register indirect addressing mode with pre-/post-increment or pre-/post-decrement and a carry or borrow occurs, however, the value in the corresponding extended register En will be affected.) Instruction Set All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. Exception Vector Table and Memory Indirect Branch Addresses In normal mode, the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits. The structure of the exception vector table is shown in figure 2.2. Figure 2.2 Exception Vector Table (Normal Mode) The memory indirect (@@aa:8) and extended memory indirect (@@vec:7) addressing modes are used in the JMP and JSR instructions. An 8-bit absolute address included in the instruction code specifies a memory location. Execution branches to the contents of the memory location. Stack Structure The stack structure of PC at a subroutine branch and that of PC and CCR at an exception handling are shown in figure 2.3. The PC contents are saved or restored in 16-bit units. Figure 2.3 Stack Structure (Normal Mode) #### 2.2.2 Middle Mode The program area in middle mode is extended to 16 Mbytes as compared with that in normal mode. #### Address Space The maximum address space of 16 Mbytes can be accessed as a total of the program and data areas. For individual areas, up to 16 Mbytes of the program area or up to 64 kbytes of the data area can be allocated. ### • Extended Registers (En) The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When the extended register En is used as a 16-bit register (in other than the JMP and JSR instructions), it can contain any value even when the corresponding general register Rn is used as an address register. (If the general register Rn is referenced in the register indirect addressing mode with pre-/post-increment or pre-/post-decrement and a carry or borrow occurs, however, the value in the corresponding extended register En will be affected.) #### Instruction Set All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid and the upper eight bits are sign-extended. • Exception Vector Table and Memory Indirect Branch Addresses In middle mode, the top area starting at H'000000 is allocated to the exception vector table. One branch address is stored per 32 bits. The upper eight bits are ignored and the lower 24 bits are stored. The structure of the exception vector table is shown in figure 2.4. The memory indirect (@@aa:8) and extended memory indirect (@@vec:7) addressing modes are used in the JMP and JSR instructions. An 8-bit absolute address included in the instruction code specifies a memory location. Execution branches to the contents of the memory location. In middle mode, an operand is a 32-bit (longword) operand, providing a 32-bit branch address. The upper eight bits are reserved and assumed to be H'00. ### Stack Structure The stack structure of PC at a subroutine branch and that of PC and CCR at an exception handling are shown in figure 2.5. The PC contents are saved or restored in 24-bit units. #### 2.2.3 Advanced Mode The data area is extended to 4 Gbytes as compared with that in middle mode. - Address Space - The maximum address space of 4 Gbytes can be linearly accessed. For individual areas, up to 16 Mbytes of the program area and up to 4 Gbytes of the data area can be allocated. - Extended Registers (En) - The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers or address registers. - Instruction Set - All instructions and addressing modes can be used. - Exception Vector Table and Memory Indirect Branch Addresses In advanced mode, the top area starting at H'00000000 is allocated to the exception vector table. One branch address is stored per 32 bits. The upper eight bits are ignored and the lower 24 bits are stored. The structure of the exception vector table is shown in figure 2.4. Figure 2.4 Exception Vector Table (Middle and Advanced Modes) The memory indirect (@@aa:8) and extended memory indirect (@@vec:7) addressing modes are used in the JMP and JSR instructions. An 8-bit absolute address included in the instruction code specifies a memory location. Execution branches to the contents of the memory location. In advanced mode, an operand is a 32-bit (longword) operand, providing a 32-bit branch address. The upper eight bits are reserved and assumed to be H'00. #### Stack Structure The stack structure of PC at a subroutine branch and that of PC and CCR at an exception handling are shown in figure 2.5. The PC contents are saved or restored in 24-bit units. Figure 2.5 Stack Structure (Middle and Advanced Modes) #### 2.2.4 Maximum Mode The program area is extended to 4 Gbytes as compared with that in advanced mode. - Address Space - The maximum address space of 4 Gbytes can be linearly accessed. - Extended Registers (En) - The extended registers (E0 to E7) can be used as 16-bit registers or as the upper 16-bit segments of 32-bit registers or address registers. - Instruction Set - All instructions and addressing modes can be used. - Exception Vector Table and Memory Indirect Branch Addresses - In maximum mode, the top area starting at H'00000000 is allocated to the exception vector table. One branch address is stored per 32 bits. The structure of the exception vector table is shown in figure 2.6. Figure 2.6 Exception Vector Table (Maximum Modes) The memory indirect (@@aa:8) and extended memory indirect (@@vec:7) addressing modes are used in the JMP and JSR instructions. An 8-bit absolute address included in the instruction code specifies a memory location. Execution branches to the contents of the memory location. In maximum mode, an operand is a 32-bit (longword) operand, providing a 32-bit branch address. #### Stack Structure The stack structure of PC at a subroutine branch and that of PC and CCR at an exception handling are shown in figure 2.7. The PC contents are saved or restored in 32-bit units. The EXR contents are saved or restored regardless of whether or not EXR is in use. Figure 2.7 Stack Structure (Maximum Mode) #### 2.3 Instruction Fetch The H8SX CPU has two modes for instruction fetch: 16-bit and 32-bit modes. It is recommended that the mode be set according to the bus width of the memory in which a program is stored. The instruction-fetch mode setting does not affect operation other than instruction fetch such as data accesses. Whether an instruction is fetched in 16- or 32-bit mode is selected by the FETCHMD bit in SYSCR. For details, see section 3.2.2, System Control Register (SYSCR). ## 2.4 Address Space Figure 2.8 shows a memory map of the H8SX CPU. The address space differs depending on the CPU operating mode. Figure 2.8 Memory Map ## 2.5 Registers The H8SX CPU has the internal registers shown in figure 2.9. There are two types of registers: general registers and control registers. The control registers are the 32-bit program counter (PC), 8-bit extended control register (EXR), 8-bit condition-code register (CCR), 32-bit vector base register (VBR), 32-bit short address base register (SBR), and 64-bit multiply-accumulate register (MAC). Figure 2.9 CPU Registers ### 2.5.1 General Registers The H8SX CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. Figure 2.10 illustrates the usage of the general registers. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). When the general registers are used as 16-bit registers, the ER registers are divided into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. When the general registers are used as 8-bit registers, the R registers are divided into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. The general registers ER (ER0 to ER7), R (R0 to R7), and RL (R0L to R7L) are also used as index registers. The size in the operand field determines which register is selected. The usage of each register can be selected independently. Figure 2.10 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine branches. Figure 2.11 shows the stack. Figure 2.11 Stack ## 2.5.2 Program Counter (PC) PC is a 32-bit counter that indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 16 bits (one word) or a multiple of 16 bits, so the least significant bit is ignored. (When the instruction code is fetched, the least significant bit is regarded as 0. ## 2.5.3 Condition-Code Register (CCR) CCR is an 8-bit register that contains internal CPU status information, including an interrupt mask (I) and user (UI, U) bits and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branch conditions for conditional branch (Bcc) instructions. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | I | 1 | R/W | Interrupt Mask Bit | | | | | | Masks interrupts when set to 1. This bit is set to 1 at the start of an exception handling. | | 6 | UI | Undefined | R/W | User Bit | | | | | | Can be written to and read from by software using the LDC, STC, ANDC, ORC, and XORC instructions. | | 5 | Н | Undefined | R/W | Half-Carry Flag | | | | | | When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. | | 4 | U | Undefined | R/W | User Bit | | | | | | Can be written to and read from by software using the LDC, STC, ANDC, ORC, and XORC instructions. | | 3 | N | Undefined | R/W | Negative Flag | | | | | | Stores the value of the most significant bit (regarded as sign bit) of data. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------| | 2 | Z | Undefined | R/W | Zero Flag | | | | | | Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. | | 1 | V | Undefined | R/W | Overflow Flag | | | | | | Set to 1 when an arithmetic overflow occurs, and cleared to 0 otherwise. | | 0 | С | Undefined | R/W | Carry Flag | | | | | | Set to 1 when a carry occurs, and cleared to 0 otherwise. A carry has the following types: | | | | | | Carry from the result of addition | | | | | | Borrow from the result of subtraction | | | | | | Carry from the result of shift or rotation | | | | | | The carry flag is also used as a bit accumulator by bit manipulation instructions. | ## 2.5.4 Extended Control Register (EXR) EXR is an 8-bit register that contains the trace bit (T) and three interrupt mask bits (I2 to I0). Operations can be performed on the EXR bits by the LDC, STC, ANDC, ORC, and XORC instructions. For details, see section 4, Exception Handling. | Dit Name | Initial | DAV | Description | |----------|-----------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit Name | value | H/W | Description | | Т | 0 | R/W | Trace Bit | | | | | When this bit is set to 1, a trace exception is generated each time an instruction is executed. When this bit is cleared to 0, instructions are executed in sequence. | | _ | All 1 | R/W | Reserved | | | | | These bits are always read as 1. | | 12 | 1 | R/W | Interrupt Mask Bits | | l1 | 1 | R/W | These bits designate the interrupt mask level (0 to 7). | | 10 | 1 | R/W | | | | -<br> -<br> 12<br> 11 | Bit Name Value T 0 — All 1 I2 1 I1 1 | Bit Name Value R/W T 0 R/W — All 1 R/W I2 1 R/W I1 1 R/W | ### 2.5.5 Vector Base Register (VBR) VBR is a 32-bit register in which the upper 20 bits are valid. The lower 12 bits of this register are read as 0s. This register is a base address of the vector area for exception handlings other than a reset and a CPU address error (extended memory indirect is also out of the target). The initial value is H'00000000. The VBR contents are changed with the LDC and STC instructions. ### 2.5.6 Short Address Base Register (SBR) SBR is a 32-bit register in which the upper 24 bits are valid. The lower eight bits are read as 0s. In 8-bit absolute address addressing mode (@aa:8), this register is used as the upper address. The initial value is H'FFFFFF00. The SBR contents are changed with the LDC and STC instructions. ### 2.5.7 Multiply-Accumulate Register (MAC) MAC is a 64-bit register that stores the results of multiply-and-accumulate operations. It consists of two 32-bit registers denoted MACH and MACL. The lower 10 bits of MACH are valid; the upper bits are sign extended. The MAC contents are changed with the MAC, CLRMAC, LDMAC, and STMAC instructions. ### 2.5.8 Initial Values of CPU Registers Reset exception handling loads the start address from the vector table into the PC, clears the T bit in EXR to 0, and sets the I bits in CCR and EXR to 1. The general registers, MAC, and the other bits in CCR are not initialized. In particular, the initial value of the stack pointer (ER7) is undefined. The SP should therefore be initialized using an MOV.L instruction executed immediately after a reset. ### 2.6 Data Formats The H8SX CPU can process 1-bit, 4-bit BCD, 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ### 2.6.1 General Register Data Formats Figure 2.12 shows the data formats in general registers. Figure 2.12 General Register Data Formats ### 2.6.2 Memory Data Formats Figure 2.13 shows the data formats in memory. The H8SX CPU can access word data and longword data which are stored at any addresses in memory. When word data begins at an odd address or longword data begins at an address other than a multiple of 4, a bus cycle is divided into two or more accesses. For example, when longword data begins at an odd address, the bus cycle is divided into byte, word, and byte accesses. In this case, these accesses are assumed to be individual bus cycles. However, instructions to be fetched, word and longword data to be accessed during execution of the stack manipulation, branch table manipulation, block transfer instructions, and MAC instruction should be located to even addresses. When SP (ER7) is used as an address register to access the stack, the operand size should be word size or longword size. Figure 2.13 Memory Data Formats ## 2.7 Instruction Set The H8SX CPU has 87 types of instructions. The instructions are classified by function as shown in table 2.1. The arithmetic operation, logic operation, shift, and bit manipulation instructions are called operation instruction in this manual. **Table 2.1 Instruction Classification** | Function | Instructions | Size | Types | |-----------------------|-----------------------------------------------------------------------------------|-------|-------| | Data transfer | MOV | B/W/L | 6 | | | MOVFPE* <sup>6</sup> , MOVTPE* <sup>6</sup> | В | _ | | | POP, PUSH* <sup>1</sup> | W/L | _ | | | LDM, STM | L | _ | | | MOVA | B/W*2 | _ | | Block transfer | EEPMOV | В | 3 | | | MOVMD | B/W/L | _ | | | MOVSD | В | _ | | Arithmetic operations | ADD, ADDX, SUB, SUBX, CMP, NEG, INC, DEC | B/W/L | 27 | | | DAA, DAS | В | _ | | | ADDS, SUBS | L | _ | | | MULXU, DIVXU, MULXS, DIVXS | B/W | _ | | | MULU, DIVU, MULS, DIVS | W/L | _ | | | MULU/U, MULS/U | L | _ | | | EXTU, EXTS | W/L | _ | | | TAS | В | _ | | | MAC | _ | _ | | | LDMAC, STMAC | _ | _ | | | CLRMAC | _ | _ | | Logic operations | AND, OR, XOR, NOT | B/W/L | 4 | | Shift | SHLL, SHLR, SHAL, SHAR, ROTL, ROTR, ROTXL, ROTXR | B/W/L | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR, BLD, BILD, BST, BIST | В | 20 | | | BSET/EQ, BSET/NE, BCLR/EQ, BCLR/NE, BSTZ, BISTZ | В | _ | | | BFLD, BFST | В | | | Function | Instructions | Size | Types | |----------------|----------------------------------------|-----------------|-------| | Branch | BRA/BS, BRA/BC, BSR/BS, BSR/BC | B* <sup>3</sup> | 9 | | | Bcc* <sup>5</sup> , JMP, BSR, JSR, RTS | _ | _ | | | RTS/L | L* <sup>5</sup> | _ | | | BRA/S | _ | _ | | System control | TRAPA, RTE, SLEEP, NOP | _ | 10 | | | RTE/L | L* <sup>5</sup> | _ | | | LDC, STC, ANDC, ORC, XORC | B/W/L | _ | | | | Total | 87 | ### [Legend] B: Byte size W: Word size L: Longword size Notes: 1. POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. - 2. Size of data to be added with a displacement - 3. Size of data to specify a branch condition - 4. Bcc is the generic designation of a conditional branch instruction. - 5. Size of general register to be restored - 6. Not available in this LSI. # 2.7.1 Instructions and Addressing Modes Table 2.2 indicates the combinations of instructions and addressing modes that the H8SX CPU can use. Table 2.2 Combinations of Instructions and Addressing Modes (1) | | | | | | | Addı | ressing l | Mode | | | | |---------------------|----------------------|-------|-----|-----|------|----------|-----------|-------------------------------------|-------|-------------------|------| | Classifi-<br>cation | Instruction | Size | #xx | Rn | @ERn | @(d,ERn) | Rn.W/ | @-ERn/<br>@ERn+/<br>@ERn-/<br>@+ERn | @aa:8 | @aa:16/<br>@aa:32 | _ | | Data<br>transfer | MOV | B/W/L | S | SD | SD | SD | SD | SD | | SD | | | | | В | | S/D | | | | | S/D | | | | | MOVFPE,<br>MOVTPE*12 | В | | S/D | | | | | | S/D*1 | | | | POP, PUSH | W/L | | S/D | | | | S/D*2 | | | | | | LDM, STM | L | | S/D | | | | S/D*2 | | | | | | MOVA*4 | B/W | | S | S | S | S | S | | S | | | Block | EEPMOV | В | | | | | | | | | SD*3 | | transfer | MOVMD | B/W/L | | | | | | | | | SD*3 | | | MOVSD | В | | | | | | | | | SD*3 | | Arithmetic | ADD, CMP | В | S | D | D | D | D | D | D | D | | | operations | | В | | S | D | D | D | D | D | D | | | | | В | | D | S | S | S | S | S | S | | | | | В | | | SD | SD | SD | SD | | SD | | | | | W/L | S | SD | SD | SD | SD | SD | | SD | | | | SUB | В | S | | D | D | D | D | D | D | | | | | В | | S | D | D | D | D | D | D | | | | | В | | D | S | S | S | S | S | S | | | | | В | | | SD | SD | SD | SD | | SD | | | | | W/L | S | SD | SD | SD | SD | SD | | SD | | | | ADDX, SUBX | B/W/L | S | SD | | | | | | | | | | | B/W/L | S | | SD | | | | | | | | | | B/W/L | S | | | | | SD*⁵ | | | | | | INC, DEC | B/W/L | | D | | | | | | | | | | ADDS, SUBS | L | | D | | | | | | | | | | DAA, DAS | В | | D | | | | | | | | | | MULXU,<br>DIVXU | B/W | S:4 | SD | | | | | | | | | | MULU, DIVU | W/L | S:4 | SD | | | | | | | | | | | | | | | Add | ressing | Mode | | | | |--------------------------|---------------------------------------------------------------------------------------|----------------|-----|----|------|----------|---------|-------------------------------------|-------|-------------------|---| | Classifi-<br>cation | Instruction | Size | #xx | Rn | @ERn | @(d,ERn) | Rn.W/ | @-ERn/<br>@ERn+/<br>@ERn-/<br>@+ERn | @aa:8 | @aa:16/<br>@aa:32 | | | Arithmetic | MULXS, | B/W | S:4 | SD | | · (,=) | , | 0.2 | | | | | operations | DIVXS | <i>D</i> , ••• | 0.1 | OD | | | | | | | | | | MULS, DIVS | W/L | S:4 | SD | | | | | | | | | | NEG | В | | D | D | D | D | D | D | D | | | | | W/L | | D | D | D | D | D | | D | | | | EXTU, EXTS | W/L | | D | D | D | D | D | | D | | | | TAS | В | | | D | | | | | | | | | MAC | _ | | | | | | | | | | | | CLRMAC | _ | | | | | | | | | 0 | | | LDMAC | _ | | S | | | | | | | | | | STMAC | _ | | D | | | | | | | | | Logic | AND, OR, XOR | В | | S | D | D | D | D | D | D | | | operations | | В | | D | S | S | S | S | S | S | | | | | В | | | SD | SD | SD | SD | | SD | | | | | W/L | S | SD | SD | SD | SD | SD | | SD | | | | NOT | В | | D | D | D | D | D | D | D | | | | | W/L | | D | D | D | D | D | | D | | | Shift | SHLL, SHLR | В | | D | D | D | D | D | D | D | | | | | B/W/L*6 | | D | D | D | D | D | | D | | | | | B/W/L*7 | | D | | | | | | | | | | SHAL, SHAR | В | | D | D | D | D | D | D | D | | | | ROTL, ROTR<br>ROTXL,<br>ROTXR | W/L | | D | D | D | D | D | | D | | | Bit<br>manipu-<br>lation | BSET, BCLR,<br>BNOT, BTST,<br>BSET/cc,<br>BCLR/cc | В | | D | D | | | | D | D | | | | BAND, BIAND,<br>BOR, BIOR,<br>BXOR, BIXOR,<br>BLD, BILD,<br>BST, BIST,<br>BSTZ, BISTZ | В | | D | D | | | | D | D | | | | | | | | | Add | dressing | Mode | | | | |-------------------|--------------------|-------|-----|----|------|----------|-------------------------|----------------------------|-------|---------|---| | Classifi- | | | | | | | @(d,<br>RnL.B/<br>Rn.W/ | @-ERn/<br>@ERn+/<br>@ERn-/ | | @aa:16/ | | | cation | Instruction | Size | #xx | Rn | @ERn | @(d,ERn) | ERn.L) | @+ERn | @aa:8 | @aa:32 | | | Bit | BFLD | В | | D | S | | | | S | S | | | manipu-<br>lation | BFST | В | | S | D | | | | D | D | | | Branch | BRA/BS, BRA/BC*8 | В | | | S | | | | S | S | | | | BSR/BS, BSR/BC*8 | В | | | S | | | | S | S | | | System control | LDC<br>(CCR, EXR) | B/W*9 | S | S | S | S | | S* <sup>10</sup> | | S | | | | LDC<br>(VBR, SBR) | L | | S | | | | | | | | | | STC<br>(CCR, EXR) | B/W*9 | | D | D | D | | D* <sup>11</sup> | | D | | | | STC<br>(VBR, SBR) | L | | D | | | | | | | | | | ANDC, ORC,<br>XORC | В | S | | | | | | | | | | | SLEEP | _ | | | | | | | | | 0 | | | NOP | _ | | | | | | | | | 0 | ### [Legend] d: d:16 or d:32 S: Can be specified as a source operand. D: Can be specified as a destination operand. SD: Can be specified as either a source or destination operand or both. S/D: Can be specified as either a source or destination operand. S:4: 4-bit immediate data can be specified as a source operand. Notes: 1. Only @aa:16 is available. - 2. @ERn+ as a source operand and @-ERn as a destination operand - 3. Specified by ER5 as a source address and ER6 as a destination address for data transfer. - 4. Size of data to be added with a displacement - 5. Only @ERn- is available - 6. When the number of bits to be shifted is 1, 2, 4, 8, or 16 - When the number of bits to be shifted is specified by 5-bit immediate data or a general register - 8. Size of data to specify a branch condition - 9. Byte when immediate or register direct, otherwise, word - 10. Only @ERn+ is available - 11. Only @-ERn is available - 12. Not available in this LSI. Table 2.2 Combinations of Instructions and Addressing Modes (2) | | | | Addressing Mode | | | | | | | | |---------------------|-------------------|------|-----------------|---------|------------------------------------|--------|------------|---------|-------------|---| | Classifi-<br>cation | Instruction | Size | @ERn | @(d,PC) | @(RnL.<br>B/Rn.W/<br>ERn.L,<br>PC) | @aa:24 | @<br>aa:32 | @@ aa:8 | @@vec:<br>7 | _ | | Branch | BRA/BS,<br>BRA/BC | _ | | 0 | | | | | | | | | BSR/BS,<br>BSR/BC | _ | | 0 | | | | | | | | | Всс | _ | | 0 | | | | | | | | | BRA | _ | | 0 | 0 | | | | | | | | BRA/S | _ | | O* | | | | | | | | | JMP | _ | 0 | | | 0 | 0 | 0 | 0 | | | | BSR | _ | | 0 | | | | | | | | | JSR | _ | 0 | | | 0 | 0 | 0 | 0 | | | | RTS, RTS/L | _ | | | | | | | | 0 | | System | TRAPA | _ | | | | | | | | 0 | | control | RTE, RTE/L | _ | | | | | | | | 0 | [Legend] d: d:8 or d:16 Note: \* Only @(d:8, PC) is available. ## 2.7.2 Table of Instructions Classified by Function Tables 2.4 to 2.11 summarize the instructions in each functional category. The notation used in these tables is defined in table 2.3. **Table 2.3 Operation Notation** ## **Operation Notation Description** | Rd | General register (destination)* | |----------------|------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | VBR | Vector base register | | SBR | Short address base register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ٨ | Logical AND | | V | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Move | | ~ | Logical not (logical complement) | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | | | | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 2.4 Data Transfer Instructions** | Instruction | Size | Function | |-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOV | B/W/L | $\#IMM \rightarrow (EAd), (EAs) \rightarrow (EAd)$ | | | | Transfers data between immediate data, general registers, and memory. | | MOVFPE* | В | (EAs) o Rd | | MOVTPE* | В | Rs o (EAs) | | POP | W/L | @SP+ → Rn | | | | Restores the data from the stack to a general register. | | PUSH | W/L | $Rn \rightarrow @-SP$ | | | | Saves general register contents on the stack. | | LDM | L | @SP+ → Rn (register list) | | | | Restores the data from the stack to multiple general registers. Two, three, or four general registers which have serial register numbers can be specified. | | STM | L | Rn (register list) → @-SP | | | | Saves the contents of multiple general registers on the stack. Two, three, or four general registers which have serial register numbers can be specified. | | MOVA | B/W | EA o Rd | | | | Zero-extends and shifts the contents of a specified general register or memory data and adds them with a displacement. The result is stored in a general register. | Note: Not available in this LSI. **Table 2.5** Block Transfer Instructions | Instruction | Size | Function | |----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EEPMOV.B<br>EEPMOV.W | В | Transfers a data block. | | | | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4 or R4L. | | MOVMD.B | В | Transfers a data block. | | | | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4. | | MOVMD.W | W | Transfers a data block. | | | | Transfers word data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of word data to be transferred is specified by R4. | | MOVMD.L | L | Transfers a data block. | | | | Transfers longword data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of longword data to be transferred is specified by R4. | | MOVSD.B | В | Transfers a data block with zero data detection. | | | | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4. When zero data is detected during transfer, the transfer stops and execution branches to a specified address. | **Table 2.6** Arithmetic Operation Instructions | Instruction | Size | Function | |-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD | B/W/L | (EAd) $\pm$ #IMM $\rightarrow$ (EAd), (EAd) $\pm$ (EAs) $\rightarrow$ (EAd) | | SUB | D/VV/L | Performs addition or subtraction on data between immediate data, general registers, and memory. Immediate byte data cannot be subtracted from byte data in a general register. | | ADDX | B/W/L | $(EAd) \pm \#IMM \pm C \to (EAd), (EAd) \pm (EAs) \pm C \to (EAd)$ | | SUBX | | Performs addition or subtraction with carry on data between immediate data, general registers, and memory. The addressing mode which specifies a memory location can be specified as register indirect with post-decrement or register indirect. | | INC | B/W/L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd$ | | DEC | | Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.) | | ADDS | L | $Rd \pm 1 \rightarrow Rd$ , $Rd \pm 2 \rightarrow Rd$ , $Rd \pm 4 \rightarrow Rd$ | | SUBS | | Adds or subtracts the value 1, 2, or 4 to or from data in a general register. | | DAA | В | Rd (decimal adjust) $\rightarrow$ Rd | | DAS | | Decimal-adjusts an addition or subtraction result in a general register by referring to the CCR to produce 2-digit 4-bit BCD data. | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$ | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits, or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | MULU | W/L | $Rd \times Rs \rightarrow Rd$ | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits, or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | MULU/U | L | $Rd \times Rs \rightarrow Rd$ | | | | Performs unsigned multiplication on data in two general registers (32 bits $\times$ 32 bits $\to$ upper 32 bits). | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$ | | | | Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits, or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | MULS | W/L | $Rd \times Rs \rightarrow Rd$ | | | | Performs signed multiplication on data in two general registers: either 16 bits $\times$ 16 bits $\rightarrow$ 16 bits, or 32 bits $\times$ 32 bits $\rightarrow$ 32 bits. | | MULS/U | L | $Rd \times Rs \rightarrow Rd$ | | | | Performs signed multiplication on data in two general registers (32 bits $\times$ 32 bits $\to$ upper 32 bits). | | DIVXU | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder, or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | | | | | Instruction | Size | Function | |-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIVU | W/L | $Rd \div Rs \rightarrow Rd$ | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient, or 32 bits $\div$ 32-bit quotient. | | DIVXS | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder, or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | DIVS | W/L | $Rd \div Rs \rightarrow Rd$ | | | | Performs signed division on data in two general registers: either 16 bits $\div$ 16 bits $\to$ 16-bit quotient, or 32 bits $\div$ 32 bits $\to$ 32-bit quotient. | | CMP | B/W/L | (EAd) – #IMM, (EAd) – (EAs) | | | | Compares data between immediate data, general registers, and memory and stores the result in CCR. | | NEG | B/W/L | $0 - (EAd) \rightarrow (EAd)$ | | | | Takes the two's complement (arithmetic complement) of data in a general register or the contents of a memory location. | | EXTU | W/L | (EAd) (zero extension) → (EAd) | | | | Performs zero-extension on the lower 8 or 16 bits of data in a general register or memory to word or longword size. | | | | The lower 8 bits to word or longword, or the lower 16 bits to longword can be zero-extended. | | EXTS | W/L | (EAd) (sign extension) → (EAd) | | | | Performs sign-extension on the lower 8 or 16 bits of data in a general register or memory to word or longword size. | | | | The lower 8 bits to word or longword, or the lower 16 bits to longword can be sign-extended. | | TAS | В | $@$ ERd – 0, 1 $\rightarrow$ ( <bit 7=""> of <math>@</math>EAd)</bit> | | | | Tests memory contents, and sets the most significant bit (bit 7) to 1. | | MAC | _ | $(EAs) \times (EAd) + MAC \rightarrow MAC$ | | | | Performs signed multiplication on memory contents and adds the result to MAC. | | CLRMAC | _ | $0 \rightarrow MAC$ | | | | Clears MAC to zero. | | LDMAC | _ | Rs o MAC | | | | Loads data from a general register to MAC. | | STMAC | _ | $MAC \to Rd$ | | | | Stores data from MAC to a general register. | **Table 2.7 Logic Operation Instructions** | Instruction | Size | Function | |-------------|-------|----------------------------------------------------------------------------------------------------------| | AND | B/W/L | $(EAd) \land \#IMM \to (EAd), \ \ (EAd) \land (EAs) \to (EAd)$ | | | | Performs a logical AND operation on data between immediate data, general registers, and memory. | | OR | B/W/L | $(EAd) \lor \#IMM \to (EAd), \ \ (EAd) \lor (EAs) \to (EAd)$ | | | | Performs a logical OR operation on data between immediate data, general registers, and memory. | | XOR | B/W/L | $(EAd) \oplus \#IMM \to (EAd), \ \ (EAd) \oplus (EAs) \to (EAd)$ | | | | Performs a logical exclusive OR operation on data between immediate data, general registers, and memory. | | NOT | B/W/L | $\sim$ (EAd) $\rightarrow$ (EAd) | | | | Takes the one's complement of the contents of a general register or a memory location. | **Table 2.8 Shift Operation Instructions** | Instruction | Size | Function | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SHLL | B/W/L | $(EAd)$ (shift) $\rightarrow$ (EAd) | | SHLR | | Performs a logical shift on the contents of a general register or a memory location. | | | | The contents of a general register or a memory location can be shifted by 1, 2, 4, 8, or 16 bits. The contents of a general register can be shifted by any bits. In this case, the number of bits is specified by 5-bit immediate data or the lower 5 bits of the contents of a general register. | | SHAL | B/W/L | $(EAd)$ (shift) $\rightarrow$ (EAd) | | SHAR | | Performs an arithmetic shift on the contents of a general register or a memory location. | | | | 1-bit or 2-bit shift is possible. | | ROTL | B/W/L | (EAd) (rotate) → (EAd) | | ROTR | | Rotates the contents of a general register or a memory location. | | | | 1-bit or 2-bit rotation is possible. | | ROTXL | B/W/L | (EAd) (rotate) → (EAd) | | ROTXR | | Rotates the contents of a general register or a memory location with the carry bit. | | | | 1-bit or 2-bit rotation is possible. | **Table 2.9 Bit Manipulation Instructions** | Instruction | Size | Function | |-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSET | В | $1 \rightarrow (\text{sbit-No.} > \text{of } < \text{EAd} >)$ | | | | Sets a specified bit in the contents of a general register or a memory location to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BSET/cc | В | if cc, 1 $\rightarrow$ ( <bit-no.> of <ead>)</ead></bit-no.> | | | | If the specified condition is satisfied, this instruction sets a specified bit in a memory location to 1. The bit number can be specified by 3-bit immediate data, or by the lower three bits of a general register. The Z flag status can be specified as a condition. | | BCLR | В | $0 \rightarrow (\text{sbit-No.})$ | | | | Clears a specified bit in the contents of a general register or a memory location to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BCLR/cc | В | if cc, $0 \rightarrow (\text{sbit-No.})$ of $\text{EAd}$ | | | | If the specified condition is satisfied, this instruction clears a specified bit in a memory location to 0. The bit number can be specified by 3-bit immediate data, or by the lower three bits of a general register. The Z flag status can be specified as a condition. | | BNOT | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> (<bit-no.> of <ead>)</ead></bit-no.></ead></bit-no.> | | | | Inverts a specified bit in the contents of a general register or a memory location. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BTST | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.> | | | | Tests a specified bit in the contents of a general register or a memory location and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BAND | В | $C \land (< bit-No.> of < EAd>) \rightarrow C$ | | | | ANDs the carry flag with a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BIAND | В | $C \land [\sim (< bit-No.> of < EAd>)] \rightarrow C$ | | | | ANDs the carry flag with the inverse of a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BOR | В | $C \lor (\ of\ ) \to C$ | | | | ORs the carry flag with a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | Instruction | Size | Function | |-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIOR | В | $C \vee [\sim ( of )] \rightarrow C$ | | | | ORs the carry flag with the inverse of a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BXOR | В | $C \oplus (\text{sbit-No.}) \rightarrow C$ | | | | Exclusive-ORs the carry flag with a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BIXOR | В | $C \oplus [\sim (\text{sbit-No.}) \text{ of } < \text{EAd})] \rightarrow C$ | | | | Exclusive-ORs the carry flag with the inverse of a specified bit in the contents of a general register or a memory location and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BLD | В | $($<br>bit-No.> of <ead><math>) \rightarrow C</math></ead> | | | | Transfers a specified bit in the contents of a general register or a memory location to the carry flag. The bit number is specified by 3-bit immediate data. | | BILD | В | $\sim$ ( <bit-no.> of <ead>) → C</ead></bit-no.> | | | | Transfers the inverse of a specified bit in the contents of a general register or a memory location to the carry flag. The bit number is specified by 3-bit immediate data. | | BST | В | $C \rightarrow (\text{sbit-No.> of } \text{})$ | | | | Transfers the carry flag value to a specified bit in the contents of a general register or a memory location. The bit number is specified by 3-bit immediate data. | | BSTZ | В | $Z \rightarrow (\text{sbit-No.} > \text{of } < \text{EAd} >)$ | | | | Transfers the zero flag value to a specified bit in the contents of a memory location. The bit number is specified by 3-bit immediate data. | | BIST | В | $\sim$ C $\rightarrow$ ( <bit-no.> of <ead>)</ead></bit-no.> | | | | Transfers the inverse of the carry flag value to a specified bit in the contents of a general register or a memory location. The bit number is specified by 3-bit immediate data. | | Instruction | Size | Function | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | BISTZ | В | $\sim Z \rightarrow ( of )$ | | | | Transfers the inverse of the zero flag value to a specified bit in the contents of a memory location. The bit number is specified by 3-bit immediate data. | | BFLD | В | (EAs) (bit field) → Rd | | | | Transfers a specified bit field in memory location contents to the lower bits of a specified general register. | | BFST | В | $Rs \rightarrow (EAd)$ (bit field) | | | | Transfers the lower bits of a specified general register to a specified bit field in memory location contents. | **Table 2.10 Branch Instructions** | Instruction | Size | Function | |-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BRA/BS | В | Tests a specified bit in memory location contents. If the specified | | BRA/BC | | condition is satisfied, execution branches to a specified address. | | BSR/BS | В | Tests a specified bit in memory location contents. If the specified | | BSR/BC | | condition is satisfied, execution branches to a subroutine at a specified address. | | Bcc | _ | Branches to a specified address if the specified condition is satisfied. | | BRA/S | _ | Branches unconditionally to a specified address after executing the next instruction. The next instruction should be a 1-word instruction except for the block transfer and branch instructions. | | JMP | _ | Branches unconditionally to a specified address. | | BSR | _ | Branches to a subroutine at a specified address. | | JSR | _ | Branches to a subroutine at a specified address. | | RTS | | Returns from a subroutine. | | RTS/L | _ | Returns from a subroutine, restoring data from the stack to multiple general registers. | **Table 2.11 System Control Instructions** | Instruction | Size | Function | |-------------|------|----------------------------------------------------------------------------------------------------------------------------------| | TRAPA | _ | Starts trap-instruction exception handling. | | RTE | _ | Returns from an exception-handling routine. | | RTE/L | _ | Returns from an exception-handling routine, restoring data from the stack to multiple general registers. | | SLEEP | _ | Causes a transition to a power-down state. | | LDC | B/W | $\#IMM \to CCR, (EAs) \to CCR, \#IMM \to EXR, (EAs) \to EXR$ | | | | Loads immediate data or the contents of a general register or a memory location to CCR or EXR. | | | | Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | L | Rs o VBR, Rs o SBR | | | | Transfers the general register contents to VBR or SBR. | | STC | B/W | $CCR \rightarrow (EAd), EXR \rightarrow (EAd)$ | | | | Transfers the contents of CCR or EXR to a general register or memory. | | | | Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | | L | $VBR \rightarrow Rd, SBR \rightarrow Rd$ | | | | Transfers the contents of VBR or SBR to a general register. | | ANDC | В | $CCR \land \#IMM \to CCR, EXR \land \#IMM \to EXR$ | | | | Logically ANDs the CCR or EXR contents with immediate data. | | ORC | В | $CCR \lor \#IMM \to CCR, EXR \lor \#IMM \to EXR$ | | | | Logically ORs the CCR or EXR contents with immediate data. | | XORC | В | $CCR \oplus \#IMM \to CCR, EXR \oplus \#IMM \to EXR$ | | | | Logically exclusive-ORs the CCR or EXR contents with immediate data. | | NOP | _ | $PC + 2 \rightarrow PC$ | | | | Only increments the program counter. | #### 2.7.3 Basic Instruction Formats The H8SX CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op field), a register field (r field), an effective address extension (EA field), and a condition field (cc). Figure 2.14 shows examples of instruction formats. Figure 2.14 Instruction Formats ### Operation Field Indicates the function of the instruction, and specifies the addressing mode and operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. #### Register Field Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. - Effective Address Extension - 8, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. - Condition Field Specifies the branch condition of Bcc instructions. # 2.8 Addressing Modes and Effective Address Calculation The H8SX CPU supports the 11 addressing modes listed in table 2.12. Each instruction uses a subset of these addressing modes. Bit manipulation instructions use register direct, register indirect, or absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. **Table 2.12 Addressing Modes** | No. | Addressing Mode | Symbol | |-----|----------------------------------------------|-------------------------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:2,ERn)/@(d:16,ERn)/@(d:32,ERn) | | 4 | Index register indirect with displacement | @(d:16, RnL.B)/@(d:16,Rn.W)/@(d:16,ERn.L) | | | | @(d:32, RnL.B)/@(d:32,Rn.W)/@(d:32,ERn.L) | | 5 | Register indirect with post-increment | @ERn+ | | | Register indirect with pre-decrement | @-ERn | | | Register indirect with pre-increment | @+ERn | | | Register indirect with post-decrement | @ERn- | | 6 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 7 | Immediate | #xx:3/#xx:4/#xx:8/#xx:16/#xx:32 | | 8 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 9 | Program-counter relative with index register | @(RnL.B,PC)/@(Rn.W,PC)/@(ERn.L,PC) | | 10 | Memory indirect | @ @ aa:8 | | 11 | Extended memory indirect | @ @ vec:7 | # 2.8.1 Register Direct—Rn The operand value is the contents of an 8-, 16-, or 32-bit general register which is specified by the register field in the instruction code. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. ## 2.8.2 Register Indirect—@ERn The operand value is the contents of the memory location which is pointed to by the contents of an address register (ERn). ERn is specified by the register field of the instruction code. In advanced mode, if this addressing mode is used in a branch instruction, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). # 2.8.3 Register Indirect with Displacement —@(d:2, ERn), @(d:16, ERn), or @(d:32, ERn) The operand value is the contents of a memory location which is pointed to by the sum of the contents of an address register (ERn) and a 16- or 32-bit displacement. ERn is specified by the register field of the instruction code. The displacement is included in the instruction code and the 16-bit displacement is sign-extended when added to ERn. This addressing mode has a short format (@(d:2, ERn)). The short format can be used when the displacement is 1, 2, or 3 and the operand is byte data, when the displacement is 2, 4, or 6 and the operand is word data, or when the displacement is 4, 8, or 12 and the operand is longword data. # 2.8.4 Index Register Indirect with Displacement—@(d:16,RnL.B), @(d:32,RnL.B), @(d:16,Rn.W), @(d:32,Rn.W), @(d:16,ERn.L), or @(d:32,ERn.L) The operand value is the contents of a memory location which is pointed to by the sum of the following operation result and a 16- or 32-bit displacement: a specified bits of the contents of an address register (RnL, Rn, ERn) specified by the register field in the instruction code are zero-extended to 32-bit data and multiplied by 1, 2, or 4. The displacement is included in the instruction code and the 16-bit displacement is sign-extended when added to ERn. If the operand is byte data, ERn is multiplied by 1. If the operand is word or longword data, ERn is multiplied by 2 or 4, respectively. # 2.8.5 Register Indirect with Post-Increment, Pre-Decrement, Pre-Increment, or Post-Decrement—@ERn+, @-ERn, @+ERn, or @ERn- • Register indirect with post-increment—@ERn+ The operand value is the contents of a memory location which is pointed to by the contents of an address register (ERn). ERn is specified by the register field of the instruction code. After the memory location is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, or 4 for longword access. Register indirect with pre-decrement—@-ERn The operand value is the contents of a memory location which is pointed to by the following operation result: the value 1, 2, or 4 is subtracted from the contents of an address register (ERn). ERn is specified by the register field of the instruction code. After that, the operand value is stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. • Register indirect with pre-increment—@+ERn The operand value is the contents of a memory location which is pointed to by the following operation result: the value 1, 2, or 4 is added to the contents of an address register (ERn). ERn is specified by the register field of the instruction code. After that, the operand value is stored in the address register. The value added is 1 for byte access, 2 for word access, or 4 for longword access. • Register indirect with post-decrement—@ERn- The operand value is the contents of a memory location which is pointed to by the contents of an address register (ERn). ERn is specified by the register field of the instruction code. After the memory location is accessed, 1, 2, or 4 is subtracted from the address register contents and the remainder is stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. using this addressing mode, data to be written is the contents of the general register after calculating an effective address. If the same general register is specified in an instruction and two effective addresses are calculated, the contents of the general register after the first calculation of an effective address is used in the second calculation of an effective address. # Example 1: MOV.W R0, @ER0+ When ER0 before execution is H'12345678, H'567A is written at H'12345678. #### Example 2: MOV.B @ER0+, @ER0+ When ER0 before execution is H'00001000, H'00001000 is read and the contents is written at H'00001001. After execution, ER0 is H'00001002. ## 2.8.6 Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 The operand value is the contents of a memory location which is pointed to by an absolute address included in the instruction code. There are 8-bit (@aa:8), 16-bit (@aa:16), 24-bit (@aa:24), and 32-bit (@aa:32) absolute addresses. To access the data area, the absolute address of 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) is used. For an 8-bit absolute address, the upper 24 bits are specified by SBR. For a 16-bit absolute address, the upper 16 bits are sign-extended. A 32-bit absolute address can access the entire address space. To access the program area, the absolute address of 24 bits (@aa:24) or 32 bits (@aa:32) is used. For a 24-bit absolute address, the upper 8 bits are all assumed to be 0 (H'00). Table 2.13 shows the accessible absolute address ranges. Table 2.13 Absolute Address Access Ranges | Absolute<br>Address | | Normal<br>Mode | Middle<br>Mode | Advanced<br>Mode | Maximum<br>Mode | |---------------------|---------------------|---------------------|--------------------------|----------------------------|---------------------------------| | Data area | 8 bits<br>(@aa:8) | A consecutive | 256-byte area (the | upper address is | set in SBR) | | | 16 bits<br>(@aa:16) | H'0000 to<br>H'FFFF | H'000000 to<br>H'007FFF, | | to H'00007FFF,<br>to H'FFFFFFFF | | | 32 bits<br>(@aa:32) | _ | H'FF8000 to<br>H'FFFFFF | H'00000000 | to H'FFFFFFF | | Program area | 24 bits<br>(@aa:24) | _ | H'000000 to<br>H'FFFFF | H'00000000 | to H'00FFFFFF | | | 32 bits<br>(@aa:32) | _ | | H'00000000 to<br>H'00FFFFF | H'00000000 to<br>H'FFFFFFF | #### 2.8.7 Immediate—#xx The operand value is 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) data included in the instruction code. This addressing mode has short formats in which 3- or 4-bit immediate data can be used. When the size of immediate data is less than that of the destination operand value (byte, word, or longword) the immediate data is zero-extended. The ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, for specifying a bit number. The BFLD and BFST instructions contain 8-bit immediate data in the instruction code, for specifying a bit field. The TRAPA instruction contains 2-bit immediate data in the instruction code, for specifying a vector address. ## 2.8.8 Program-Counter Relative—@(d:8, PC) or @(d:16, PC) This mode is used in the Bcc and BSR instructions. The operand value is a 32-bit branch address, which is the sum of an 8- or 16-bit displacement in the instruction code and the 32-bit address of the PC contents. The 8-bit or 16-bit displacement is sign-extended to 32 bits when added to the PC contents. The PC contents to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is -126 to +128 bytes (-63 to +64 words) or -32766 to +32768 bytes (-16383 to +16384 words) from the branch instruction. The resulting value should be an even number. In advanced mode, only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). # 2.8.9 Program-Counter Relative with Index Register—@(RnL.B, PC), @(Rn.W, PC), or @(ERn.L, PC) This mode is used in the Bcc and BSR instructions. The operand value is a 32-bit branch address, which is the sum of the following operation result and the 32-bit address of the PC contents: the contents of an address register specified by the register field in the instruction code (RnL, Rn, or ERn) is zero-extended and multiplied by 2. The PC contents to which the displacement is added is the address of the first byte of the next instruction. In advanced mode, only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). ### 2.8.10 Memory Indirect—@@aa:8 This mode can be used by the JMP and JSR instructions. The operand value is a branch address, which is the contents of a memory location pointed to by an 8-bit absolute address in the instruction code. The upper bits of an 8-bit absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'000FF in other modes). In normal mode, the memory location is pointed to by word-size data and the branch address is 16 bits long. In other modes, the memory location is pointed to by longword-size data. In middle or advanced mode, the first byte of the longword-size data is assumed to be all 0 (H'00). Note that the top part of the address range is also used as the exception handling vector area. A vector address of an exception handling other than a reset or a CPU address error can be changed by VBR. Figure 2.15 shows an example of specification of a branch address using this addressing mode. Figure 2.15 Branch Address Specification in Memory Indirect Mode #### 2.8.11 Extended Memory Indirect—@@vec:7 This mode can be used by the JMP and JSR instructions. The operand value is a branch address, which is the contents of a memory location pointed to by the following operation result: the sum of 7-bit data in the instruction code and the value of H'80 is multiplied by 2 or 4. The address range to store a branch address is H'0100 to H'01FF in normal mode and H'000200 to H'0003FF in other modes. In assembler notation, an address to store a branch address is specified. In normal mode, the memory location is pointed to by word-size data and the branch address is 16 bits long. In other modes, the memory location is pointed to by longword-size data. In middle or advanced mode, the first byte of the longword-size data is assumed to be all 0 (H'00). #### 2.8.12 Effective Address Calculation Tables 2.14 and 2.15 show how effective addresses are calculated in each addressing mode. The lower bits of the effective address are valid and the upper bits are ignored (zero extended or sign extended) according to the CPU operating mode. The valid bits in middle mode are as follows: - The lower 16 bits of the effective address are valid and the upper 16 bits are sign-extended for the transfer and operation instructions. - The lower 24 bits of the effective address are valid and the upper eight bits are zero-extended for the branch instructions. **Table 2.14** Effective Address Calculation for Transfer and Operation Instructions Table 2.15 Effective Address Calculation for Branch Instructions #### 2.8.13 MOVA Instruction The MOVA instruction stores the effective address in a general register. - 1. Firstly, data is obtained by the addressing mode shown in item 2 of table 2.14. - 2. Next, the effective address is calculated using the obtained data as the index by the addressing mode shown in item 5 of table 2.14. The obtained data is used instead of the general register. The result is stored in a general register. For details, see H8SX Family Software Manual. # 2.9 Processing States The H8SX CPU has five main processing states: the reset state, exception-handling state, program execution state, bus-released state, and program stop state. Figure 2.16 indicates the state transitions. #### · Reset state In this state the CPU and internal peripheral modules are all initialized and stopped. When the $\overline{RES}$ input goes low, all current processing stops and the CPU enters the reset state. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. For details, see section 4, Exception Handling. The reset state can also be entered by a watchdog timer overflow when available. ## • Exception-handling state The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to activation of an exception source, such as, a reset, trace, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception handling vector table and branches to that address. For further details, see section 4, Exception Handling. - Program execution state - In this state the CPU executes program instructions in sequence. - Bus-released state The bus-released state occurs when the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts operations. Program stop state This is a power-down state in which the CPU stops operating. The program stop state occurs when a SLEEP instruction is executed or the CPU enters hardware standby mode. For details, see section 23, Power-Down Modes. Figure 2.16 State Transitions # Section 3 MCU Operating Modes # 3.1 Operating Mode Selection This LSI has five operating modes (modes 2, 4, 5, 6, and 7). The operating mode is selected by the setting of mode pins MD2 to MD0. The setting of mode pin MD3 determines whether the various operating modes are with the SDRAM interface enabled or disabled. Table 3.1 lists MCU operating mode settings. **Table 3.1** MCU Operating Mode Settings | MCU<br>Operating | | | | CPU<br>Operating | Address | LSI Initiation | On-Chip | | al Data<br>Width | |------------------|-----|-----|-----|------------------|-----------|------------------------------------|----------|---------|------------------| | Mode | MD2 | MD1 | MD0 | Mode | Space | Mode | ROM | Default | Max. | | 2 | 0 | 1 | 0 | Advanced | 16 Mbytes | Boot mode | Enabled | 8 bits | 16 bits | | 4 | 1 | 0 | 0 | <del>_</del> | | On-chip ROM disabled extended mode | Disabled | 16 bits | 16 bits | | 5 | 1 | 0 | 1 | _ | | | Disabled | 8 bits | 16 bits | | 6 | 1 | 1 | 0 | _ | | On-chip ROM enabled extended mode | Enabled | 8 bits | 16 bits | | 7 | 1 | 1 | 1 | <del>_</del> | | Single-chip mode | Enabled | 8 bits | 16 bits | **Table 3.2** SDRAM Interface Selection for MCU Operating Mode | MD3 | SDRAM Interface | |-----|-----------------| | 0 | Disabled | | 1 | Enabled | In this LSI, an advanced mode as the CPU operating mode and a 16-Mbyte address space are available. The initial external bus widths are eight or 16 bits. As the LSI initiation mode, the external extended mode, on-chip ROM initiation mode, or single-chip initiation mode can be selected. Mode 2 is the boot mode in which the flash memory can be programmed and erased. For details on the boot mode, see section 21, Flash Memory (0.18-µm F-ZTAT Version). Mode 7 is a single-chip initiation mode. In the initial state, all areas are designated to 8-bit access space and all I/O ports can be used as general input/output ports. The external address space cannot be accessed in the initial state, but setting the EXPE bit in the system control register (SYSCR) to 1 enables to use the external address space. After the external address space is enabled, ports D, E, and F can be used as an address output bus and ports H and I as a data bus by specifying the data direction register (DDR) for each port. Modes 4 to 6 are external extended modes, in which the external memory and devices can be accessed. In the external extended modes, the external address space can be designated as 8-bit or 16-bit address space for each area by the bus controller after starting program execution. If 16-bit address space is designated for any one area, it is called the 16-bit bus widths mode. If 8-bit address space is designated for all areas, it is called the 8-bit bus width mode. # 3.2 Register Descriptions The following registers are related to the operating mode setting. - Mode control register (MDCR) - System control register (SYSCR) # 3.2.1 Mode Control Register (MDCR) MDCR indicates the current operating mode. When MDCR is read from, the states of signals MD3 to MD0 are latched. Latching is released by a reset. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|------------|----|----|----|------------|------------|------------|------------| | Bit Name | MDS7 | _ | _ | _ | MDS3 | MDS2 | MDS1 | MDS0 | | Initial Value | Undefined* | 1 | 0 | 1 | Undefined* | Undefined* | Undefined* | Undefined* | | R/W | R | R | R | R | R | R | R | R | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | _ | _ | _ | _ | _ | _ | _ | | Initial Value | Undefined* | 1 | 0 | 1 | Undefined* | Undefined* | Undefined* | Undefined* | | R/W | R | R | R | R | R | R | R | R | Note: \* Determined by pins MD3 to MD0. | Bit | Bit Name | Initial Value | R/W | Descriptions | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------| | 15 | MDS7 | Undefined* | R | Indicates the value set by mode pin (MD3). | | | | | | When MDCR is read, the input level on the MD3 pin is latched. This latching is released by a reset. | | 14 | _ | 1 | R | Reserved | | 13 | _ | 0 | R | These are read-only bits and cannot be modified. | | 12 | _ | 1 | R | | | 11 | MDS3 | Undefined* | R | Mode Select 3 to 0 | | 10 | MDS2 | Undefined* | R | These bits indicate the operating mode selected by | | 9 | MDS1 | Undefined* | R | the mode pins (MD2 to MD0) (see table 3.2). | | 8 | MDS0 | Undefined* | R | When MDCR is read, the signal levels input on pins MD2 to MD0 are latched into these bits. These latches are released by a reset. | | 7 | _ | Undefined* | R | Reserved | | 6 | _ | 1 | R | These are read-only bits and cannot be modified. | | 5 | _ | 0 | R | | | 4 | _ | 1 | R | | | 3 | _ | Undefined* | R | | | 2 | _ | Undefined* | R | | | 1 | _ | Undefined* | R | | | 0 | _ | Undefined* | R | | Note: \* Determined by pins MD3 to MD0. Table 3.3 Settings of Bits MDS3 to MDS0 | MCU Operating | | Mode Pi | ns | MDCR | | | | | |---------------|-----|---------|-----|------|------|------|------|--| | Mode | MD2 | MD1 | MD0 | MDS3 | MDS2 | MDS1 | MDS0 | | | 2 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | | 4 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | 5 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | | | 6 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | | | 7 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | # 3.2.2 System Control Register (SYSCR) SYSCR controls MAC saturation operation, selects bus width mode for instruction fetch, sets external bus mode, enables/disables the on-chip RAM, and selects the DTC address mode. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-----|-----|------|-----|---------|------------|-------------|------| | Bit Name | _ | _ | MACS | _ | FETCHMD | _ | EXPE | RAME | | Initial Value | 1 | 1 | 0 | 1 | 0 | Undefined* | Undefined* | 1 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Г | | | | | | | D.T.O. 4.D. | | | Bit Name | | _ | _ | _ | _ | _ | DTCMD | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | R/W Note: \* The initial value depends on the startup mode. | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Descriptions | | 15 | _ | 1 | R/W | Reserved | | 14 | _ | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | 13 | MACS | 0 | R/W | MAC Saturation Operation Control | | | | | | Selects either saturation operation or non-saturation operation for the MAC instruction. | | | | | | 0: MAC instruction is non-saturation operation | | | | | | 1: MAC instruction is saturation operation | | 12 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 11 | FETCHMD | 0 | R/W | Instruction Fetch Mode Select | | | | | | This LSI can prefetch an instruction in units of 16 bits or 32 bits. Select the bus width for instruction fetch depending on the used memory for the storage of programs* <sup>1</sup> . | | | | | | 0: 32-bit mode | | | | | | 1: 16-bit mode | | Bit | Bit Name | Initial<br>Value | R/W | Descriptions | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | _ | Undefined*2 | R | Reserved | | | | | | This bit is fixed at 1 in on-chip ROM enabled mode, and 0 in on-chip ROM disabled mode. This bit cannot be changed. | | 9 | EXPE | Undefined*2 | R/W | External Bus Mode Enable | | | | | | Selects external bus mode. In external extended mode, this bit is fixed 1 and cannot be changed. In single-chip mode, the initial value of this bit is 0, and can be read from or written to. | | | | | | When writing 0 to this bit after reading EXPE = 1, an external bus cycle should not be executed. | | | | | | The external bus cycle may be carried out in parallel with the internal bus cycle depending on the setting of the write data buffer function. | | | | | | 0: External bus disabled | | | | | | 1: External bus enabled | | 8 | RAME | 1 | R/W | RAM Enable | | | | | | Enables or disables the on-chip RAM. This bit is initialized when the reset state is released. Do not write 0 during access to the on-chip RAM. | | | | | | 0: On-chip RAM disabled | | | | | | 1: On-chip RAM enabled | | 7 to 2 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 1 | DTCMD | 1 | R/W | DTC Mode Select | | | | | | Selects DTC operating mode. | | | | | | 0: DTC is in full-address mode | | | | | | 1: DTC is in short address mode | | 0 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | Notes: 1. For details on instruction fetch mode, see section 2.3, Instruction Fetch. 2. The initial value depends on the LSI initiation mode. # 3.3 Operating Mode Descriptions #### 3.3.1 Mode 2 This is the boot mode for the flash memory. The LSI operates in the same way as in mode 7 except for programming and erasing of the flash memory. For details, see section 21, Flash Memory (0.18-µm F-ZTAT Version). #### 3.3.2 Mode 4 The CPU operating mode is advanced mode in which the address space is 16 Mbytes, and the onchip ROM is disabled. The initial bus width mode immediately after a reset is 16 bits, with 16-bit access to all areas. Ports D, E, and F function as an address bus, ports H and I function as a data bus, and parts of ports A and B function as bus control signals. However, if all areas are designated as an 8-bit access space by the bus controller, the bus mode switches to eight bits, and only port H functions as a data bus. #### 3.3.3 Mode 5 The CPU operating mode is advanced mode in which the address space is 16 Mbytes, and the onchip ROM is disabled. The initial bus width mode immediately after a reset is eight bits, with 8-bit access to all areas. Ports D, E, and F function as an address bus, port H functions as a data bus, and parts of ports A and B function as bus control signals. However, if any area is designated as a 16-bit access space by the bus controller, the bus width mode switches to 16 bits, and ports H and I function as a data bus. #### 3.3.4 Mode 6 The CPU operating mode is advanced mode in which the address space is 16 Mbytes, and the onchip ROM is enabled. The initial bus width mode immediately after a reset is eight bits, with 8-bit access to all areas. Ports D, E, and F function as input ports, but they can be used as an address bus by specifying the data direction register (DDR) for each port. For details, see section 9, I/O Ports. Port H functions as a data bus, and parts of ports A and B function as bus control signals. However, if any area is designated as a 16-bit access space by the bus controller, the bus width mode switches to 16 bits, and ports H and I function as a data bus. #### 3.3.5 Mode 7 The CPU operating mode is advanced mode in which the address space is 16 Mbytes, and the onchip ROM is enabled. In the initial state, all areas are designated to 8-bit access space and all I/O ports can be used as general input/output ports. The external address space cannot be accessed in the initial state, but setting the EXPE bit in the system control register (SYSCR) to 1 enables the external address space. After the external address space is enabled, ports D, E, and F can be used as an address output bus and ports H and I as a data bus by specifying the data direction register (DDR) for each port. For details, see section 9, I/O Ports. ### 3.3.6 Pin Functions Table 3.4 lists the pin functions in each operating mode. **Table 3.4** Pin Functions in Each Operating Mode (Advanced Mode) | Port | | Mode 2 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|------------|--------|--------|--------|--------|--------| | Port A | PA7 | P*/C | P/C* | P/C* | P/C* | P*/C | | | PA6 to PA3 | P*/C | P/C* | P/C* | P/C* | P*/C | | | PA2 to PA0 | P*/C | P*/C | P*/C | P*/C | P*/C | | Port B | PB7 to PB1 | P*/C | P*/C | P*/C | P*/C | P*/C | | | PB0 | P*/C | P/C* | P/C* | P*/C | P*/C | | Port C | PC3, PC2 | P*/C | P*/C | P*/C | P*/C | P*/C | | Port D | | P*/A | Α | Α | P*/A | P*/A | | Port E | | P*/A | Α | Α | P*/A | P*/A | | Port F | PF4 to PF0 | P*/A | Α | Α | P*/A | P*/A | | | PF7 to PF5 | P*/A | P*/A | P*/A | P*/A | P*/A | | Port H | | P*/D | D | D | D | P*/D | | Port I | | P*/D | P/D* | P*/D | P*/D | P*/D | [Legend] P: I/O port A: Address bus outputD: Data bus input/output C: Control signals, clock input/output \*: Immediately after a reset # 3.4 Address Map #### 3.4.1 Address Map Figures 3.1 and 3.2 show the address map in each operating mode. Figure 3.1 Address Map in Each Operating Mode of H8SX/1663 (1) Figure 3.1 Address Map in Each Operating Mode of H8SX/1663 (2) Figure 3.2 Address Map in Each Operating Mode of H8SX/1664 (1) <sup>4.</sup> This area is specified as the external address space by clearing the RAME bit in SYSCR to 0. Figure 3.2 Address Map in Each Operating Mode of H8SX/1664 (2) # Section 4 Exception Handling # 4.1 Exception Handling Types and Priority As table 4.1 indicates, exception handling is caused by a reset, a trace, an address error, an interrupt, a trap instruction, a sleep instruction, and an illegal instruction (general illegal instruction or slot illegal instruction). Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Exception sources, the stack structure, and operation of the CPU vary depending on the interrupt control mode. For details on the interrupt control mode, see section 5, Interrupt Controller. **Table 4.1** Exception Types and Priority | Priority | Exception Type | Exception Handling Start Timing | |----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | High | Reset | Exception handling starts at the timing of level change from low to high on the $\overline{RES}$ pin, or when the watchdog timer overflows. The CPU enters the reset state when the $\overline{RES}$ pin is low. | | | Illegal instruction | Exception handling starts when an undefined code is executed. | | | Trace*1 | Exception handling starts after execution of the current instruction or exception handling, if the trace (T) bit in EXR is set to 1. | | | Address error | After an address error has occurred, exception handling starts on completion of instruction execution. | | | Interrupt | Exception handling starts after execution of the current instruction or exception handling, if an interrupt request has occurred.*2 | | | Sleep instruction | Exception handling starts by execution of a sleep instruction (SLEEP), if the SSBY bit in SBYCR is set to 0 and the SLPIE bit in SBYCR is set to 1. | | Low | Trap instruction*3 | Exception handling starts by execution of a trap instruction (TRAPA). | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - 2. Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - 3. Trap instruction exception handling requests and sleep instruction exception handling requests are accepted at all times in program execution state. # 4.2 Exception Sources and Exception Handling Vector Table Different vector table address offsets are assigned to different exception sources. The vector table addresses are calculated from the contents of the vector base register (VBR) and vector table address offset of the vector number. The start address of the exception service routine is fetched from the exception handling vector table indicated by this vector table address. Table 4.2 shows the correspondence between the exception sources and vector table address offsets. Table 4.3 shows the calculation method of exception handling vector table addresses. Vector Table Address Offset\*1 **Table 4.2** Exception Handling Vector Table | | | | vector rable | Address Offset* | | |-------------------------|------------------|---------------|-------------------------------------------|-----------------------------------------------------------------|--| | Exception Source | | Vector Number | Normal Mode*2 | Advanced, Middle* <sup>2</sup> ,<br>Maximum* <sup>2</sup> Modes | | | Reset | | 0 | H'0000 to H'0001 | H'0000 to H'0003 | | | Reserved for system use | | 1 | H'0002 to H'0003 | H'0004 to H'0007 | | | | | 2 | H'0004 to H'0005 | H'0008 to H'000B | | | | | 3 | H'0006 to H'0007 | H'000C to H'000F | | | Illegal instruction | | 4 | H'0008 to H'0009 | H'0010 to H'0013 | | | Trace | | 5 | H'000A to H'000B | H'0014 to H'0017 | | | Reserved for sys | tem use | 6 | H'000C to H'000D | H'0018 to H'001B | | | Interrupt (NMI) | | 7 | H'000E to H'000F | H'001C to H'001F | | | Trap instruction | (#0) | 8 | H'0010 to H'0011 | H'0020 to H'0023 | | | | (#1) | 9 | H'0012 to H'0013 | H'0024 to H'0027 | | | | (#2) | 10 | H'0014 to H'0015 | H'0028 to H'002B | | | | (#3) | 11 | H'0016 to H'0017 | H'002C to H'002F | | | CPU address erro | or | 12 | H'0018 to H'0019 | H'0030 to H'0033 | | | DMA address err | or* <sup>3</sup> | 13 | H'001A to H'001B | H'0034 to H'0037 | | | Reserved for sys | tem use | 14<br> <br>17 | H'001C to H'001D<br> <br>H'0022 to H'0023 | H'0038 to H'003B<br> <br>H'0044 to H'0047 | | | | | 17 | 11 0022 to 11 0023 | ⊓ 0044 (0 □ 004/ | | H'0024 to H'0025 H'0048 to H'004B 18 Sleep interrupt | | | | Vector Table Address Offset | | | |-------------------------|-------|---------------|-----------------------------|----------------------------------------|--| | Exception Source | | Vector Number | Normal Mode*2 | Advanced, Middle*²,<br>Maximum*² Modes | | | Reserved for system use | | 19<br> | H'0026 to H'0027 | H'004C to H'004F | | | | | 23 | H'002E to H'002F | H'005C to H'005F | | | User area (not use | ed) | 24<br> | H'0030 to H'0031 | H'0060 to H'0063 | | | | | 63 | H'007E to H'007F | H'00FC to H'00FF | | | External interrupt | IRQ0 | 64 | H'0080 to H'0081 | H'0100 to H'0103 | | | | IRQ1 | 65 | H'0082 to H'0083 | H'0104 to H'0107 | | | | IRQ2 | 66 | H'0084 to H'0085 | H'0108 to H'010B | | | | IRQ3 | 67 | H'0086 to H'0087 | H'010C to H'010F | | | | IRQ4 | 68 | H'0088 to H'0089 | H'0110 to H'0113 | | | | IRQ5 | 69 | H'008A to H'008B | H'0114 to H'0117 | | | | IRQ6 | 70 | H'008C to H'008D | H'0118 to H'011B | | | | IRQ7 | 71 | H'008E to H'008F | H'011C to H'011F | | | | IRQ8 | 72 | H'0090 to H'0091 | H'0120 to H'0123 | | | | IRQ9 | 73 | H'0092 to H'0093 | H'0124 to H'0127 | | | | IRQ10 | 74 | H'0094 to H'0095 | H'0128 to H'012B | | | | IRQ11 | 75 | H'0096 to H'0097 | H'012C to H'012F | | | Reserved for system use | | 76<br> | H'0098 to H'0099 | H'0130 to H'0133 | | | | | 79 | H'009E to H'009F | H'013C to H'013F | | | Internal interrupt*4 | | 80<br> | H'00A0 to H'00A1<br> | H'0140 to H'0143 | | | | | 255 | H'01FE to H'01FF | H'03FC to H'03FF | | Notes: 1. Lower 16 bits of the address. - 2. Not available in this LSI. - 3. A DMA address error is generated by the DTC and DMAC. - 4. For details of internal interrupt vectors, see section 5.5, Interrupt Exception Handling Vector Table. Table 4.3 Calculation Method of Exception Handling Vector Table Address | <b>Exception Source</b> | Calculation Method of Vector Table Address | |--------------------------|------------------------------------------------------------| | Reset, CPU address error | Vector table address = (vector table address offset) | | Other than above | Vector table address = VBR + (vector table address offset) | | [Legend] | | VBR: Vector base register Vector table address offset: See table 4.2. # 4.3 Reset A reset has priority over any other exception. When the $\overline{RES}$ pin goes low, all processing halts and this LSI enters the reset state. To ensure that this LSI is reset, hold the $\overline{RES}$ pin low for at least 20 ms with the $\overline{STBY}$ pin driven high when the power is turned on. When operation is in progress, hold the $\overline{RES}$ pin low for at least 20 cycles. The chip can also be reset by overflow of the watchdog timer. For details, see section 14, Watchdog Timer (WDT). A reset initializes the internal state of the CPU and the registers of the on-chip peripheral modules. The interrupt control mode is 0 immediately after a reset. # 4.3.1 Reset Exception Handling When the $\overline{RES}$ pin goes high after being held low for the necessary time, this LSI starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip peripheral modules are initialized, VBR is cleared to H'00000000, the T bit is cleared to 0 in EXR, and the I bits are set to 1 in EXR and CCR. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.1 and 4.2 show examples of the reset sequence. ## 4.3.2 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset. Since the first instruction of a program is always executed immediately after the reset state ends, make sure that this instruction initializes the stack pointer (example: MOV.L #xx: 32, SP). ## 4.3.3 On-Chip Peripheral Functions after Reset Release After the reset state is released, MSTPCRA and MSTPCRB are initialized to H'0FFF and H'FFFF, respectively, and all modules except the DTC and DMAC enter the module stop state. Consequently, on-chip peripheral module registers cannot be read or written to. Register reading and writing is enabled when the module stop state is canceled. Figure 4.1 Reset Sequence (On-chip ROM Enabled Advanced Mode) Figure 4.2 Reset Sequence (16-Bit External Access in On-chip ROM Disabled Advanced Mode) #### 4.4 Traces Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. Before changing interrupt control modes, the T bit must be cleared. For details on interrupt control modes, see section 5, Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is not affected by interrupt masking by CCR. Table 4.4 shows the state of CCR and EXR after execution of trace exception handling. Trace mode is canceled by clearing the T bit in EXR to 0 during the trace exception handling. However, the T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Interrupts are accepted even within the trace exception handling routine. Table 4.4 Status of CCR and EXR after Trace Exception Handling | | | CCR | | EXR | |------------------------|------------------------------------------|-----|---|----------| | Interrupt Control Mode | I | UI | т | I2 to I0 | | 0 | Trace exception handling cannot be used. | | | | | 2 | 1 | _ | 0 | _ | #### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains the previous value. ## 4.5 Address Error #### 4.5.1 Address Error Source Instruction fetch, stack operation, or data read/write shown in table 4.5 may cause an address error. Table 4.5 Bus Cycle and Address Error **Bus Cycle** | Туре | Bus Master | Description | Address Error | |----------------------------|-------------|-----------------------------------------------------------------------------------|---------------| | Instruction fetch | CPU | Fetches instructions from even addresses | No (normal) | | | | Fetches instructions from odd addresses | Occurs | | | | Fetches instructions from areas other than on-chip peripheral module space*1 | No (normal) | | | | Fetches instructions from on-chip peripheral module space*1 | Occurs | | | | Fetches instructions from external memory space in single-chip mode | Occurs | | | | Fetches instructions from access prohibited area.*2 | Occurs | | Stack operation | CPU | Accesses stack when the stack pointer value is even address | No (normal) | | | | Accesses stack when the stack pointer value is odd | Occurs | | Data read/write | CPU | Accesses word data from even addresses | No (normal) | | | | Accesses word data from odd addresses | No (normal) | | | | Accesses external memory space in single-chip mode | Occurs | | | | Accesses to access prohibited area*2 | Occurs | | Data read/write | DTC or DMAC | Accesses word data from even addresses | No (normal) | | | | Accesses word data from odd addresses | No (normal) | | | | Accesses external memory space in single-chip mode | Occurs | | | | Accesses to access prohibited area*2 | Occurs | | Single address<br>transfer | DMAC | Address access space is the external memory space for single address transfer | No (normal) | | | | Address access space is not the external memory space for single address transfer | Occurs | Notes: 1. For on-chip peripheral module space, see section 6, Bus Controller (BSC). 2. For the access prohibited area, refer to figure 3.1 in section 3.4, Address Map. $\,$ ## 4.5.2 Address Error Exception Handling When an address error occurs, address error exception handling starts after the bus cycle causing the address error ends and current instruction execution completes. The address error exception handling is as follows: - 1. The contents of PC, CCR, and EXR are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - An exception handling vector table address corresponding to the address error is generated, the start address of the exception service routine is loaded from the vector table to PC, and program execution starts from that address. Even though an address error occurs during a transition to an address error exception handling, the address error is not accepted. This prevents an address error from occurring due to stacking for exception handling, thereby preventing infinitive stacking. If the SP contents are not a multiple of 2 when an address error exception handling occurs, the stacked values (PC, CCR, and EXR) are undefined. When an address error occurs, the following is performed to halt the DTC and DMAC. - The ERR bit of DTCCR in the DTC is set to 1. - The ERRF bit of DMDR 0 in the DMAC is set to 1. - The DTE bits of DMDRs for all channels in the DMAC are cleared to 0 to forcibly terminate transfer. Table 4.6 shows the state of CCR and EXR after execution of the address error exception handling. Table 4.6 Status of CCR and EXR after Address Error Exception Handling | | | CCR | | EXR | |------------------------|---|-----|---|----------| | Interrupt Control Mode | I | UI | т | I2 to I0 | | 0 | 1 | _ | _ | _ | | 2 | 1 | _ | 0 | 7 | #### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains the previous value. # 4.6 Interrupts ## 4.6.1 Interrupt Sources Interrupt sources are NMI, IRQ0 to IRQ11, and on-chip peripheral modules, as shown in table 4.7. **Table 4.7** Interrupt Sources | Туре | Source | <b>Number of Sources</b> | |----------------------|-----------------------------------------|--------------------------| | NMI | NMI pin (external input) | 1 | | IRQ0 to IRQ11 | Pins IRQ0 to IRQ11 (external input) | 12 | | On-chip | DMA controller (DMAC) | 8 | | peripheral<br>module | Watchdog timer (WDT) | 1 | | module | A/D converter | 1 | | | 16-bit timer pulse unit (TPU) | 26 | | | 8-bit timer (TMR) | 16 | | | Serial communications interface (SCI) | 24 | | | I <sup>2</sup> C bus interface 2 (IIC2) | 2 | | | USB function module (USB) | 5 | Different vector numbers and vector table offsets are assigned to different interrupt sources. For vector number and vector table offset, refer to table 5.2, Interrupt Sources, Vector Address Offsets, and Interrupt Priority in section 5, Interrupt Controller. ## 4.6.2 Interrupt Exception Handling Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiple-interrupt control. The source to start interrupt exception handling and the vector address differ depending on the product. For details, refer to section 5, Interrupt Controller. The interrupt exception handling is as follows: - 1. The contents of PC, CCR, and EXR are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - An exception handling vector table address corresponding to the interrupt source is generated, the start address of the exception service routine is loaded from the vector table to PC, and program execution starts from that address. # 4.7 Instruction Exception Handling There are three instructions that cause exception handling: trap instruction, sleep instruction, and illegal instruction. ## 4.7.1 Trap Instruction Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. The trap instruction exception handling is as follows: - 1. The contents of PC, CCR, and EXR are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. An exception handling vector table address corresponding to the vector number specified in the TRAPA instruction is generated, the start address of the exception service routine is loaded from the vector table to PC, and program execution starts from that address. A start address is read from the vector table corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.8 shows the state of CCR and EXR after execution of trap instruction exception handling. Table 4.8 Status of CCR and EXR after Trap Instruction Exception Handling | | | CCR | | EXR | |------------------------|---|-----|---|----------| | Interrupt Control Mode | I | UI | т | 12 to 10 | | 0 | 1 | _ | _ | _ | | 2 | 1 | _ | 0 | _ | ## [Legend] 1: Set to 1 0: Cleared to 0 —: Retains the previous value. ## 4.7.2 Sleep Instruction Exception Handling The sleep instruction exception handling starts when a sleep instruction is executed with the SSBY bit in SBYCR set to 0 and the SLPIE bit in SBYCR set to 1. The sleep instruction exception handling can always be executed in the program execution state. In the exception handling, the CPU operates as follows. - 1. The contents of PC, CCR, and EXR are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. An exception handling vector table address corresponding to the vector number specified in the SLEEP instruction is generated, the start address of the exception service routine is loaded from the vector table to PC, and program execution starts from that address. Bus masters other than the CPU may gain the bus mastership after a sleep instruction has been executed. In such cases the sleep instruction will be started when the transactions of a bus master other than the CPU has been completed and the CPU has gained the bus mastership. Table 4.9 shows the state of CCR and EXR after execution of sleep instruction exception handling. Table 4.9 Status of CCR and EXR after Sleep Instruction Exception Handling | | CCR | | EXR | | |------------------------|-----|----|-----|----------| | Interrupt Control Mode | I | UI | Т | I2 to I0 | | 0 | 1 | _ | _ | _ | | 2 | 1 | _ | 0 | 7 | #### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains the previous value. ## 4.7.3 Exception Handling by Illegal Instruction The illegal instructions are general illegal instructions and slot illegal instructions. The exception handling by the general illegal instruction starts when an undefined code is executed. The exception handling by the slot illegal instruction starts when a particular instruction (e.g. its code length is two words or more, or it changes the PC contents) at a delay slot (immediately after a delayed branch instruction) is executed. The exception handling by the general illegal instruction and slot illegal instruction is always executable in the program execution state. The exception handling is as follows: - 1. The contents of PC, CCR, and EXR are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. An exception handling vector table address corresponding to the occurred exception is generated, the start address of the exception service routine is loaded from the vector table to PC, and program execution starts from that address. Table 4.10 shows the state of CCR and EXR after execution of illegal instruction exception handling. Table 4.10 Status of CCR and EXR after Illegal Instruction Exception Handling | | CCR | | EXR | | | |------------------------|-----|----|-----|----------|---| | Interrupt Control Mode | I | UI | Т | 12 to 10 | _ | | 0 | 1 | _ | _ | _ | _ | | 2 | 1 | _ | 0 | _ | | ### [Legend] 1: Set to 1 0: Cleared to 0 —: Retains the previous value. # 4.8 Stack Status after Exception Handling Figure 4.3 shows the stack after completion of exception handling. Figure 4.3 Stack Status after Exception Handling #### 4.9 Usage Note When performing stack-manipulating access, this LSI assumes that the lowest address bit is 0. The stack should always be accessed by a word transfer instruction or a longword transfer instruction, and the value of the stack pointer (SP: ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Performing stack manipulation while SP is set to an odd value leads to an address error. Figure 4.4 shows an example of operation when the SP value is odd. Figure 4.4 Operation when SP Value is Odd ## Section 5 Interrupt Controller #### 5.1 Features • Two interrupt control modes Any of two interrupt control modes can be set by means of bits INTM1 and INTM0 in the interrupt control register (INTCR). • Priority can be assigned by the interrupt priority register (IPR) IPR provides for setting interrupt priory. Eight levels can be set for each module for all interrupts except for the interrupt requests listed below. The following seven interrupt requests are given priority of 8, therefore they are accepted at all times. - NMI - Illegal instructions - Trace - Trap instructions - CPU address error - DMA address error (occurred in the DTC and DMAC) - Sleep instruction - Independent vector addresses All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. Thirteen external interrupts NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge detection can be selected for NMI. Falling edge, rising edge, or both edge detection, or level sensing, can be selected for $\overline{IRQ11}$ to $\overline{IRQ0}$ . DTC and DMAC control DTC and DMAC can be activated by means of interrupts. • CPU priority control function The priority levels can be assigned to the CPU, DTC, and DMAC. The priority level of the CPU can be automatically assigned on an exception generation. Priority can be given to the CPU interrupt exception handling over that of the DTC and DMAC transfer. A block diagram of the interrupt controller is shown in figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller ## 5.2 Input/Output Pins Table 5.1 shows the pin configuration of the interrupt controller. **Table 5.1** Pin Configuration | Name | I/O | Function | |---------------|-------|----------------------------------------------------------------------------------| | NMI | Input | Nonmaskable External Interrupt | | | | Rising or falling edge can be selected. | | IRQ11 to IRQ0 | Input | Maskable External Interrupts | | | | Rising, falling, or both edges, or level sensing, can be independently selected. | ## **5.3** Register Descriptions The interrupt controller has the following registers. - Interrupt control register (INTCR) - CPU priority control register (CPUPCR) - Interrupt priority registers A to C, E to I, K, L, Q, and R (IPRA to IPRC, IPRE to IPRI, IPRK, IPRL, IPRQ, and IPRR) - IRQ enable register (IER) - IRQ sense control registers H and L (ISCRH, ISCRL) - IRQ status register (ISR) - Software standby release IRQ enable register (SSIER) ## 5.3.1 Interrupt Control Register (INTCR) INTCR selects the interrupt control mode, and the detected edge for NMI. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-------|-------|-------|---|---|---| | Bit Name | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/W | R/W | R/W | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These are read-only bits and cannot be modified. | | 5 | INTM1 | 0 | R/W | Interrupt Control Select Mode 1 and 0 | | 4 | INTM0 | 0 | R/W | These bits select either of two interrupt control modes for the interrupt controller. | | | | | | 00: Interrupt control mode 0 | | | | | | Interrupts are controlled by I bit in CCR. | | | | | | 01: Setting prohibited. | | | | | | 10: Interrupt control mode 2 | | | | | | Interrupts are controlled by bits I2 to I0 in EXR, and IPR. | | | | | | 11: Setting prohibited. | | 3 | NMIEG | 0 | R/W | NMI Edge Select | | | | | | Selects the input edge for the NMI pin. | | | | | | 0: Interrupt request generated at falling edge of NMI input | | | | | | 1: Interrupt request generated at rising edge of NMI input | | 2 to 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | #### 5.3.2 CPU Priority Control Register (CPUPCR) CPUPCR sets whether or not the CPU has priority over the DTC and DMAC. The interrupt exception handling by the CPU can be given priority over that of the DTC and DMAC transfer. The priority level of the DTC is set by bits DTCP2 to DTCP0 in CPUPCR. The priority level of the DMAC is set by the DMAC control register for each channel. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|-------|-------|-------|--------|-------|-------|-------| | Bit Name | CPUPCE | DTCP2 | DTCP1 | DTCP0 | IPSETE | CPUP2 | CPUP1 | CPUP0 | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Note: \* When the IPSETE bit is set to 1, the CPU priority is automatically updated, so these bits cannot be modified. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CPUPCE | 0 | R/W | CPU Priority Control Enable | | | | | | Controls the CPU priority control function. Setting this bit to 1 enables the CPU priority control over the DTC and DMAC. | | | | | | 0: CPU always has the lowest priority | | | | | | 1: CPU priority control enabled | | 6 | DTCP2 | 0 | R/W | DTC Priority Level 2 to 0 | | 5 | DTCP1 | 0 | R/W | These bits set the DTC priority level. | | 4 | DTCP0 | 0 | R/W | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | | 3 | IPSETE | 0 | R/W | Interrupt Priority Set Enable | | | | | | Controls the function which automatically assigns the interrupt priority level of the CPU. Setting this bit to 1 automatically sets bits CPUP2 to CPUP0 by the CPU interrupt mask bit (I bit in CCR or bits I2 to I0 in EXR). | | | | | | 0: Bits CPUP2 to CPUP0 are not updated automatically | | | | | | 1: The interrupt mask bit value is reflected in bits CPUP2 to CPUP0 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | CPUP2 | 0 | R/(W)* | CPU Priority Level 2 to 0 | | 1 | CPUP1 | 0 | R/(W)* | These bits set the CPU priority level. When the | | 0 | CPUP0 | 0 | R/(W)* | CPUPCE is set to 1, the CPU priority control function over the DTC and DMAC becomes valid and the priority of CPU processing is assigned in accordance with the settings of bits CPUP2 to CPUP0. | | | | | | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | Note: \* When the IPSETE bit is set to 1, the CPU priority is automatically updated, so these bits cannot be modified. # 5.3.3 Interrupt Priority Registers A to I, K, L, Q, and R (IPRA to IPRI, IPRK, IPRL, IPRQ, and IPRR) IPR sets priory (levels 7 to 0) for interrupts other than NMI. Setting a value in the range from B'000 to B'111 in the 3-bit groups of bits 14 to 12, 10 to 8, 6 to 4, and 2 to 0 assigns a priority level to the corresponding interrupt. For the correspondence between the interrupt sources and the IPR settings, see table 5.2. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|----|-------|-------|-------|----|-------|------|------| | Bit Name | _ | IPR14 | IPR13 | IPR12 | _ | IPR10 | IPR9 | IPR8 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | IPR6 | IPR5 | IPR4 | _ | IPR2 | IPR1 | IPR0 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 14 | IPR14 | 1 | R/W | Sets the priority level of the corresponding interrupt | | 13 | IPR13 | 1 | R/W | source. | | 12 | IPR12 | 1 | R/W | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | | 11 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 10 | IPR10 | 1 | R/W | Sets the priority level of the corresponding interrupt | | 9 | IPR9 | 1 | R/W | source. | | 8 | IPR8 | 1 | R/W | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | | 7 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 6 | IPR6 | 1 | R/W | Sets the priority level of the corresponding interrupt | | 5 | IPR5 | 1 | R/W | SOURCE. | | 4 | IPR4 | 1 | R/W | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------| | 3 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 2 | IPR2 | 1 | R/W | Sets the priority level of the corresponding interrupt | | 1 | IPR1 | 1 | R/W | source. | | 0 | IPR0 | 1 | R/W | 000: Priority level 0 (lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (highest) | ## 5.3.4 IRQ Enable Register (IER) IER enables interrupt requests IRQ15, and IRQ11 to IRQ0. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|-------|-------|-------|--------|--------|-------|-------| | Bit Name | IRQ15E | _ | _ | _ | IRQ11E | IRQ10E | IRQ9E | IRQ8E | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |----------|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | IRQ15E | 0 | R/W | IRQ15 Enable | | | | | | The IRQ15 interrupt request is enabled when this bit is | | | | | | 1. IRQ15 is internally connected to the 32KOVI interrupt | | | | | | in the TM32K. | | 14 to 12 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------| | 11 | IRQ11E | 0 | R/W | IRQ11 Enable | | | | | | The IRQ11 interrupt request is enabled when this bit is 1. | | 10 | IRQ10E | 0 | R/W | IRQ10 Enable | | | | | | The IRQ10 interrupt request is enabled when this bit is 1. | | 9 | IRQ9E | 0 | R/W | IRQ9 Enable | | | | | | The IRQ9 interrupt request is enabled when this bit is 1. | | 8 | IRQ8E | 0 | R/W | IRQ8 Enable | | | | | | The IRQ8 interrupt request is enabled when this bit is 1. | | 7 | IRQ7E | 0 | R/W | IRQ7 Enable | | | | | | The IRQ7 interrupt request is enabled when this bit is 1. | | 6 | IRQ6E | 0 | R/W | IRQ6 Enable | | | | | | The IRQ6 interrupt request is enabled when this bit is 1. | | 5 | IRQ5E | 0 | R/W | IRQ5 Enable | | | | | | The IRQ5 interrupt request is enabled when this bit is 1. | | 4 | IRQ4E | 0 | R/W | IRQ4 Enable | | | | | | The IRQ4 interrupt request is enabled when this bit is 1. | | 3 | IRQ3E | 0 | R/W | IRQ3 Enable | | | | | | The IRQ3 interrupt request is enabled when this bit is 1. | | 2 | IRQ2E | 0 | R/W | IRQ2 Enable | | | | | | The IRQ2 interrupt request is enabled when this bit is 1. | | 1 | IRQ1E | 0 | R/W | IRQ1 Enable | | | | | | The IRQ1 interrupt request is enabled when this bit is 1. | | 0 | IRQ0E | 0 | R/W | IRQ0 Enable | | | | | | The IRQ0 interrupt request is enabled when this bit is 1. | #### 5.3.5 IRQ Sense Control Registers H and L (ISCRH, ISCRL) ISCRH and ISCRL select the source that generates an interrupt request from IRQ15, and IRQ11 to IRQ0 input. Upon changing the setting of ISCR, IRQnF (n = 0 to 11, and 15) in ISR is often set to 1 accidentally through an internal operation. In this case, an interrupt exception handling is executed if an IRQn interrupt request is enabled. In order to prevent such an accidental interrupt from occurring, the setting of ISCR should be changed while the IRQn interrupt is disabled, and then the IRQnF in ISR should be cleared to 0. #### ISCRH | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|---------|---------|---------|---------|--------|--------|--------|--------| | Bit Name | IRQ15SR | IRQ15SF | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | IRQ11SR | IRQ11SF | IRQ10SR | IRQ10SF | IRQ9SR | IRQ9SF | IRQ8SR | IRQ8SF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### ISCRL | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | IRQ7SR | IRQ7SF | IRQ6SR | IRQ6SF | IRQ5SR | IRQ5SF | IRQ4SR | IRQ4SF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | IRQ3SR | IRQ3SF | IRQ2SR | IRQ2SF | IRQ1SR | IRQ1SF | IRQ0SR | IRQ0SF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ## ISCRH | Bit | Bit Name | Initial<br>Value | R/W | Description | |---------|----------|------------------|-----|--------------------------------------------------------------------------------------------------| | | | | | Description | | 15 | IRQ15SR | 0 | R/W | IRQ15 Sense Control Rise<br>IRQ15 Sense Control Fall | | 14 | IRQ15SF | 0 | R/W | IRQ15 is used as the 32KOVI interrupt in the TM32K. IRQ15 is generated at falling edge of IRQ15. | | | | | | 00: Initial setting | | | | | | 01: Interrupt request generated at falling edge of IRQ15 | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | 13 to 8 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 7 | IRQ11SR | 0 | R/W | IRQ11 Sense Control Rise | | 6 | IRQ11SF | 0 | R/W | IRQ11 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ11 | | | | | | 01: Interrupt request generated at falling edge of IRQ11 | | | | | | 10: Interrupt request generated at rising edge of IRQ11 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ11 | | 5 | IRQ10SR | 0 | R/W | IRQ10 Sense Control Rise | | 4 | IRQ10SF | 0 | R/W | IRQ10 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ10 | | | | | | 01: Interrupt request generated at falling edge of IRQ10 | | | | | | 10: Interrupt request generated at rising edge of IRQ10 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ10 | | 3 | IRQ9SR | 0 | R/W | IRQ9 Sense Control Rise | | 2 | IRQ9SF | 0 | R/W | IRQ9 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ9 | | | | | | 01: Interrupt request generated at falling edge of IRQ9 | | | | | | 10: Interrupt request generated at rising edge of IRQ9 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ9 | | | | Initial | _ ~ | | |-----|----------|---------|-----|--------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | IRQ8SR | 0 | R/W | IRQ8 Sense Control Rise | | 0 | IRQ8SF | 0 | R/W | IRQ8 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ8 | | | | | | 01: Interrupt request generated at falling edge of IRQ8 | | | | | | 10: Interrupt request generated at rising edge of IRQ8 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ8 | #### • ISCRL | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | IRQ7SR | 0 | R/W | IRQ7 Sense Control Rise | | 14 | IRQ7SF | 0 | R/W | IRQ7 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ7 | | | | | | 01: Interrupt request generated at falling edge of IRQ7 | | | | | | 10: Interrupt request generated at rising edge of IRQ7 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ7 | | 13 | IRQ6SR | 0 | R/W | IRQ6 Sense Control Rise | | 12 | IRQ6SF | 0 | R/W | IRQ6 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ6 | | | | | | 01: Interrupt request generated at falling edge of IRQ6 | | | | | | 10: Interrupt request generated at rising edge of IRQ6 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ6 | | 11 | IRQ5SR | 0 | R/W | IRQ5 Sense Control Rise | | 10 | IRQ5SF | 0 | R/W | IRQ5 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ5 | | | | | | 01: Interrupt request generated at falling edge of IRQ5 | | | | | | 10: Interrupt request generated at rising edge of IRQ5 | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ5 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------| | 9 | IRQ4SR | 0 | R/W | IRQ4 Sense Control Rise | | 8 | IRQ4SF | 0 | R/W | IRQ4 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ4 | | | | | | 01: Interrupt request generated at falling edge of $\overline{\text{IRQ4}}$ | | | | | | 10: Interrupt request generated at rising edge of IRQ4 | | | | | | 11: Interrupt request generated at both falling and rising edges of $\overline{\text{IRQ4}}$ | | 7 | IRQ3SR | 0 | R/W | IRQ3 Sense Control Rise | | 6 | IRQ3SF | 0 | R/W | IRQ3 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ3 | | | | | | 01: Interrupt request generated at falling edge of IRQ3 | | | | | | 10: Interrupt request generated at rising edge of IRQ3 | | | | | | <ol> <li>Interrupt request generated at both falling and rising edges of IRQ3</li> </ol> | | 5 | IRQ2SR | 0 | R/W | IRQ2 Sense Control Rise | | 4 | IRQ2SF | 0 | R/W | IRQ2 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ2 | | | | | | 01: Interrupt request generated at falling edge of IRQ2 | | | | | | 10: Interrupt request generated at rising edge of IRQ2 | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ2</li> </ol> | | 3 | IRQ1SR | 0 | R/W | IRQ1 Sense Control Rise | | 2 | IRQ1SF | 0 | R/W | IRQ1 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of IRQ1 | | | | | | 01: Interrupt request generated at falling edge of IRQ1 | | | | | | 10: Interrupt request generated at rising edge of IRQ1 | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ1</li> </ol> | | 1 | IRQ0SR | 0 | R/W | IRQ0 Sense Control Rise | | 0 | IRQ0SF | 0 | R/W | IRQ0 Sense Control Fall | | | | | | 00: Interrupt request generated by low level of $\overline{\text{IRQ0}}$ | | | | | | 01: Interrupt request generated at falling edge of $\overline{\text{IRQ0}}$ | | | | | | 10: Interrupt request generated at rising edge of IRQ0 | | | | | | <ol> <li>Interrupt request generated at both falling and rising<br/>edges of IRQ0</li> </ol> | #### 5.3.6 IRQ Status Register (ISR) ISR is an IRQ15, and IRQ11 to IRQ0 interrupt request register. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-----------------|-----------------|------------|------------|------------|------------|------------|-----------------|------------| | Bit Name | IRQ15F | _ | _ | _ | IRQ11F | IRQ10F | IRQ9F | IRQ8F | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/W | R/W | R/W | R/(W)* | R/(W)* | R/(W)* | R/(W)* | | | | | | | | | | | | | _ | _ | _ | | _ | _ | | _ | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit<br>Bit Name | 7<br>IRQ7F | 6<br>IRQ6F | 5<br>IRQ5F | 4<br>IRQ4F | 3<br>IRQ3F | 2<br>IRQ2F | 1<br>IRQ1F | 0<br>IRQ0F | | | 7<br>IRQ7F<br>0 | | _ | | | | 1<br>IRQ1F<br>0 | | Note: \* Only 0 can be written, to clear the flag. The bit manipulation instructions or memory operation instructions should be used to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------| | 15 | IRQ15F | 0 | R/(W)* | [Setting condition] | | | | | | When the interrupt selected by ISCR occurs [Clearing conditions] | | | | | | <ul> <li>Writing 0 after reading IRQnF = 1 (n = 15)</li> </ul> | | | | | | <ul> <li>When IRQn interrupt exception handling is executed<br/>while falling-edge sensing is selected</li> </ul> | | 14 to 12 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|------------------------------------------------------------------------------------------------------| | | | | | · | | 11 | IRQ11F | 0 | R/(W)* | [Setting condition] | | 10 | IRQ10F | 0 | R/(W)* | <ul> <li>When the interrupt selected by ISCR occurs</li> </ul> | | 9 | IRQ9F | 0 | R/(W)* | [Clearing conditions] | | 8 | IRQ8F | 0 | R/(W)* | <ul> <li>Writing 0 after reading IRQnF = 1 (n = 11 to 0)</li> </ul> | | 7 | IRQ7F | 0 | R/(W)* | When interrupt exception handling is executed while | | 6 | IRQ6F | 0 | R/(W)* | low-level sensing is selected and IRQn input is high | | 5 | IRQ5F | 0 | R/(W)* | When IRQn interrupt exception handling is executed | | 4 | IRQ4F | 0 | R/(W)* | while falling-, rising-, or both-edge sensing is | | 3 | IRQ3F | 0 | R/(W)* | selected | | 2 | IRQ2F | 0 | R/(W)* | When the DTC is activated by an IRQn interrupt, and the DICE bit in MDB of the DTC is alwayed to 0. | | 1 | IRQ1F | 0 | R/(W)* | and the DISEL bit in MRB of the DTC is cleared to 0 | | 0 | IRQ0F | 0 | R/(W)* | | Note: \* Only 0 can be written, to clear the flag. #### 5.3.7 Software Standby Release IRQ Enable Register (SSIER) SSIER selects the IRQ interrupt used to leave software standby mode. The IRQ interrupt used to leave software standby mode should not be set as the DTC activation source. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|------|------|------|-------|-------|------|------| | Bit Name | SSI15 | _ | _ | _ | SSI11 | SSI10 | SSI9 | SSI8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | SSI7 | SSI6 | SSI5 | SSI4 | SSI3 | SSI2 | SSI1 | SSI0 | | DIL INAITIE | 3317 | 3310 | 3313 | 3314 | 3313 | 3312 | 3311 | 3310 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |----------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | SSI15 | 0 | R/W | Software Standby Release IRQ Setting | | | | | | This bit selects the IRQn interrupt used to leave software standby mode ( $n = 15$ ). | | | | | | 0: An IRQn request is not sampled in software standby mode | | | | | | <ol> <li>When an IRQn request occurs in software standby<br/>mode, this LSI leaves software standby mode after<br/>the oscillation settling time has elapsed</li> </ol> | | 14 to 12 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 11 | SSI11 | 0 | R/W | Software Standby Release IRQ Setting | | 10 | SSI10 | 0 | R/W | These bits select the IRQn interrupt used to leave | | 9 | SSI9 | 0 | R/W | software standby mode ( $n = 11 \text{ to } 0$ ). | | 8 | SSI8 | 0 | R/W | 0: An IRQn request is not sampled in software standby | | 7 | SSI7 | 0 | R/W | mode | | 6 | SSI6 | 0 | R/W | When an IRQn request occurs in software standby mode, this LSI leaves software standby mode after | | 5 | SSI5 | 0 | R/W | the oscillation settling time has elapsed | | 4 | SSI4 | 0 | R/W | - | | 3 | SSI3 | 0 | R/W | | | 2 | SSI2 | 0 | R/W | | | 1 | SSI1 | 0 | R/W | | | 0 | SSI0 | 0 | R/W | | ## 5.4 Interrupt Sources #### 5.4.1 External Interrupts There are thirteen external interrupts: NMI and IRQ11 to IRQ0. These interrupts can be used to leave software standby mode. #### (1) NMI Interrupts Nonmaskable interrupt request (NMI) is the highest-priority interrupt, and is always accepted by the CPU regardless of the interrupt control mode or the settings of the CPU interrupt mask bits. The NMIEG bit in INTCR selects whether an interrupt is requested at the rising or falling edge on the NMI pin. When an NMI interrupt is generated, the interrupt controller determines that an error has occurred, and performs the following procedure. - Sets the ERR bit of DTCCR in the DTC to 1. - Sets the ERRF bit of DMDR 0 in the DMAC to 1 - Clears the DTE bits of DMDRs for all channels in the DMAC to 0 to forcibly terminate transfer #### (2) IRQn Interrupts An IRQn interrupt is requested by a signal input on pins $\overline{IRQ11}$ to $\overline{IRQ0}$ . $\overline{IRQn}$ (n = 11 to 0) have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, on pins IRQn. - Enabling or disabling of interrupt requests IRQn can be selected by IER. - The interrupt priority can be set by IPR. - The status of interrupt requests IRQn is indicated in ISR. ISR flags can be cleared to 0 by software. The bit manipulation instructions and memory operation instructions should be used to clear the flag. Detection of IRQn interrupts is enabled through the P1ICR, P2ICR, and P5ICR register settings, and does not change regardless of the output setting. However, when a pin is used as an external interrupt input pin, the pin must not be used as an I/O pin for another function by clearing the corresponding DDR bit to 0. A block diagram of interrupts IRQn is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQn When the IRQ sensing control in ISCR is set to a low level of signal $\overline{IRQn}$ , the level of $\overline{IRQn}$ should be held low until an interrupt handling starts. Then set the corresponding input signal $\overline{IRQn}$ to high in the interrupt handling routine and clear the IRQnF to 0. Interrupts may not be executed when the corresponding input signal $\overline{IRQn}$ is set to high before the interrupt handling begins. #### 5.4.2 Internal Interrupts The sources for internal interrupts from on-chip peripheral modules have the following features: - For each on-chip peripheral module there are flags that indicate the interrupt request status, and enable bits that enable or disable these interrupts. They can be controlled independently. When the enable bit is set to 1, an interrupt request is issued to the interrupt controller. - The interrupt priority can be set by means of IPR. - The DTC and DMAC can be activated by a TPU, SCI, or other interrupt request. - The priority levels of DTC and DMAC activation can be controlled by the DTC and DMAC priority control functions. ## 5.5 Interrupt Exception Handling Vector Table Table 5.2 lists interrupt exception handling sources, vector address offsets, and interrupt priority. In the default priority order, a lower vector number corresponds to a higher priority. When interrupt control mode 2 is set, priority levels can be changed by setting the IPR contents. The priority for interrupt sources allocated to the same level in IPR follows the default priority, that is, they are fixed. Table 5.2 Interrupt Sources, Vector Address Offsets, and Interrupt Priority | Classification | Interrupt Source | Vector<br>Number | Vector<br>Address<br>Offset* | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | |----------------|-------------------------|------------------|------------------------------|------------------|----------|-------------------|--------------------| | External pin | NMI | 7 | H'001C | _ | High | _ | _ | | External pin | IRQ0 | 64 | H'0100 | IPRA14 to IPRA12 | <b>A</b> | 0 | _ | | | IRQ1 | 65 | H'0104 | IPRA10 to IPRA8 | - | 0 | _ | | | IRQ2 | 66 | H'0108 | IPRA6 to IPRA4 | - | 0 | _ | | | IRQ3 | 67 | H'010C | IPRA2 to IPRA0 | - | 0 | _ | | | IRQ4 | 68 | H'0110 | IPRB14 to IPRB12 | - | 0 | _ | | | IRQ5 | 69 | H'0114 | IPRB10 to IPRB8 | - | 0 | _ | | | IRQ6 | 70 | H'0118 | IPRB6 to IPRB4 | - | 0 | _ | | | IRQ7 | 71 | H'011C | IPRB2 to IPRB0 | - | 0 | _ | | | IRQ8 | 72 | H'0120 | IPRC14 to IPRC12 | - | 0 | _ | | | IRQ9 | 73 | H'0124 | IPRC10 to IPRC8 | - | 0 | _ | | | IRQ10 | 74 | H'0128 | IPRC6 to IPRC4 | - | 0 | _ | | | IRQ11 | 75 | H'012C | IPRC2 to IPRC0 | - | 0 | _ | | _ | Reserved for | 76 | H'0130 | _ | - | _ | _ | | | system use | 77 | H'0134 | _ | | _ | _ | | | | 78 | H'0138 | _ | | _ | _ | | TM32K | 32KOVI (IRQ15) | 79 | H'013C | IPRD2 to IPRD0 | - | _ | _ | | _ | Reserved for system use | 80 | H'0140 | _ | | _ | _ | | WDT | WOVI | 81 | H'0144 | IPRE10 to IPRE8 | Low | | _ | | Classification | Interrupt Source | Vector<br>Number | Vector<br>Address<br>Offset* | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | |--------------------|-------------------------|------------------|------------------------------|------------------|----------|-------------------|--------------------| | _ | Reserved for system use | 82 | H'0148 | _ | High | _ | _ | | Refresh controller | CMI | 83 | H'014C | IPRE2 to IPRE0 | | _ | _ | | _ | Reserved for | 84 | H'0150 | _ | • | _ | _ | | | system use | 85 | H'0154 | _ | | _ | _ | | A/D | ADI | 86 | H'0158 | IPRF10 to IPRF8 | - | 0 | 0 | | _ | Reserved for system use | 87 | H'015C | _ | - | _ | _ | | TPU_0 | TGI0A | 88 | H'0160 | IPRF6 to IPRF4 | • | 0 | 0 | | | TGI0B | 89 | H'0164 | _ | | 0 | _ | | | TGI0C | 90 | H'0168 | _ | | 0 | _ | | | TGI0D | 91 | H'016C | _ | | 0 | _ | | | TCI0V | 92 | H'0170 | _ | | _ | _ | | TPU_1 | TGI1A | 93 | H'0174 | IPRF2 to IPRF0 | - | 0 | 0 | | | TGI1B | 94 | H'0178 | _ | | 0 | _ | | | TCI1V | 95 | H'017C | _ | | _ | _ | | | TCI1U | 96 | H'0180 | _ | | _ | _ | | TPU_2 | TGI2A | 97 | H'0184 | IPRG14 to IPRG12 | - | 0 | 0 | | | TGI2B | 98 | H'0188 | _ | | 0 | _ | | | TCI2V | 99 | H'018C | _ | | _ | _ | | | TCI2U | 100 | H'0190 | _ | | _ | _ | | TPU_3 | TGI3A | 101 | H'0194 | IPRG10 to IPRG8 | | 0 | 0 | | | TGI3B | 102 | H'0198 | _ | | 0 | _ | | | TGI3C | 103 | H'019C | _ | | 0 | _ | | | TGI3D | 104 | H'01A0 | _ | | 0 | _ | | | TCI3V | 105 | H'01A4 | _ | | _ | _ | | TPU_4 | TGI4A | 106 | H'01A8 | IPRG6 to IPRG4 | | 0 | 0 | | | TGI4B | 107 | H'01AC | _ | | 0 | _ | | | TCI4V | 108 | H'01B0 | _ | | _ | _ | | | TCI4U | 109 | H'01B4 | _ | Low | _ | _ | | Classification | Interrupt Source | Vector<br>Number | Vector<br>Address<br>Offset* | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | |----------------|------------------|------------------|------------------------------|------------------|----------|-------------------|--------------------| | TPU_5 | TGI5A | 110 | H'01B8 | IPRG2 to IPRG0 | High | 0 | 0 | | | TGI5B | 111 | H'01BC | _ | <b>A</b> | 0 | _ | | | TCI5V | 112 | H'01C0 | _ | | _ | _ | | | TCI5U | 113 | H'01C4 | _ | | _ | _ | | | Reserved for | 114 | H'01C8 | _ | | | _ | | | system use | 115 | H'01CC | _ | | _ | _ | | TMR_0 | CMI0A | 116 | H'01D0 | IPRH14 to IPRH12 | | 0 | _ | | | CMI0B | 117 | H'01D4 | _ | | 0 | _ | | | OV0I | 118 | H'01D8 | _ | | _ | _ | | TMR_1 | CMI1A | 119 | H'01DC | IPRH10 to IPRH8 | | 0 | _ | | | CMI1B | 120 | H'01E0 | _ | | 0 | _ | | | OV1I | 121 | H'01E4 | _ | | _ | _ | | TMR_2 | CMI2A | 122 | H'01E8 | IPRH6 to IPRH4 | - | 0 | _ | | | CMI2B | 123 | H'01EC | _ | | 0 | _ | | | OV2I | 124 | H'01F0 | _ | | _ | _ | | TMR_3 | СМІЗА | 125 | H'01F4 | IPRH2 to IPRH0 | - | 0 | _ | | | СМІЗВ | 126 | H'01F8 | _ | | 0 | _ | | | OV3I | 127 | H'01FC | _ | | _ | _ | | DMAC | DMTEND0 | 128 | H'0200 | IPRI14 to IPRI12 | - | 0 | _ | | | DMTEND1 | 129 | H'0204 | IPRI10 to IPRI8 | - | 0 | _ | | | DMTEND2 | 130 | H'0208 | IPRI6 to IPRI4 | - | 0 | _ | | | DMTEND3 | 131 | H'020C | IPRI2 to IPRI0 | - | 0 | _ | | _ | Reserved for | 132 | H'0210 | _ | - | _ | _ | | | system use | 133 | H'0214 | _ | | _ | _ | | | | 134 | H'0218 | _ | | _ | _ | | | | 135 | H'021C | _ | | _ | _ | | DMAC | DMEEND0 | 136 | H'0220 | IPRK14 to IPRK12 | | 0 | _ | | | DMEEND1 | 137 | H'0224 | _ | | 0 | _ | | | DMEEND2 | 138 | H'0228 | _ | | 0 | _ | | | DMEEND3 | 139 | H'022C | _ | Low | 0 | _ | | Classification | Interrupt Source | Vector<br>Number | Vector<br>Address<br>Offset* | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | |----------------|-------------------------|------------------|------------------------------|------------------|------------------|-------------------|--------------------| | _ | Reserved for | 140 | H'0230 | _ | High | _ | _ | | | system use | 141 | H'0234 | _ | $\blacktriangle$ | _ | _ | | | | 142 | H'0238 | _ | | _ | _ | | | | 143 | H'023C | _ | | _ | _ | | SCI_0 | ERI0 | 144 | H'0240 | IPRK6 to IPRK4 | - | _ | _ | | | RXI0 | 145 | H'0244 | _ | | 0 | 0 | | | TXI0 | 146 | H'0248 | _ | | 0 | 0 | | | TEI0 | 147 | H'024C | _ | | _ | _ | | SCI_1 | ERI1 | 148 | H'0250 | IPRK2 to IPRK0 | - | _ | _ | | | RXI1 | 149 | H'0254 | _ | | 0 | 0 | | | TXI1 | 150 | H'0258 | _ | | 0 | 0 | | | TEI1 | 151 | H'025C | _ | | _ | _ | | SCI_2 | ERI2 | 152 | H'0260 | IPRL14 to IPRL12 | - | _ | _ | | | RXI2 | 153 | H'0264 | <del>_</del> | | 0 | 0 | | | TXI2 | 154 | H'0268 | <del>_</del> | | 0 | 0 | | | TEI2 | 155 | H'026C | _ | | _ | _ | | _ | Reserved for | 156 | H'0270 | _ | - | _ | _ | | | system use | 157 | H'0274 | <del>_</del> | | _ | _ | | | | 158 | H'0278 | <del>_</del> | | _ | _ | | | | 159 | H'027C | _ | | _ | _ | | SCI_4 | ERI4 | 160 | H'0280 | IPRL6 to IPRL4 | - | _ | _ | | | RXI4 | 161 | H'0284 | _ | | 0 | 0 | | | TXI4 | 162 | H'0288 | _ | | 0 | 0 | | | TEI4 | 163 | H'028C | <del>_</del> | | _ | _ | | | Reserved for system use | 164<br> <br>215 | H'0290<br> <br>H'035C | _ | Low | | _<br> <br> - | | Classification | Interrupt Source | Vector<br>Number | Vector<br>Address<br>Offset* | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | |----------------|-------------------------|------------------|------------------------------|------------------|----------|-------------------|--------------------| | IIC2 | IICI0 | 216 | H'0360 | IPRQ6 to IPRQ4 | High | _ | _ | | | Reserved for system use | 217 | H'0364 | _ | <b>A</b> | _ | _ | | | IICI1 | 218 | H'0368 | _ | | _ | _ | | | Reserved for system use | 219 | H'036C | _ | | _ | _ | | SCI_5 | RXI5 | 220 | H'0370 | IPRQ2 to IPRQ0 | - | _ | 0 | | | TXI5 | 221 | H'0374 | _ | | _ | 0 | | | ERI5 | 222 | H'0378 | _ | | _ | _ | | | TEI5 | 223 | H'037C | _ | | _ | _ | | SCI_6 | RXI6 | 224 | H'0380 | IPRR14 to IPRR12 | - | _ | 0 | | | TXI6 | 225 | H'0384 | _ | | _ | 0 | | | ERI6 | 226 | H'0388 | _ | | _ | _ | | | TEI6 | 227 | H'038C | _ | | _ | _ | | TMR_4 | CMIA4 or CMIB4 | 228 | H'0390 | IPRR10 to IPRR8 | - | _ | _ | | TMR_5 | CMIA5 or CMIB5 | 229 | H'0394 | _ | | _ | _ | | TMR_6 | CMIA6 or CMIB6 | 230 | H'0398 | _ | | _ | _ | | TMR_7 | CMIA7 or CMIB7 | 231 | H'039C | _ | | _ | _ | | USB | USBINTN0 | 232 | H'03A0 | IPRR6 to IPRR4 | - | _ | 0 | | | USBINTN1 | 233 | H'03A4 | _ | | _ | 0 | | | USBINTN2 | 234 | H'03A8 | _ | | _ | _ | | | USBINTN3 | 235 | H'03AC | _ | | _ | _ | | _ | Reserved for | 236 | H'03B0 | IPRR2 to IPRR0 | - | _ | _ | | | system use | 237 | H'03B4 | _ | | _ | _ | | USB | resume | 238 | H'03B8 | _ | | _ | _ | | _ | Reserved for system use | 239<br> <br>255 | H'03BC<br> <br>H'03FC | _ | Low | _<br>_<br>_ | _ | Note: \* Lower 16 bits of the start address in advanced, middle, and maximum modes. #### 5.6 Interrupt Control Modes and Interrupt Operation The interrupt controller has two interrupt control modes: interrupt control mode 0 and interrupt control mode 2. Interrupt operations differ depending on the interrupt control mode. The interrupt control mode is selected by INTCR. Table 5.3 shows the differences between interrupt control mode 0 and interrupt control mode 2. **Table 5.3** Interrupt Control Modes | Interrupt<br>Control<br>Mode | Priority<br>Setting<br>Register | Interrupt<br>Mask Bit | Description | |------------------------------|---------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Default | I | The priority levels of the interrupt sources are fixed default settings. The interrupts except for NMI is masked by the I bit. | | 2 | IPR | I2 to I0 | Eight priority levels can be set for interrupt sources except for NMI with IPR. 8-level interrupt mask control is performed by bits I2 to I0. | #### 5.6.1 Interrupt Control Mode 0 In interrupt control mode 0, interrupt requests except for NMI are masked by the I bit in CCR of the CPU. Figure 5.3 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt request occurs when the corresponding interrupt enable bit is set to 1, the interrupt request is sent to the interrupt controller. - 2. If the I bit in CCR is set to 1, NMI is accepted, and other interrupt requests are held pending. If the I bit is cleared to 0, an interrupt request is accepted. - 3. For multiple interrupt requests, the interrupt controller selects the interrupt request with the highest priority, sends the request to the CPU, and holds other interrupt requests pending. - 4. When the CPU accepts the interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC and CCR contents are saved to the stack area during the interrupt exception handling. The PC contents saved on the stack is the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. 7. The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.3 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 #### 5.6.2 Interrupt Control Mode 2 In interrupt control mode 2, interrupt requests except for NMI are masked by comparing the interrupt mask level (I2 to I0 bits) in EXR of the CPU and the IPR setting. There are eight levels in mask control. Figure 5.4 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt request occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - 2. For multiple interrupt requests, the interrupt controller selects the interrupt request with the highest priority according to the IPR setting, and holds other interrupt requests pending. If multiple interrupt requests have the same priority, an interrupt request is selected according to the default setting shown in table 5.2. - 3. Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. When the interrupt request does not have priority over the mask level set, it is held pending, and only an interrupt request with a priority over the interrupt mask level is accepted. - 4. When the CPU accepts an interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC, CCR, and EXR contents are saved to the stack area during interrupt exception handling. The PC saved on the stack is the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority of the accepted interrupt. If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.4 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 #### 5.6.3 Interrupt Exception Handling Sequence Figure 5.5 shows the interrupt exception handling sequence. The example is for the case where interrupt control mode 0 is set in maximum mode, and the program area and stack area are in on-chip memory. Figure 5.5 Interrupt Exception Handling #### **5.6.4** Interrupt Response Times Table 5.4 shows interrupt response times – the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The symbols for execution states used in table 5.4 are explained in table 5.5. This LSI is capable of fast word transfer to on-chip memory, so allocating the program area in on-chip ROM and the stack area in on-chip RAM enables high-speed processing. **Table 5.4 Interrupt Response Times** | | Normal Mode*5 | | <b>Advanced Mode</b> | | Maximum Mode*5 | | |-----------------------------------------------------------------|---------------------------------------------------|--------------------------------|---------------------------------------------------|--------------------------------|--------------------------------|--------------------------------| | Execution State | Interrupt<br>Control<br>Mode 0 | Interrupt<br>Control<br>Mode 2 | Interrupt<br>Control<br>Mode 0 | Interrupt<br>Control<br>Mode 2 | Interrupt<br>Control<br>Mode 0 | Interrupt<br>Control<br>Mode 2 | | Interrupt priority determination*1 | | | ; | 3 | | · | | Number of states until executing instruction ends* <sup>2</sup> | | | 1 to 19 | 9 + 2·S <sub>1</sub> | | | | PC, CCR, EXR stacking | S <sub>K</sub> to 2⋅S <sub>K</sub> * <sup>6</sup> | 2.S <sub>κ</sub> | S <sub>κ</sub> to 2⋅S <sub>κ</sub> * <sup>6</sup> | 2.S <sub>κ</sub> | 2.S <sub>κ</sub> | 2.S <sub>K</sub> | | Vector fetch | | | ( | S <sub>h</sub> | | | | Instruction fetch*3 | | | 2 | ·S <sub>ı</sub> | | | | Internal processing*4 | | | | 2 | | | | Total (using on-chip memory) | 10 to 31 | 11 to 31 | 10 to 31 | 11 to 31 | 11 to 31 | 11 to 31 | Notes: 1. Two states for an internal interrupt. - 2. In the case of the MULXS or DIVXS instruction - 3. Prefetch after interrupt acceptance or for an instruction in the interrupt handling routine. - 4. Internal operation after interrupt acceptance or after vector fetch - 5. Not available in this LSI. - 6. When setting the SP value to 4n, the interrupt response time is $S_{\kappa}$ ; when setting to 4n + 2, the interrupt response time is $2 \cdot S_{\kappa}$ . **Table 5.5** Number of Execution States in Interrupt Handling Routine #### **Object of Access** | | | External Device | | | | | | |----------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--|--| | | | | -Bit Bus | 16-Bit Bus | | | | | Symbol | On-Chip<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | | | Vector fetch S <sub>h</sub> | 1 | 8 | 12 + 4m | 4 | 6 + 2m | | | | Instruction fetch S <sub>1</sub> | 1 | 4 | 6 + 2m | 2 | 3 + m | | | | Stack manipulation $S_{\kappa}$ | 1 | 8 | 12 + 4m | 4 | 6 + 2m | | | [Legend] m: Number of wait cycles in an external device access. #### 5.6.5 DTC and DMAC Activation by Interrupt The DTC and DMAC can be activated by an interrupt. In this case, the following options are available: - Interrupt request to the CPU - Activation request to the DTC - Activation request to the DMAC - Combination of the above For details on interrupt requests that can be used to activate the DTC and DMAC, see table 5.2, section 7, DMA Controller (DMAC), and section 8, Data Transfer Controller (DTC). Figure 5.6 shows a block diagram of the DTC, DMAC, and interrupt controller. Figure 5.6 Block Diagram of DTC, DMAC, and Interrupt Controller #### (1) Selection of Interrupt Sources The activation source for each DMAC channel is selected by DMRSR. The selected activation source is input to the DMAC through the select circuit. When transfer by an on-chip module interrupt is enabled (DTF1 = 1, DTF0 = 0, and DTE = 1 in DMDR) and the DTA bit in DMDR is set to 1, the interrupt source selected for the DMAC activation source is controlled by the DMAC and cannot be used as a DTC activation source or CPU interrupt source. Interrupt sources that are not controlled by the DMAC are set for DTC activation sources or CPU interrupt sources by the DTCE bit in DTCERA to DTCERH of the DTC. Specifying the DISEL bit in MRB of the DTC generates an interrupt request to the CPU by clearing the DTCE bit to 0 after the individual DTC data transfer. Note that when the DTC performs a predetermined number of data transfers and the transfer counter indicates 0, an interrupt request is made to the CPU by clearing the DTCE bit to 0 after the DTC data transfer. When the same interrupt source is set as both the DTC and DMAC activation source and CPU interrupt source, the DTC and DMAC must be given priority over the CPU. If the IPSETE bit in CPUPCR is set to 1, the priority is determined according to the IPR setting. Therefore, the CPUP setting or the IPR setting corresponding to the interrupt source must be set to lower than or equal to the DTCP and DMAP setting. If the CPU is given priority over the DTC or DMAC, the DTC or DMAC may not be activated, and the data transfer may not be performed. #### (2) Priority Determination The DTC activation source is selected according to the default priority, and the selection is not affected by its mask level or priority level. For respective priority levels, see table 8.1, Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs. #### (3) Operation Order If the same interrupt is selected as both the DTC activation source and CPU interrupt source, the CPU interrupt exception handling is performed after the DTC data transfer. If the same interrupt is selected as the DTC or DMAC activation source or CPU interrupt source, respective operations are performed independently. Table 5.6 lists the selection of interrupt sources and interrupt source clear control by setting the DTA bit in DMDR of the DMAC, the DTCE bit in DTCERA to DTCERH of the DTC, and the DISEL bit in MRB of the DTC. **Table 5.6** Interrupt Source Selection and Clear Control | DMAC Setting | D | TC Setting | Interrupt Source Selection/Clear Control | | | | |--------------|------|------------|------------------------------------------|-----------|-----|--| | DTA | DTCE | DISEL | DMAC | DTC | CPU | | | 0 | 0 | * | 0 | Х | | | | | 1 | 0 | 0 | $\sqrt{}$ | Х | | | | | 1 | 0 | 0 | | | | 1 | * | * | V | Х | X | | #### [Legend] - √: The corresponding interrupt is used. The interrupt source is cleared. (The interrupt source flag must be cleared in the CPU interrupt handling routine.) - O: The corresponding interrupt is used. The interrupt source is not cleared. - X: The corresponding interrupt is not available. - \*: Don't care. #### (4) Usage Note The interrupt sources of the SCI, and A/D converter are cleared according to the setting shown in table 5.6, when the DTC or DMAC reads/writes the prescribed register. To initiate multiple channels for the DTC with the same interrupt, the same priority (DTCP = DMAP) should be assigned. #### 5.7 **CPU Priority Control Function Over DTC and DMAC** The interrupt controller has a function to control the priority among the DTC, DMAC, and the CPU by assigning different priority levels to the DTC, DMAC, and CPU. Since the priority level can automatically be assigned to the CPU on an interrupt occurrence, it is possible to execute the CPU interrupt exception handling prior to the DTC or DMAC transfer. The priority level of the CPU is assigned by bits CPUP2 to CPUP0 in CPUPCR. The priority level of the DTC is assigned by bits DTCP2 to DTCP0 in CPUPCR. The priority level of the DMAC is assigned by bits DMAP2 to DMAP0 in DMDR for each channel. The priority control function over the DTC and DMAC is enabled by setting the CPUPCE bit in CPUPCR to 1. When the CPUPCE bit is 1, the DTC and DMAC activation sources are controlled according to the respective priority levels. The DTC activation source is controlled according to the priority level of the CPU indicated by bits CPUP2 to CPUP0 and the priority level of the DTC indicated by bits DTCP2 to DTCP0. If the CPU has priority, the DTC activation source is held. The DTC is activated when the condition by which the activation source is held is cancelled (CPUPCE = 1 and value of bits CPUP2 to CPUP0 is greater than that of bits DTCP2 to DTCP0). The priority level of the DTC is assigned by the DTCP2 to DTCP0 bits regardless of the activation source. For the DMAC, the priority level can be specified for each channel. The DMAC activation source is controlled according to the priority level of each DMAC channel indicated by bits DMAP2 to DMAP0 and the priority level of the CPU. If the CPU has priority, the DMAC activation source is held. The DMAC is activated when the condition by which the activation source is held is cancelled (CPUPCE = 1 and value of bits CPUP2 to CPUP0 is greater than that of bits DMAP2 to DMAP0). If different priority levels are specified for channels, the channels of the higher priority levels continue transfer and the activation sources for the channels of lower priority levels than that of the CPU are held. There are two methods for assigning the priority level to the CPU by the IPSETE bit in CPUPCR. Setting the IPSETE bit to 1 enables a function to automatically assign the value of the interrupt mask bit of the CPU to the CPU priority level. Clearing the IPSETE bit to 0 disables the function to automatically assign the priority level. Therefore, the priority level is assigned directly by software rewriting bits CPUP2 to CPUP0. Even if the IPSETE bit is 1, the priority level of the CPU is software assignable by rewriting the interrupt mask bit of the CPU (I bit in CCR or I2 to I0 bits in EXR). The priority level which is automatically assigned when the IPSETE bit is 1 differs according to the interrupt control mode. In interrupt control mode 0, the I bit in CCR of the CPU is reflected in bit CPUP2. Bits CPUP1 and CPUP0 are fixed 0. In interrupt control mode 2, the values of bits I2 to I0 in EXR of the CPU are reflected in bits CPUP2 to CPUP0. Table 5.7 shows the CPU priority control. **Table 5.7 CPU Priority Control** | Interrupt | | | | Control Status | | | |-----------------|-----------------------|-----------------------|------------------|----------------|----------------------------|--| | Control<br>Mode | Interrupt<br>Priority | Interrupt<br>Mask Bit | IPSETE in CPUPCR | CPUP2 to CPUP0 | Updating of CPUP2 to CPUP0 | | | 0 | Default | I = any | 0 | B'111 to B'000 | Enabled | | | | | I = 0 | 1 | B'000 | Disabled | | | | | I = 1 | _ | B'100 | _ | | | 2 | IPR setting | 12 to 10 | 0 | B'111 to B'000 | Enabled | | | | | | 1 | I2 to I0 | Disabled | | Table 5.8 shows a setting example of the priority control function over the DTC and DMAC and the transfer request control state. A priority level can be independently set to each DMAC channel, but the table only shows one channel for example. Transfers through the DMAC channels can be separately controlled by assigning different priority levels for channels. Table 5.8 Example of Priority Control Function Setting and Control State | Interrupt Control | CPUPCE in | CPUP2 to | DTCP2 to | DMAP2 to | Transfer Request Control State | | | |-------------------|-----------|----------|----------|----------|--------------------------------|---------|--| | Mode | CPUPCR | CPUP0 | DTCP0 | DMAP0 | DTC | DMAC | | | 0 | 0 | Any | Any | Any | Enabled | Enabled | | | | 1 | B'000 | B'000 | B'000 | Enabled | Enabled | | | | | B'100 | B'000 | B'000 | Masked | Masked | | | | | B'100 | B'000 | B'011 | Masked | Masked | | | | | B'100 | B'111 | B'101 | Enabled | Enabled | | | | | B'000 | B'111 | B'101 | Enabled | Enabled | | | 2 | 0 | Any | Any | Any | Enabled | Enabled | | | | 1 | B'000 | B'000 | B'000 | Enabled | Enabled | | | | | B'000 | B'011 | B'101 | Enabled | Enabled | | | | | B'011 | B'011 | B'101 | Enabled | Enabled | | | | | B'100 | B'011 | B'101 | Masked | Enabled | | | | | B'101 | B'011 | B'101 | Masked | Enabled | | | | | B'110 | B'011 | B'101 | Masked | Masked | | | | | B'111 | B'011 | B'101 | Masked | Masked | | | | | B'101 | B'011 | B'101 | Masked | Enabled | | | | | B'101 | B'110 | B'101 | Enabled | Enabled | | ### 5.8 Usage Notes #### 5.8.1 Conflict between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to mask the interrupt, the masking becomes effective after execution of the instruction. When an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request with priority over that interrupt, interrupt exception handling will be executed for the interrupt with priority, and another interrupt will be ignored. The same also applies when an interrupt source flag is cleared to 0. Figure 5.7 shows an example in which the TCIEV bit in TIER of the TPU is cleared to 0. The above conflict will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. Figure 5.7 Conflict between Interrupt Generation and Disabling Similarly, when an interrupt is requested immediately before the DTC enable bit is changed to activate the DTC, DTC activation and the interrupt exception handling by the CPU are both executed. When changing the DTC enable bit, make sure that an interrupt is not requested. #### **5.8.2** Instructions that Disable Interrupts Instructions that disable interrupts immediately after execution are LDC, ANDC, ORC, and XORC. After any of these instructions is executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. #### 5.8.3 Times when Interrupts are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction, and for a period of writing to the registers of the interrupt controller. #### 5.8.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B and the EEPMOV.W instructions. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the transfer is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at the end of the individual transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 ## 5.8.5 Interrupts during Execution of MOVMD and MOVSD Instructions With the MOVMD or MOVSD instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at the end of the individual transfer cycle. The PC value saved on the stack in this case is the address of the MOVMD or MOVSD instruction. The transfer of the remaining data is resumed after returning from the interrupt handling routine. ### **5.8.6** Interrupts of Peripheral Modules To clear an interrupt source flag by the CPU using an interrupt function of a peripheral module, the flag must be read from after clearing within the interrupt processing routine. This makes the request signal synchronized with the peripheral module clock. For details, refer to section 22.6.1, Notes on Clock Pulse Generator. # Section 6 Bus Controller (BSC) This LSI has an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus controller also has a bus arbitration function, and controls the operation of the internal bus masters; CPU, DMAC, and DTC. #### **6.1** Features Manages external address space in area units Manages the external address space divided into eight areas Chip select signals ( $\overline{CS0}$ to $\overline{CS7}$ ) can be output for each area Bus specifications can be set independently for each area 8-bit access or 16-bit access can be selected for each area Burst ROM, byte control SRAM, or address/data multiplexed I/O interface can be set An endian conversion function is provided to connect a device of little endian Basic bus interface This interface can be connected to the SRAM and ROM 2-state access or 3-state access can be selected for each area Program wait cycles can be inserted for each area Wait cycles can be inserted by the $\overline{WAIT}$ pin. Extension cycles can be inserted while $\overline{CSn}$ is asserted for each area (n = 0 to 7) The negation timing of the read strobe signal $(\overline{RD})$ can be modified • Byte control SRAM interface Byte control SRAM interface can be set for areas 0 to 7 The SRAM that has a byte control pin can be directly connected Burst ROM interface Burst ROM interface can be set for areas 0 and 1 Burst ROM interface parameters can be set independently for areas 0 and 1 • Address/data multiplexed I/O interface Address/data multiplexed I/O interface can be set for areas 3 to 7 #### DRAM interface DRAM interface is available as area 2 Row/column address-multiplexed output (8, 9, 10, or 11 bits) Two CAS signals control byte accesses for 16-bit data bus device CAS assertion period can be extended by a program wait and a pin wait Burst access can be performed in fast page mode Tp cycle for ensuring a RAS precharge time can be inserted CAS-before-RAS refresh (CBR refresh) and self refresh are selectable #### Synchronous DRAM interface Synchronous DRAM interface is available as area 2 Row/column address-multiplexed output (8, 9, 10, or 11 bits) DQM signals control byte access for 16-bit data bus device Auto refresh and self refresh are selectable CAS latency can be selected from 2 to 4 #### • Idle cycle insertion Idle cycles can be inserted between external read accesses to different areas Idle cycles can be inserted before the external write access after an external read access Idle cycles can be inserted before the external read access after an external write access Idle cycles can be inserted before the external access after a DMAC single address transfer (write access) #### • Write buffer function External write cycles and internal accesses can be executed in parallel Write accesses to the on-chip peripheral module and on-chip memory accesses can be executed in parallel DMAC single address transfers and internal accesses can be executed in parallel - External bus release function - Bus arbitration function Includes a bus arbiter that arbitrates bus mastership among the CPU, DMAC, DTC, and external bus master #### Multi-clock function The internal peripheral functions can be operated in synchronization with the peripheral module clock ( $P\phi$ ). Accesses to the external address space can be operated in synchronization with the external bus clock ( $B\phi$ ). • The bus start $(\overline{BS})$ and read/write $(RD/\overline{WR})$ signals can be output. A block diagram of the bus controller is shown in figure 6.1. Figure 6.1 Block Diagram of Bus Controller ## **6.2** Register Descriptions The bus controller has the following registers. - Bus width control register (ABWCR) - Access state control register (ASTCR) - Wait control register A (WTCRA) - Wait control register B (WTCRB) - Read strobe timing control register (RDNCR) - CS assertion period control register (CSACR) - Idle control register (IDLCR) - Bus control register 1 (BCR1) - Bus control register 2 (BCR2) - Endian control register (ENDIANCR) - SRAM mode control register (SRAMCR) - Burst ROM interface control register (BROMCR) - Address/data multiplexed I/O control register (MPXCR) - DRAM control register (DRAMCR) - DRAM access control register (DRACCR) - Synchronous DRAM control register (SDCR) - Refresh control register (REFCR) - Refresh timer counter (RTCNT) - Refresh time constant register (RTCOR) ### **6.2.1** Bus Width Control Register (ABWCR) ABWCR specifies the data bus width for each area in the external address space. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|----------|-------|----------|-------|-------|-------|-------|-------| | Bit Name | ABWH7 | ABWH6 | ABWH5 | ABWH4 | ABWH3 | ABWH2 | ABWH1 | ABWH0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1/0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DIL . | <u>'</u> | 0 | <u> </u> | 7 | 0 | | ' | | | Bit Name | ABWL7 | ABWL6 | ABWL5 | ABWL4 | ABWL3 | ABWL2 | ABWL1 | ABWL0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W Note: \* Initial value at 16-bit bus initiation is H'FEFF, and that at 8-bit bus initiation is H'FFFF. | | | Initial | | | _ | | |-----|----------|---------|-----|-----------|---------|----------------------------------------------| | Bit | Bit Name | Value*1 | R/W | Descripti | ion | | | 15 | ABWH7 | 1 | R/W | Area 7 to | 0 Bus V | Vidth Control | | 14 | ABWH6 | 1 | R/W | | | whether the corresponding area is to be | | 13 | ABWH5 | 1 | R/W | • | | oit access space or 16-bit access space. | | 12 | ABWH4 | 1 | R/W | ABWHn | ABWL | n (n = 7 to 0) | | 11 | ABWH3 | 1 | R/W | × | 0: | Setting prohibited | | 10 | ABWH2 | 1 | R/W | 0 | 1: | Area n is designated as 16-bit | | 9 | ABWH1 | 1 | R/W | _ | 4. | access space | | 8 | ABWL0 | 1/0 | R/W | ı | 1: | Area n is designated as 8-bit access space*2 | | 7 | ABWL7 | 1 | R/W | | | opus. | | 6 | ABWL6 | 1 | R/W | | | | | 5 | ABWL5 | 1 | R/W | | | | | 4 | ABWL4 | 1 | R/W | | | | | 3 | ABWL3 | 1 | R/W | | | | | 2 | ABWL2 | 1 | R/W | | | | | 1 | ABWL1 | 1 | R/W | | | | | 0 | ABWL0 | 1 | R/W | | | | #### [Legend] x: Don't care Notes: 1. Initial value at 16-bit bus initiation is H'FEFF, and that at 8-bit bus initiation is H'FFFF. 2. An address space specified as byte control SRAM interface must not be specified as 8-bit access space. ### 6.2.2 Access State Control Register (ASTCR) ASTCR designates each area in the external address space as either 2-state access space or 3-state access space and enables/disables wait cycle insertion. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | _ | | | _ | | | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------| | 15 | AST7 | 1 | R/W | Area 7 to 0 Access State Control | | 14 | AST6 | 1 | R/W | These bits select whether the corresponding area is to be | | 13 | AST5 | 1 | R/W | designated as 2-state access space or 3-state access | | 12 | AST4 | 1 | R/W | space. Wait cycle insertion is enabled or disabled at the same time. | | 11 | AST3 | 1 | R/W | 0: Area n is designated as 2-state access space | | 10 | AST2 | 1 | R/W | Wait cycle insertion in area n access is disabled | | 9 | AST1 | 1 | R/W | 1: Area n is designated as 3-state access space | | 8 | AST0 | 1 | R/W | Wait cycle insertion in area n access is enabled | | | | | | (n = 7 to 0) | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | ## **6.2.3** Wait Control Registers A and B (WTCRA, WTCRB) WTCRA and WTCRB select the number of program wait cycles for each area in the external address space. | <ul><li>WTCRA</li></ul> | | | | | | | | | |-------------------------|----|-----|-----|-----|----|-----|-----|-----| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | _ | W72 | W71 | W70 | _ | W62 | W61 | W60 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | W52 | W51 | W50 | _ | W42 | W41 | W40 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | • WTCRB | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | _ | W32 | W31 | W30 | _ | W22 | W21 | W20 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | W12 | W11 | W10 | | W02 | W01 | W00 | | Initial Value | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | R/W | R | R/W | R/W | R/W | R | R/W | R/W | R/W | ### • WTCRA | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|------------|------------------|------------|---------------------------------------------------------------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 14 | W72 | 1 | R/W | Area 7 Wait Control 2 to 0 | | 13<br>12 | W71<br>W70 | 1<br>1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 7 while bit AST7 in ASTCR is 1. | | 12 | ***** | • | 1000 | 000: Program wait cycle not inserted | | | | | | 001: 1 program wait cycle inserted | | | | | | 010: 2 program wait cycles inserted | | | | | | 011: 3 program wait cycles inserted | | | | | | 100: 4 program wait cycles inserted | | | | | | 101: 5 program wait cycles inserted | | | | | | 110: 6 program wait cycles inserted | | | | | | 111: 7 program wait cycles inserted | | 11 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 10 | W62 | 1 | R/W | Area 6 Wait Control 2 to 0 | | 9 | W61<br>W60 | 1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 6 while bit AST6 in ASTCR is 1. | | - | | - | | 000: Program wait cycle not inserted | | | | | | 001: 1 program wait cycle inserted | | | | | | 010: 2 program wait cycles inserted | | | | | | 011: 3 program wait cycles inserted | | | | | | 100: 4 program wait cycles inserted | | | | | | 101: 5 program wait cycles inserted | | | | | | 110: 6 program wait cycles inserted | | | | | | 111: 7 program wait cycles inserted | | 7 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | |-----|------------|------------------|------------|---------------------------------------------------------------------------------------------------------|--|--|--|--| | 6 | W52 | 1 | R/W | Area 5 Wait Control 2 to 0 | | | | | | 5 | W51<br>W50 | 1<br>1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 5 while bit AST5 in ASTCR is 1. | | | | | | 4 | WOU | ı | m/ vv | 000: Program cycle wait not inserted | | | | | | | | | | 001: 1 program wait cycle inserted | | | | | | | | | | 010: 2 program wait cycles inserted | | | | | | | | | | 011: 3 program wait cycles inserted | | | | | | | | | | 100: 4 program wait cycles inserted | | | | | | | | | | 101: 5 program wait cycles inserted | | | | | | | | | | 110: 6 program wait cycles inserted | | | | | | | | | | 111: 7 program wait cycles inserted | | | | | | 3 | _ | 0 | R | Reserved | | | | | | | | | | This is a read-only bit and cannot be modified. | | | | | | 2 | W42 | 1 | R/W | Area 4 Wait Control 2 to 0 | | | | | | 1 | W41 | 1 | R/W | These bits select the number of program wait cycles | | | | | | 0 | W40 | 1 | R/W | when accessing area 4 while bit AST4 in ASTCR is 1. | | | | | | | | | | 000: Program wait cycle not inserted | | | | | | | | | | 001: 1 program wait cycle inserted | | | | | | | | | | 010: 2 program wait cycles inserted | | | | | | | | | | 011: 3 program wait cycles inserted | | | | | | | | | | 100: 4 program wait cycles inserted | | | | | | | | | | 101: 5 program wait cycles inserted | | | | | | | | | | 110: 6 program wait cycles inserted | | | | | | | | | | 111: 7 program wait cycles inserted | | | | | ## • WTCRB | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|------------|------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | W32 | 1 | R/W | Area 3 Wait Control 2 to 0 | | 13<br>12 | W31<br>W30 | 1<br>1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 3 while bit AST3 in ASTCR is 1. | | 12 | VV00 | • | 11/ / / | 000: Program wait cycle not inserted | | | | | | 001: 1 program wait cycle inserted | | | | | | 010: 2 program wait cycles inserted | | | | | | 011: 3 program wait cycles inserted | | | | | | 100: 4 program wait cycles inserted | | | | | | 101: 5 program wait cycles inserted | | | | | | 110: 6 program wait cycles inserted | | | | | | 111: 7 program wait cycles inserted | | 11 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 10 | W22 | 1 | R/W | Area 2 Wait Control 2 to 0 | | 9 | W21 | 1 | R/W | These bits select the number of program wait cycles | | 8 | W20 | 1 | R/W | when accessing area 2 while bit AST2 in ASTCR is 1. When SDRAM is connected, the CAS latency is specified. At this time, W22 is ignored. The CAS latency can be specified even if the wait cycle insertion is disabled by ASTCR. | | | | | | Selection of number of program wait cycles: | | | | | | 000: Program wait cycle not inserted | | | | | | 001: 1 program wait cycle inserted | | | | | | 010: 2 program wait cycles inserted | | | | | | 011: 3 program wait cycles inserted | | | | | | 100: 4 program wait cycles inserted | | | | | | 101: 5 program wait cycles inserted | | | | | | 110: 6 program wait cycles inserted | | | | | | 111: 7 program wait cycles inserted | | | | | | Setting of CAS latency (W22 is ignored.): | | | | | | 00: Setting prohibited | | | | | | 01: SDRAM with a CAS latency of 2 is connected. | | | | | | 10: SDRAM with a CAS latency of 3 is connected. | | | | | | 11: SDRAM with a CAS latency of 4 is connected. | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | |--------|------------|------------------|---------------|---------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | _ | 0 | R | Reserved | | | | | | | | | | This is a read-only bit and cannot be modified. | | | | | | 6 | W12 | 1 | R/W | Area 1 Wait Control 2 to 0 | | | | | | 5<br>4 | W11<br>W10 | 1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 1 while bit AST1 in ASTCR is 1. | | | | | | 4 | VVIO | 1 | □/ <b>V V</b> | 000: Program wait cycle not inserted | | | | | | | | | | 001: 1 program wait cycle inserted | | | | | | | | | | 010: 2 program wait cycles inserted | | | | | | | | | | 011: 3 program wait cycles inserted | | | | | | | | | | 100: 4 program wait cycles inserted | | | | | | | | | | 101: 5 program wait cycles inserted | | | | | | | | | | 110: 6 program wait cycles inserted | | | | | | | | | | 111: 7 program wait cycles inserted | | | | | | 3 | _ | 0 | R | Reserved | | | | | | | | | | This is a read-only bit and cannot be modified. | | | | | | 2 | W02 | 1 | R/W | Area 0 Wait Control 2 to 0 | | | | | | 1<br>0 | W01<br>W00 | 1<br>1 | R/W<br>R/W | These bits select the number of program wait cycles when accessing area 0 while bit AST0 in ASTCR is 1. | | | | | | Ü | | | | 000: Program wait cycle not inserted | | | | | | | | | | 001: 1 program wait cycle inserted | | | | | | | | | | 010: 2 program wait cycles inserted | | | | | | | | | | 011: 3 program wait cycles inserted | | | | | | | | | | 100: 4 program wait cycles inserted | | | | | | | | | | 101: 5 program wait cycles inserted | | | | | | | | | | 110: 6 program wait cycles inserted | | | | | | | | | | 111: 7 program wait cycles inserted | | | | | #### 6.2.4 Read Strobe Timing Control Register (RDNCR) RDNCR selects the negation timing of the read strobe signal $(\overline{RD})$ when reading the external address spaces specified as a basic bus interface or the address/data multiplexed I/O interface. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | RDN7 | RDN6 | RDN5 | RDN4 | RDN3 | RDN2 | RDN1 | RDN0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | _ | _ | _ | _ | | | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------|--|--|--| | 15 | RDN7 | 0 | R/W | Read Strobe Timing Control | | | | | 14 | RDN6 | 0 | R/W | RDN7 to RDN0 set the negation timing of the read | | | | | 13 | RDN5 | 0 | R/W | strobe in a corresponding area read access. | | | | | 12 | RDN4 | 0 | R/W | As shown in figure 6.2, the read strobe for an area for | | | | | 11 | RDN3 | 0 | R/W | which the RDNn bit is set to 1 is negated one half-<br>v cycle earlier than that for an area for which the RD | | | | | 10 | RDN2 | 0 | R/W | bit is cleared to 0. The read data setup and hold time | | | | | 9 | RDN1 | 0 | R/W | are also given one half-cycle earlier. | | | | | 8 | RDN0 | 0 | R/W | 0: In an area n read access, the RD signal is negated at the end of the read cycle | | | | | | | | | 1: In an area n read access, the RD signal is negated one half-cycle before the end of the read cycle | | | | | | | | | (n = 7 to 0) | | | | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | | | | These are read-only bits and cannot be modified. | | | | Notes: 1. In an external address space which is specified as byte control SRAM interface, the RDNCR setting is ignored and the same operation when RDNn = 1 is performed. 2. In an external address space which is specified as burst ROM interface, the RDNCR setting is ignored during CPU read accesses and the same operation when RDNn = 0 is performed. Figure 6.2 Read Strobe Negation Timing (Example of 3-State Access Space) #### CSACR selects whether or not the assertion periods of the chip select signals ( $\overline{CSn}$ ) and address signals for the basic bus, byte-control SRAM, burst ROM, and address/data multiplexed I/O interface are to be extended. Extending the assertion period of the $\overline{CSn}$ and address signals allows the setup time and hold time of read strobe ( $\overline{RD}$ ) and write strobe ( $\overline{LHWR}/\overline{LLWR}$ ) to be assured and to make the write data setup time and hold time for the write strobe become flexible. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | CSXH7 | CSXH6 | CSXH5 | CSXH4 | CSXH3 | CSXH2 | CSXH1 | CSXH0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | D.K | | | | | | | | | | Bit Name | CSXT7 | CSXT6 | CSXT5 | CSXT4 | CSXT3 | CSXT2 | CSXT1 | CSXT0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | CSXH7 | 0 | R/W | CS and Address Signal Assertion Period Control 1 | | 14 | CSXH6 | 0 | R/W | These bits specify whether or not the Th cycle is to be | | 13 | CSXH5 | 0 | R/W | inserted (see figure 6.3). When an area for which bit | | 12 | CSXH4 | 0 | R/W | CSXHn is set to 1 is accessed, one Th cycle, in which the CSn and address signals are asserted, is inserted | | 11 | CSXH3 | 0 | R/W | before the normal access cycle. | | 10 | CSXH2 | 0 | R/W | 0: In access to area n, the $\overline{\text{CSn}}$ and address assertion | | 9 | CSXH1 | 0 | R/W | period (Th) is not extended | | 8 | CSXH0 | 0 | R/W | 1: In access to area n, the $\overline{\text{CSn}}$ and address assertion | | | | | | period (Th) is extended | | | | | | (n = 7 to 0) | | 7 | CSXT7 | 0 | R/W | CS and Address Signal Assertion Period Control 2 | | 6 | CSXT6 | 0 | R/W | These bits specify whether or not the Tt cycle is to be | | 5 | CSXT5 | 0 | R/W | inserted (see figure 6.3). When an area for which bit CSXTn is set to 1 is accessed, one Tt cycle, in which | | 4 | CSXT4 | 0 | R/W | the CSn and address signals are retained, is inserted | | 3 | CSXT3 | 0 | R/W | after the normal access cycle. | | 2 | CSXT2 | 0 | R/W | 0: In access to area n, the $\overline{\text{CSn}}$ and address assertion | | 1 | CSXT1 | 0 | R/W | period (Tt) is not extended | | 0 | CSXT0 | 0 | R/W | 1: In access to area n, the $\overline{\text{CSn}}$ and address assertion | | | | | | period (Tt) is extended | | | | | | (n = 7 to 0) | Note: \* In burst ROM interface, the CSXTn settings are ignored during CPU read accesses. (Example of Basic Bus Interface, 3-State Access Space, and RDNn = 0) ## 6.2.6 Idle Control Register (IDLCR) IDLCR specifies the idle cycle insertion conditions and the number of idle cycles. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|---------|---------|---------|---------|---------|---------|---------|---------| | Bit Name | IDLS3 | IDLS2 | IDLS1 | IDLS0 | IDLCB1 | IDLCB0 | IDLCA1 | IDLCA0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | IDLSEL7 | IDLSEL6 | IDLSEL5 | IDLSEL4 | IDLSEL3 | IDLSEL2 | IDLSEL1 | IDLSEL0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------| | 15 | IDLS3 | 1 | R/W | Idle Cycle Insertion 3 | | | | | | Inserts an idle cycle between the bus cycles when the DMAC single address transfer (write cycle) is followed by external access. | | | | | | 0: No idle cycle is inserted | | | | | | 1: An idle cycle is inserted | | 14 | IDLS2 | 1 | R/W | Idle Cycle Insertion 2 | | | | | | Inserts an idle cycle between the bus cycles when the external write cycle is followed by external read cycle. | | | | | | 0: No idle cycle is inserted | | | | | | 1: An idle cycle is inserted | | 13 | IDLS1 | 1 | R/W | Idle Cycle Insertion 1 | | | | | | Inserts an idle cycle between the bus cycles when the external read cycles of different areas continue. | | | | | | 0: No idle cycle is inserted | | | | | | 1: An idle cycle is inserted | | | <b>-</b> | Initial | <b>-</b> | | |-----|----------|---------|----------|----------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 12 | IDLS0 | 1 | R/W | Idle Cycle Insertion 0 | | | | | | Inserts an idle cycle between the bus cycles when the external read cycle is followed by external write cycle. | | | | | | 0: No idle cycle is inserted | | | | | | 1: An idle cycle is inserted | | 11 | IDLCB1 | 1 | R/W | Idle Cycle State Number Select B | | 10 | IDLCB0 | 1 | R/W | Specifies the number of idle cycles to be inserted for the idle condition specified by IDLS1 and IDLS0. | | | | | | 00: No idle cycle is inserted | | | | | | 01: 2 idle cycles are inserted | | | | | | 00: 3 idle cycles are inserted | | | | | | 01: 4 idle cycles are inserted | | 9 | IDLCA1 | 1 | R/W | Idle Cycle State Number Select A | | 8 | IDLCA0 | 1 | R/W | Specifies the number of idle cycles to be inserted for the idle condition specified by IDLS3 to IDLS0. | | | | | | 00: 1 idle cycle is inserted | | | | | | 01: 2 idle cycles are inserted | | | | | | 10: 3 idle cycles are inserted | | | | | | 11: 4 idle cycles are inserted | | 7 | IDLSEL7 | 0 | R/W | Idle Cycle Number Select | | 6 | IDLSEL6 | 0 | R/W | Specifies the number of idle cycles to be inserted for | | 5 | IDLSEL5 | 0 | R/W | each area for the idle insertion condition specified by IDLS1 and IDLS0. | | 4 | IDLSEL4 | 0 | R/W | | | 3 | IDLSEL3 | 0 | R/W | <ol> <li>Number of idle cycles to be inserted for area n is<br/>specified by IDLCA1 and IDLCA0.</li> </ol> | | 2 | IDLSEL2 | 0 | R/W | Number of idle cycles to be inserted for area n is | | 1 | IDLSEL1 | 0 | R/W | specified by IDLCB1 and IDLCB0. | | 0 | IDLSEL0 | 0 | R/W | (n = 7 to 0) | ### 6.2.7 Bus Control Register 1 (BCR1) BCR1 is used for selection of the external bus released state protocol, enabling/disabling of the write data buffer function, and enabling/disabling of the $\overline{WAIT}$ pin input. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|--------|------------------|-----|-------------|--------------|--------------|---------|-------|--| | Bit Name | BRLE | BREQOE | _ | _ | _ | _ | WDBE | WAITE | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit Name | DKC | _ | _ | _ | _ | _ | _ | _ | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R | R | R | R | R | R | | | Bit Bi | t Name | Initial<br>Value | R/W | Description | on | | | | | | 15 BI | RLE | 0 | R/W | External B | us Release | e Enable | | | | | | | | | Enables/di | isables ext | ernal bus re | elease. | | | | | | | | 0: Externa | l bus releas | se disabled | i | | | | | | | | O: External bus release disabled BREQ, BACK, and BREQO pins can be used as I/O ports 1: External bus release enabled* | |----|--------|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | For details, see section 9, I/O Ports. | | 14 | BREQOE | 0 | R/W | BREQO Pin Enable | | | | | | Controls outputting the bus request signal (BREQO) to the external bus master in the external bus released state when an internal bus master performs an external address space access. | | | | | | 0: BREQO output disabled | | | | | | BREQO pin can be used as I/O port | | | | | | 1: BREQO output enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------| | 13, 12 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 11, 10 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 9 | WDBE | 0 | R/W | Write Data Buffer Enable | | | | | | The write data buffer function can be used for an external write cycle and a DMAC single address transfer cycle. | | | | | | The changed setting may not affect an external access immediately after the change. | | | | | | 0: Write data buffer function not used | | | | | | 1: Write data buffer function used | | 8 | WAITE | 0 | R/W | WAIT Pin Enable | | | | | | Selects enabling/disabling of wait input by the $\overline{\text{WAIT}}$ pin. | | | | | | 0: Wait input by WAIT pin disabled | | | | | | WAIT pin can be used as I/O port | | | | | | 1: Wait input by WAIT pin enabled | | | | | | For details, see section 9, I/O Ports. | | 7 | DKC | 0 | R/W | DACK Control | | | | | | Selects the timing of DMAC transfer acknowledge signal assertion. | | | | | | 0: $\overline{DACK}$ signal is asserted at the B $\phi$ falling edge | | | | | | 1: $\overline{DACK}$ signal is asserted at the B $\phi$ rising edge | | 6 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 5 to 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | Note: When external bus release is enabled or input by the WAIT pin is enabled, make sure to set the ICR bit to 1. For details, see section 9, I/O Ports. ## 6.2.8 Bus Control Register 2 (BCR2) BCR2 is used for bus arbitration control of the CPU, DMAC, and DTC, and enabling/disabling of the write data buffer function to the peripheral modules. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-----|-------|---|---|-----|-------| | Bit Name | _ | _ | | IBCCS | _ | _ | _ | PWDBE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | R/W | R | R | R/W | R/W | R | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 5 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 4 | IBCCS | 0 | R/W | Internal Bus Cycle Control Select | | | | | | Selects the internal bus arbiter function. | | | | | | 0: Releases the bus mastership according to the priority | | | | | | Executes the bus cycles alternatively when a CPU bus mastership request conflicts with a DMAC or DTC bus mastership request | | 3, 2 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 1 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 0 | PWDBE | 0 | R/W | Peripheral Module Write Data Buffer Enable | | | | | | Specifies whether or not to use the write data buffer function for the peripheral module write cycles. | | | | | | 0: Write data buffer function not used | | | | | | 1: Write data buffer function used | ### **6.2.9** Endian Control Register (ENDIANCR) ENDIANCR selects the endian format for each area of the external address space. Though the data format of this LSI is big endian, data can be transferred in the little endian format during external address space access. Note that the data format for the areas used as a program area or a stack area should be big endian. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|---|---| | Bit Name | LE7 | LE6 | LE5 | LE4 | LE3 | LE2 | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------------| | 7 | LE7 | 0 | R/W | Little Endian Select | | 6 | LE6 | 0 | R/W | Selects the endian for the corresponding area. | | 5 | LE5 | 0 | R/W | 0: Data format of area n is specified as big endian | | 4 | LE4 | 0 | R/W | 1: Data format of area n is specified as little endian | | 3 | LE3 | 0 | R/W | (n = 7 to 2) | | 2 | LE2 | 0 | R/W | | | 1, 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | ### 6.2.10 SRAM Mode Control Register (SRAMCR) SRAMCR specifies the bus interface of each area in the external address space as a basic bus interface or a byte control SRAM interface. In areas specified as 8-bit access space by ABWCR, the SRAMCR setting is ignored and the byte control SRAM interface cannot be specified. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | BCSEL7 | BCSEL6 | BCSEL5 | BCSEL4 | BCSEL3 | BCSEL2 | BCSEL1 | BCSEL0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | | | | _ | | | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------| | 15 | BCSEL7 | 0 | R/W | Byte Control SRAM Interface Select | | 14 | BCSEL6 | 0 | R/W | Selects the bus interface for the corresponding area. | | 13 | BCSEL5 | 0 | R/W | When setting a bit to 1, the bus interface select bits in | | 12 | BCSEL4 | 0 | R/W | BROMCR and MPXCR must be cleared to 0. | | 11 | BCSEL3 | 0 | R/W | 0: Area n is basic bus interface | | 10 | BCSEL2 | 0 | R/W | 1: Area n is byte control SRAM interface | | 9 | BCSEL1 | 0 | R/W | (n = 7 to 0) | | 8 | BCSEL0 | 0 | R/W | | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | ## **6.2.11** Burst ROM Interface Control Register (BROMCR) BROMCR specifies the burst ROM interface. | E | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---|--------------|-------|--------|--------|--------|----|----|--------|--------|--| | E | Bit Name | BSRM0 | BSTS02 | BSTS01 | BSTS00 | _ | _ | BSWD01 | BSWD00 | | | I | nitial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | F | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | | E | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | E | Bit Name | BSRM1 | BSTS12 | BSTS11 | BSTS10 | _ | _ | BSWD11 | BSWD10 | | | ı | nitial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ı | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | BSRM0 | 0 | R/W | Area 0 Burst ROM Interface Select | | | | | | Specifies the area 0 bus interface. To set this bit to 1, clear bit BCSEL0 in SRAMCR to 0. | | | | | | 0: Basic bus interface or byte-control SRAM interface | | | | | | 1: Burst ROM interface | | 14 | BSTS02 | 0 | R/W | Area 0 Burst Cycle Select | | 13 | BSTS01 | 0 | R/W | Specifies the number of burst cycles of area 0 | | 12 | BSTS00 | 0 | R/W | 000: 1 cycle | | | | | | 001: 2 cycles | | | | | | 010: 3 cycles | | | | | | 011: 4 cycles | | | | | | 100: 5 cycles | | | | | | 101: 6 cycles | | | | | | 110: 7 cycles | | | | | | 111: 8 cycles | | 11, 10 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------| | 9 | BSWD01 | 0 | R/W | Area 0 Burst Word Number Select | | 8 | BSWD00 | 0 | R/W | Selects the number of words in burst access to the area 0 burst ROM interface | | | | | | 00: Up to 4 words (8 bytes) | | | | | | 01: Up to 8 words (16 bytes) | | | | | | 10: Up to 16 words (32 bytes) | | | | | | 11: Up to 32 words (64 bytes) | | 7 | BSRM1 | 0 | R/W | Area 1 Burst ROM Interface Select | | | | | | Specifies the area 1 bus interface as a basic interface or a burst ROM interface. To set this bit to 1, clear bit BCSEL1 in SRAMCR to 0. | | | | | | 0: Basic bus interface or byte-control SRAM interface | | | | | | 1: Burst ROM interface | | 6 | BSTS12 | 0 | R/W | Area 1 Burst Cycle Select | | 5 | BSTS11 | 0 | R/W | Specifies the number of cycles of area 1 burst cycle | | 4 | BSTS10 | 0 | R/W | 000: 1 cycle | | | | | | 001: 2 cycles | | | | | | 010: 3 cycles | | | | | | 011: 4 cycles | | | | | | 100: 5 cycles | | | | | | 101: 6 cycles | | | | | | 110: 7 cycles | | | | | | 111: 8 cycles | | 3, 2 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 1 | BSWD11 | 0 | R/W | Area 1 Burst Word Number Select | | 0 | BSWD10 | 0 | R/W | Selects the number of words in burst access to the area 1 burst ROM interface | | | | | | 00: Up to 4 words (8 bytes) | | | | | | 01: Up to 8 words (16 bytes) | | | | | | 10: Up to 16 words (32 bytes) | | | | | | 11: Up to 32 words (64 bytes) | ## 6.2.12 Address/Data Multiplexed I/O Control Register (MPXCR) MPXCR specifies the address/data multiplexed I/O interface. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|-------|-------|-------|-------|----|---|-------| | Bit Name | MPXE7 | MPXE6 | MPXE5 | MPXE4 | MPXE3 | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | _ | _ | _ | _ | _ | _ | ADDEX | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R/W | | | | Initial | | | |---------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | MPXE7 | 0 | R/W | Address/Data Multiplexed I/O Interface Select | | 14 | MPXE6 | 0 | R/W | Specifies the bus interface for the corresponding area. | | 13 | MPXE5 | 0 | R/W | To set this bit to 1, clear the BCSELn bit in SRAMCR to | | 12 | MPXE4 | 0 | R/W | 0. | | 11 | MPXE3 | 0 | R/W | <ol> <li>Area n is specified as a basic interface or a byte<br/>control SRAM interface.</li> </ol> | | | | | | Area n is specified as an address/data multiplexed I/O interface | | | | | | (n = 7 to 3) | | 10 to 1 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 0 | ADDEX | 0 | R/W | Address Output Cycle Extension | | | | | | Specifies whether a wait cycle is inserted for the address output cycle of address/data multiplexed I/O interface. | | | | | | 0: No wait cycle is inserted for the address output cycle | | | | | | One wait cycle is inserted for the address output cycle | | | | | | • | ## 6.2.13 DRAM Control Register (DRAMCR) DRAMCR specifies the DRAM/SDRAM interface. Rewrite this register while the DRAM/SDRAM is not accessed. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|-------|-----|-----|-----|------|------|------| | Bit Name | DRAME | DTYPE | _ | _ | OEE | RAST | _ | CAST | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R | R | R/W | R/W | R | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | BE | RCDM | DDS | _ | _ | _ | MXC1 | MXC0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | | | | Initial | | | |--------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15 | DRAME | 0 | R/W | Area 2 DRAM Interface Select | | | | | | Selects whether or not area 2 is specified as the DRAM/SDRAM interface. When this bit is set to 1, select the type of DRAM to be used in area 2 with the DTYPE bit. When this bit is set to 1, the BCSEL2 bit in SRAMCR should be set to 0. | | | | | | 0: Basic bus interface or byte-control SRAM interface | | | | | | 1: DRAM/SDRAM interface | | 14 | DTYPE | 0 | R/W | DRAM Select | | | | | | Selects the type of DRAM to be used in area 2. | | | | | | 0: DRAM is used in area 2 | | | | | | 1: SDRAM is used in area 2 | | 13, 12 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | | 11 | OEE | 0 | R/W | OE Output Enable | | | | | | The $\overline{\text{OE}}$ signal is output when DRAM with the EDO page mode is connected, whereas the CKE signal is output when SDRAM is connected. | | | | | | 0: $\overline{\text{OE}}/\text{CKE}$ signal output disabled (the $\overline{\text{OE}}/\text{CKE}$ pin can be used as an I/O port) | | | | | | 1: OE/CKE signal enabled | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | RAST | 0 | R/W | RAS Assertion Timing Select | | | | | | Selects whether the $\overline{RAS}$ signal is asserted at the rising edge or falling edge of the B $\phi$ signal in the Tr cycle during a DRAM access. The relationship between this bit and $\overline{RAS}$ assertion timing is shown in figure 6.4. | | | | | | When SDRAM is used, the setting of this bit does not affect operation. | | | | | | 0: RAS signal is asserted at the falling edge of the Bf signal in the Tr cycle | | | | | | RAS signal is asserted at the rising edge of the Bf signal in the Tr cycle | | 9 | _ | 0 | R | Reserved | | | | | | The initial value should not be changed. | | 8 | CAST | 0 | R/W | Column Address Output Cycle Count Select | | | | | | Selects whether the number of column address output cycles is two or three during a DRAM access. | | | | | | When SDRAM is used, the setting of this bit does not affect operation. | | | | | | 0: Column address is output for two cycles | | | | | | 1: Column address is output for three cycles | | 7 | BE | 0 | R/W | Burst Access Enable | | | | | | Enables or disables a burst access to the DRAM/SDRAM. The DRAM/SDRAM is accessed in high-speed page mode. When DRAM with the EDO page mode is used, connect the $\overline{OE}$ signal of this LSI to the $\overline{OE}$ signal of DRAM. | | | | | | 0: DRAM/SDRAM is accessed with full access | | | | | | DRAM/SDRAM is accessed in high-speed page mode | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RCDM | 0 | R/W | RAS Down Mode | | | | | | Selects the $\overline{RAS}$ signal state while a DRAM access is halted when a basic bus interface area or an on-chip I/O register is accessed: keep the $\overline{RAS}$ signal low ( $\overline{RAS}$ down mode) and high ( $\overline{RAS}$ up mode). | | | | | | This bit is effective when BE = 1. Clearing this bit to 0 with RCDM = 1 in $\overline{RAS}$ down mode cancels the $\overline{RAS}$ down mode and the $\overline{RAS}$ signal goes high. | | | | | | If the RAS down mode is selected for the SDRAM interface, the READ/WRIT command is issued without issuance of the ACTV command when the same row address is accessed consecutively. | | | | | | 0: RAS up mode when the DRAM/SDRAM is accessed | | | | | | 1: RAS down mode when the DRAM/SDRAM is accessed | | 5 | DDS | 0 | R/W | DMAC Single Address Transfer Option | | | | | | Selects whether a DMAC single address transfer through the DRAM/SDRAM interface is enabled only in full access mode or is also enabled in fast-page access mode. | | | | | | When clearing the BE bit to 0 to disable a burst access to the DRAM/SDRAM interface, a DMAC single address transfer is performed in full access mode regardless of this bit. | | | | | | This bit does not affect an external access by other bus masters or a DMAC dual address transfer. Setting this bit to 1 changes the $\overline{\text{DACK}}$ output timing. | | | | | | DMAC single address transfer through the<br>DRAM/SDRAM is enabled only in full access mode | | | | | | DMAC single address transfer through the<br>DRAM/SDRAM is also enabled in fast-page access<br>mode | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | _ | 0 | R/W | Reserved | | 3 | _ | 0 | R | The initial value should not be changed. | | 2 | _ | 0 | R/W | Ç | | 1 | MCX1 | 0 | R/W | Multiplexed Address Bit Select | | 0 | MCX0 | 0 | R/W | Select the number of bits by which a row address multiplexed with a column address is shifted to the lower side. At the same time, these bits select row address bits compared during a burst access to the DRAM/SDRAM interface. | | | | | | 00: Shifted by 8 bits | | | | | | A23 to A8 are compared for 8-bit access space | | | | | | A23 to A9 are compared for 16-bit access space | | | | | | 01: Shifted by 9 bits | | | | | | A23 to A9 are compared for 8-bit access space | | | | | | A23 to A10 are compared for 16-bit access space | | | | | | 10: Shifted by 10 bits | | | | | | A23 to A10 are compared for 8-bit access space | | | | | | A23 to A11 are compared for 16-bit access space | | | | | | 11: Shifted by 11 bits | | | | | | A23 to A11 are compared for 8-bit access space | | | | | | A23 to A12 are compared for 16-bit access space | Figure 6.4 RAS Assertion Timing (Column Address Output for 2 cycles in Full Access Mode) #### **6.2.14 DRAM Access Control Register (DRACCR)** DRACCR specifies the settings for the DRAM/SDRAM interface. Rewrite this register while the DRAM/SDRAM is not accessed. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|----|----|------|------|----|----|------|------| | Bit Name | _ | _ | TPC1 | TPC0 | _ | _ | RCD1 | RCD0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/W | R/W | R | R | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | _ | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | | | Initial | | | |--------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 15, 14 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | | 13 | TPC1 | 0 | R/W | Precharge Cycle Control | | 12 | TPC0 | 0 | R/W | Select the number of RAS precharge cycles on a normal access and a refresh cycle. | | | | | | 00: One cycle | | | | | | 01: Two cycles | | | | | | 10: Three cycles | | | | | | 11: Four cycles | | 11, 10 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | | 9 | RCD1 | 0 | R/W | RAS-CAS Wait Control | | 8 | RCD0 | 0 | R/W | Select the number of wait cycles inserted between $\overline{\mbox{RAS}}$ and $\overline{\mbox{CAS}}$ cycles. | | | | | | 00: No wait cycle inserted | | | | | | 01: One wait cycle inserted | | | | | | 10: Two wait cycles inserted | | | | | | 11: Three wait cycles inserted | | 7 to 0 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | ### **6.2.15** Synchronous DRAM Control Register (SDCR) SDCR specifies the settings for the SDRAM interface (when the DTYPE bit in DRAMCE is set to 1). Rewrite this register while the SDRAM is not accessed. When the SDRAM interface is not used, the initial value must not be changed. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|----|----|----|-----|-----|---|------| | Bit Name | MRSE | _ | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R | R/W | R/W | R | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | CKSPE | _ | _ | _ | _ | _ | _ | TRWL | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | MRSE | 0 | R/W | Mode Register Set Enable | | | | | | Enables the setting in the SDRAM mode register. See section 6.11.14, Setting SDRAM Mode Register. | | | | | | 0: Disables to set the SDRAM mode register | | | | | | 1: Enables to set the SDRAM mode register | | 14 to 12 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The initial value should not be changed. | | 11, 10 | _ | 0 | R/W | Reserved | | | | | | The initial value should not be changed. | | 9 | _ | 0 | R | Reserved | | 8 | _ | 0 | R/W | The initial value should not be changed. | | 7 | CKSPE | 0 | R/W | Clock Suspend Enable | | | | | | Enables the clock suspend mode in which read data output cycles are extended. Setting this bit to 1 extends cycles in which read data is output from SDRAM. | | | | | | 0: Disables the clock suspend mode | | | | | | 1: Enables the clock suspend mode | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 to 1 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | | 0 | TRWL | 0 | R/W | Write-Precharge Delay Control | | | | | | Specifies the time until the precharge command is issued after the write command is issued to the SDRAM. Setting this bit to 1 inserts one wait cycle after the write command is issued. | | | | | | 0: No wait cycle inserted | | | | | | 1: One wait cycle inserted | # 6.2.16 Refresh Control Register (REFCR) REFCR specifies the refresh type for the DRAM/SDRAM interface. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|------|------|------|-------|-------|-------|-------| | Bit Name | CMF | CMIE | RCW1 | RCW0 | _ | RTCK2 | RTCK1 | RTCK0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/W | R/W | R/W | R | R/W | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | RFSHE | RLW2 | RLW1 | RLW0 | SLFRF | TPCS2 | TPCS1 | TPCS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Note: \* Only 0 can be written to this bit, to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CMF | 0 | R/(W)* | Compare Match Flag | | | | | | Indicates that the refresh timer counter (RTCNT) and refresh timer constant register (RTCOR) match. | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to this bit after this bit is read as 1<br/>with RFSHE = 0</li> </ul> | | | | | | • When CBR refresh is performed with RFSHE = 1 | | | | | | [Setting condition] | | | | | | When RTCNT matches RTCOR | | 14 | CMIE | 0 | R/W | Compare Match Interrupt Enable | | | | | | Enables or disables an interrupt request (CMIF) when the CMF flag is set to 1. | | | | | | This bit is effective when refresh control is not performed (RFSHE = 0). When refresh control is performed (RFSHE = 1), this bit is always cleared to 0. This bit cannot be modified. | | 13 to 12 | RCW1 | 0 | R/W | CAS-RAS Wait Control | | | RCW0 | 0 | R/W | Select the number of wait cycles inserted between the CAS asserted cycle and CAS asserted cycle during DRAM refresh. | | | | | | When the SDRAM space is selected, these bits do not affect operations although they can be read from or written to. | | | | | | 00: No wait cycle inserted | | | | | | 01: One wait cycle inserted | | | | | | 10: Two wait cycles inserted | | | | | | 11: Three wait cycles inserted | | 11 | _ | 0 | R | Reserved | | | | | | The initial value should not be changed. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | RTCK2 | 0 | R/W | Refresh Counter Clock Select | | 9<br>8 | RTCK1<br>RTCK0 | 0 | R/W<br>R/W | Select the clock used to count up the refresh counter from the seven internal clocks generated by dividing the on-chip peripheral module clock (P $\phi$ ). When the clock is selected, the refresh counter starts to count up. | | | | | | 000: Counting halted | | | | | | 001: Counts on Pφ/2 | | | | | | 001: Counts on Pφ/8 | | | | | | 001: Counts on Pφ/32 | | | | | | 001: Counts on Pφ/128 | | | | | | 001: Counts on Pφ/512 | | | | | | 001: Counts on Pφ/2048 | | | | | | 001: Counts on Pφ/4096 | | 7 | RFSHE | 0 | R/W | Refresh Control | | | | | | Enables or disables refresh control. When refresh control is disabled, the refresh timer can be used as the interval timer. | | | | | | In single-chip activation mode, the setting of this bit should be made after setting the EXPE bit in SYSCR to 1. For SYSCR, see section 3, MCU Operating Modes. | | | | | | 0: Refresh control enabled | | | | | | 1: Refresh control disabled | | 6 | RLW2 | 0 | R/W | Refresh Cycle Wait Control | | 5 | RLW1 | 0 | R/W | Select the number of wait cycles during a CAS before | | 4 | RLW0 | 0 | R/W | RAS refresh cycle for the DRAM interface and an auto-<br>refresh cycle for the SDRAM interface. | | | | | | 000: No wait cycle inserted | | | | | | 001: One wait cycle inserted | | | | | | 010: Two wait cycles inserted | | | | | | 010: Three wait cycles inserted | | | | | | 010: Four wait cycles inserted | | | | | | 010: Five wait cycles inserted | | | | | | 010: Six wait cycles inserted | | | | | | 010: Seven wait cycles inserted | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | <u> </u> | | 3 | SLFRF | 0 | R/W | Self-Refresh Enable | | | | | | Selects the self-refresh mode for the DRAM/SDRAM interface when a transition to the software standby mode is made with this bit set to 1. To perform a refresh cycle by setting the RFSHE bit is set to 1, this bit is effective. | | | | | | To perform a self-refresh cycle when the SDRAM interface is selected, enable the CKE output by setting the OEE bit in DRAMCR. | | | | | | 0: Disables self-refresh | | | | | | 1: Enables self-refresh | | 2 | TPS2 | 0 | R/W | Precharge Cycle Control during Self-Refresh | | 1 | TPS1 | 0 | R/W | Selects the number of precharge cycles immediately | | 0 | TPS0 | 0 | R/W | after a self-refresh cycle. The number of actual number of precharge cycles is the sum of the numbers indicated by these bits and bits TPC1 and TPC0. | | | | | | 000: No wait cycle inserted | | | | | | 001: One wait cycle inserted | | | | | | 010: Two wait cycles inserted | | | | | | 010: Three wait cycles inserted | | | | | | 010: Four wait cycles inserted | | | | | | 010: Five wait cycles inserted | | | | | | 010: Six wait cycles inserted | | | | | | 010: Seven wait cycles inserted | Note: Only 0 can be written to this bit, to clear the flag. ## **6.2.17** Refresh Timer Counter (RTCNT) RTCNT counts up on the internal clock selected by bits RTCS2 to RTCK0 in REFCR. When the RTCNT value matches the RTCOR value (compare match), the CMF flag in REFCR is set to 1 and RTCNT is initialized to H'00. At this time, when the RFSHE bit in REFCR is set to 1, a refresh cycle is generated. When the RFSHE bit is cleared to 0 and the CMIE bit in REFCR is set to 1, a compare match interrupt (CMI) is generated. #### **6.2.18** Refresh Time Constant Register (RTCOR) RTCOR specifies intervals at which a compare match for RTCOR and RTCNT is generated. The RTCOR value is always compared with the RTCNT value. When they match, the CMF flag in REFCR is set to 1 and RTCNT is initialized to H'00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W # 6.3 Bus Configuration Figure 6.5 shows the internal bus configuration of this LSI. The internal bus of this LSI consists of the following three types. #### • Internal system bus A bus that connects the CPU, DTC, DMAC, on-chip RAM, on-chip ROM, internal peripheral bus, and external access bus. #### • Internal peripheral bus A bus that accesses registers in the bus controller, interrupt controller, and DMAC, and registers of peripheral modules such as SCI and timer. ## • External access cycle A bus that accesses external devices via the external bus interface. Figure 6.5 Internal Bus Configuration # 6.4 Multi-Clock Function and Number of Access Cycles The internal functions of this LSI operate synchronously with the system clock ( $I\phi$ ), the peripheral module clock ( $P\phi$ ), or the external bus clock ( $B\phi$ ). Table 6.1 shows the synchronization clock and their corresponding functions. **Table 6.1** Synchronization Clocks and Their Corresponding Functions | Synchronization Clock | Function Name | | | | | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Ιφ | MCU operating mode Interrupt controller Bus controller CPU DTC DMAC Internal memory Clock pulse generator Power down control | | | | | | | Рф | I/O ports TPU PPG TMR WDT SCI A/D D/A IIC2 USB | | | | | | | Вф | External bus interface | | | | | | The frequency of each synchronization clock ( $I\phi$ , $P\phi$ , and $B\phi$ ) is specified by the system clock control register (SCKCR) independently. For further details, see section 22, Clock Pulse Generator. There will be cases when $P\phi$ and $B\phi$ are equal to $I\phi$ and when $P\phi$ and $B\phi$ are different from $I\phi$ according to the SCKCR specifications. In any case, access cycles for internal peripheral functions and external space is performed synchronously with $P\phi$ and $B\phi$ , respectively. For example, in an external address space access where the frequency rate of $I\phi$ and $B\phi$ is n:1, the operation is performed in synchronization with $B\phi$ . In this case, external 2-state access space is 2n cycles and external 3-state access space is 3n cycles (no wait cycles is inserted) if the number of access cycles is counted based on $I\phi$ . If the frequencies of $I\phi$ , $P\phi$ and $B\phi$ are different, the start of bus cycle may not synchronize with $P\phi$ or $B\phi$ according to the bus cycle initiation timing. In this case, clock synchronization cycle (Tsy) is inserted at the beginning of each bus cycle. For example, if an external address space access occurs when the frequency rate of $I\phi$ and $B\phi$ is n:1,0 to n-1 cycles of Tsy may be inserted. If an internal peripheral module access occurs when the frequency rate of $I\phi$ and $P\phi$ is m:1,0 to m-1 cycles of Tsy may be inserted. Figure 6.6 shows the external 2-state access timing when the frequency rate of $I\phi$ and $B\phi$ is 4 : 1. Figure 6.7 shows the external 3-state access timing when the frequency rate of $I\phi$ and $B\phi$ is 2 : 1. Figure 6.6 System Clock: External Bus Clock = 4:1, External 2-State Access Figure 6.7 System Clock: External Bus Clock = 2:1, External 3-State Access # 6.5 External Bus # 6.5.1 Input/Output Pins Table 6.2 shows the pin configuration of the bus controller and table 6.3 shows the pin functions on each interface. **Table 6.2** Pin Configuration | Name | Symbol | I/O | Function | | | |-----------------------------------------------|----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bus cycle start | BS | Output | Signal indicating that the bus cycle has started | | | | Address strobe/<br>address hold | AS/AH | Output | <ul> <li>Strobe signal indicating that the basic bus, byte cont SRAM, or burst ROM space is accessed and address output on address bus is enabled</li> <li>Signal to hold the address during access to the address/data multiplexed I/O interface</li> </ul> | | | | Read strobe | RD | Output | Strobe signal indicating that the basic bus, byte control SRAM, burst ROM, or address/data multiplexed I/O space is being read | | | | Read/write | RD/WR | Output | Signal indicating the input or output direction | | | | | | | <ul> <li>Write enable signal of the SRAM during access to the<br/>byte control SRAM space</li> </ul> | | | | Low-high write/<br>lower-upper byte<br>select | LHWR/LUB | Output | <ul> <li>Strobe signal indicating that the basic bus, burst ROM, or address/data multiplexed I/O space is written to, and the upper byte (D15 to D8) of data bus is enabled</li> <li>Strobe signal indicating that the byte control SRAM space is accessed, and the upper byte (D15 to D8) of data bus is enabled</li> </ul> | | | | Low-low write/<br>lower-lower byte<br>select | LLWR/LLB | Output | <ul> <li>Strobe signal indicating that the basic bus, burst ROM, or address/data multiplexed I/O space is written to, and the lower byte (D7 to D0) of data bus is enabled</li> <li>Strobe signal indicating that the byte control SRAM space is accessed, and the lower byte (D7 to D0) of data bus is enabled</li> </ul> | | | | Name | Symbol | I/O | Function | |---------------------------------------------------------|-----------------|--------|-------------------------------------------------------------------------------------------| | Chip select 0 | CS0 | Output | Strobe signal indicating that area 0 is selected | | Chip select 1 | CS1 | Output | Strobe signal indicating that area 1 is selected | | Chip select 2 | CS2 | Output | Strobe signal indicating that area 2 is selected | | Chip select 3 | CS3 | Output | Strobe signal indicating that area 3 is selected | | Chip select 4 | CS4 | Output | Strobe signal indicating that area 4 is selected | | Chip select 5 | CS5 | Output | Strobe signal indicating that area 5 is selected | | Chip select 6 | CS6 | Output | Strobe signal indicating that area 6 is selected | | Chip select 7 | CS7 | Output | Strobe signal indicating that area 7 is selected | | Row address strobe | RAS | Output | Row address strobe signal when area 2 is<br>specified as DRAM space | | | | | <ul> <li>Row address strobe signal when area 2 is<br/>specified as SDRAM space</li> </ul> | | Column address strobe | CAS | Output | Column address strobe signal when area 2 is specified as SDRAM space | | Write enable | WE | Output | Write enable signal for DRAM | | | | | <ul> <li>Write enable signal when area 2 is specified as<br/>SDRAM space</li> </ul> | | Lower-upper-column address strobe/lower-upper-data mask | LUCAS/<br>DQMLU | Output | Lower-upper-column address strobe signal for 32-<br>bit DRAM | | enable | | | <ul> <li>Upper-column address strobe signal for 16-bit<br/>DRAM</li> </ul> | | | | | <ul> <li>Lower-upper-data mask enable signal for 32-bit<br/>SDRAM</li> </ul> | | | | | Upper-data mask enable signal for 16-bit SDRAM | | Lower-lower-column address strobe/lower-lower-data mask | LLCAS/<br>DQMLL | Output | Lower-lower-column address strobe signal for 32-<br>bit DRAM | | enable | | | <ul> <li>Lower-column address strobe signal for 16-bit<br/>DRAM</li> </ul> | | | | | Column address strobe signal for 8-bit DRAM | | | | | <ul> <li>Lower-lower-data mask enable signal for 32-bit<br/>SDRAM</li> </ul> | | | | | Lower-data mask enable signal for 16-bit SDRAM | | | | | Data mask enable signal for 8-bit SDRAM | | Name | Symbol | I/O | Function | | | |--------------------------------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------|--|--| | Output enable/clock enable | OE/CKE | Output | Output enable signal for DRAM | | | | | | | Clock enable signal for SDRAM | | | | SDRAΜφ | SDφ | Output | SDRAM dedicated clock | | | | Wait | WAIT | Input | Wait request signal when accessing external address space | | | | Bus request | BREQ | Input | Request signal for release of bus to external bus master | | | | Bus request acknowledge | BACK | Output | Acknowledge signal indicating that bus has been released to external bus master | | | | Bus request output | BREQO | Output | External bus request signal used when internal bus master accesses external address space in the external-bus released state | | | | Data transfer acknowledge 3 (DMAC_3) | DACK3 | Output | Data acknowledge signal for DMAC_3 single address transfer | | | | Data transfer acknowledge 2 (DMAC_2 | DACK2 | Output | Data acknowledge signal for DMAC_2 single address transfer | | | | Data transfer acknowledge 1 (DMAC_1) | DACK1 | Output | Data acknowledge signal for DMAC_1 single address transfer | | | | Data transfer acknowledge 0 (DMAC_0) | DACK0 | Output | Data acknowledge signal for DMAC_0 single address transfer | | | | External bus clock | Вф | Output | External bus clock | | | **Table 6.3** Pin Functions in Each Interface | | lr | nitial Sta | te | Ras | ic Bus | Byte<br>Control<br>SRAM | _ | urst<br>IOM | Mult | ess/Data<br>tiplexed<br>I/O | | |------------------------------------------|--------|------------|---------|-----|--------|-------------------------|----|-------------|------|-----------------------------|------------------------| | Pin Name | 16 | 8 | Single- | 16 | 8 | 16 | 16 | 8 | 16 | 8 | Remarks | | Вф | | Output | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Tiemarko | | <del>Z</del> <del>C</del> <del>S</del> 0 | | Output | | 0 | 0 | 0 | 0 | 0 | | | | | CS1 | | | | 0 | 0 | 0 | 0 | 0 | _ | | | | CS2 | _ | _ | _ | 0 | 0 | 0 | _ | | _ | | | | CS3 | _ | _ | _ | 0 | 0 | 0 | _ | | 0 | 0 | | | CS4 | | _ | | 0 | 0 | 0 | _ | _ | 0 | 0 | | | CS5 | _ | _ | _ | 0 | 0 | 0 | _ | _ | 0 | 0 | | | CS6 | _ | _ | _ | 0 | 0 | 0 | _ | | 0 | 0 | | | CS7 | _ | _ | | 0 | 0 | 0 | _ | _ | 0 | 0 | | | BS | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | RD/WR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ĀS | Output | Output | _ | 0 | 0 | 0 | 0 | 0 | _ | _ | | | ĀH | _ | _ | _ | _ | _ | _ | _ | _ | 0 | 0 | | | RD | Output | Output | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | LHWR/LUB | Output | Output | _ | 0 | _ | 0 | 0 | _ | 0 | _ | | | LLWR/LLB | Output | Output | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | WAIT | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Controlled by<br>WAITE | [Legend] O: Used as a bus control signal -: Not used as a bus control signal (used as a port input when initialized) #### 6.5.2 Area Division The bus controller divides the 16-Mbyte address space into eight areas, and performs bus control for the external address space in area units. Chip select signals ( $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ ) can be output for each area. Figure 6.8 shows an area division of the 16-Mbyte address space. For details on address map, see section 3, MCU Operating Modes. Figure 6.8 Address Space Area Division #### 6.5.3 Chip Select Signals This LSI can output chip select signals ( $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ ) for areas 0 to 7. The signal outputs low when the corresponding external address space area is accessed. Figure 6.9 shows an example of $\overline{\text{CSn}}$ (n = 0 to 7) signal output timing. Enabling or disabling of $\overline{CSn}$ signal output is set by the port function control register (PFCR). For details, see section 9.3, Port Function Controller. In on-chip ROM disabled extended mode, pin $\overline{CS0}$ is placed in the output state after a reset. Pins $\overline{CS1}$ to $\overline{CS7}$ are placed in the input state after a reset and so the corresponding PFCR bits should be set to 1 when outputting signals $\overline{CS1}$ to $\overline{CS7}$ . In on-chip ROM enabled extended mode, pins $\overline{CSO}$ to $\overline{CS7}$ are all placed in the input state after a reset and so the corresponding PFCR bits should be set to 1 when outputting signals $\overline{CSO}$ to $\overline{CS7}$ . The PFCR can specify multiple $\overline{CS}$ outputs for a pin. If multiple $\overline{CSn}$ outputs are specified for a single pin by the PFCR, $\overline{CS}$ to be output are generated by mixing all the $\overline{CS}$ signals. In this case, the settings for the external bus interface areas in which the $\overline{CSn}$ signals are output to a single pin should be the same. Figure 6.10 shows the signal output timing when the $\overline{\text{CS}}$ signals to be output to areas 5 and 6 are output to the same pin. Figure 6.9 $\overline{CSn}$ Signal Output Timing (n = 0 to 7) Figure 6.10 Timing When $\overline{CS}$ Signal is Output to the Same Pin #### 6.5.4 External Bus Interface The type of the external bus interfaces, bus width, endian format, number of access cycles, and strobe assert/negate timings can be set for each area in the external address space. The bus width and the number of access cycles for both on-chip memory and internal I/O registers are fixed, and are not affected by the external bus settings. ## (1) Type of External Bus Interface Four types of external bus interfaces are provided and can be selected in area units. Table 6.4 shows each interface name, description, area name to be set for each interface. Table 6.5 shows the areas that can be specified for each interface. The initial state of each area is a basic bus interface. Table 6.4 Interface Names and Area Names | nterface Description | | Area Name | | |----------------------------------------|--------------------------------------------------------------------------------------|------------------------------------|--| | Basic interface | Directly connected to ROM and RAM | Basic bus space | | | Byte control SRAM interface | Directly connected to byte SRAM with byte control pin | Byte control SRAM space | | | Burst ROM interface | Directly connected to the ROM that allows page access | Burst ROM space | | | Address/data multiplexed I/O interface | Directly connected to the peripheral LSI that requires address and data multiplexing | Address/data multiplexed I/O space | | Table 6.5 Areas Specifiable for Each Interface | | Related | Areas | | | | | | | | |----------------------------------------|-----------|-------|---|---|---|---|---|---|---| | Interface | Registers | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | Basic interface | SRAMCR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Byte control SRAM interface | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Burst ROM interface | BROMCR | 0 | 0 | _ | _ | _ | | _ | _ | | Address/data multiplexed I/O interface | MPXCR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | #### (2) Bus Width A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space and an area for which a 16-bit bus is selected functions as a 16-bit access space. In addition, the bus width of address/data multiplexed I/O space is 8 bits or 16 bits, and the bus width for the byte control SRAM space is 16 bits. The initial state of the bus width is specified by the operating mode. If all areas are designated as 8-bit access space, 8-bit bus mode is set; if any area is designated as 16-bit access space, 16-bit bus mode is set. # (3) Endian Format Though the endian format of this LSI is big endian, data can be converted into little endian format when reading or writing to the external address space. Areas 7 to 2 can be specified as either big endian or little endian format by the LE7 to LE2 bits in ENDIANCR. The initial state of each area is the big endian format. Note that the data format for the areas used as a program area or a stack area should be big endian. ### (4) Number of Access Cycles #### (a) Basic Bus Interface The number of access cycles in the basic bus interface can be specified as two or three cycles by the ASTCR. An area specified as 2-state access is specified as 2-state access space; an area specified as 3-state access is specified as 3-state access space. For the 2-state access space, a wait cycle insertion is disabled. For the 3-state access space, a program wait (0 to 7 cycles) specified by WTCRA and WTCRB or an external wait by $\overline{\text{WAIT}}$ can be inserted. Number of access cycles in the basic bus interface - = number of basic cycles (2, 3) + number of program wait cycles (0 to 7) - + number of CS extension cycles (0, 1, 2) - [+ number of external wait cycles by the WAIT pin] Assertion period of the chip select signal can be extended by CSACR. #### (b) Byte Control SRAM Interface The number of access cycles in the byte control SRAM interface is the same as that in the basic bus interface. Number of access cycles in byte control SRAM interface - = number of basic cycles (2, 3) + number of program wait cycles (0 to 7) - + number of $\overline{\text{CS}}$ extension cycles (0, 1, 2) - [+ number of external wait cycles by the $\overline{\text{WAIT}}$ pin] # (c) Burst ROM Interface The number of access cycles at full access in the burst ROM interface is the same as that in the basic bus interface. The number of access cycles in the burst access can be specified as one to eight cycles by the BSTS bit in BROMCR. Number of access cycles in the burst ROM interface - = number of basic cycles (2, 3) + number of program wait cycles (0 to 7) - + number of $\overline{\text{CS}}$ extension cycles (0, 1) - [+number of external wait cycles by the WAIT pin] - + number of burst access cycles (1 to 8) × number of burst accesses (0 to 63) #### (d) Address/data multiplexed I/O interface The number of access cycles in data cycle of the address/data multiplexed I/O interface is the same as that in the basic bus interface. The number of access cycles in address cycle can be specified as two or three cycles by the ADDEX bit in MPXCR. Number of access cycles in the address/data multiplexed I/O interface - = number of address output cycles (2, 3) + number of data output cycles (2, 3) - + number of program wait cycles (0 to 7) - + number of CS extension cycles (0, 1, 2) [+number of external wait cycles by the WAIT pin] #### (e) DRAM Interface In the DRAM interface, the numbers of precharge cycles, row address output cycles, and column address output cycles can be specified. The number of precharge cycles can be specified as one to four cycles by bits TPC1 and TPC0 in DRACCR. The number of row address output cycles can be specified as one to four cycles by bits RCD1 and RCD0 in DRACCR. The number of column address output cycles can be specified as two or three cycles by the CAST bit in DRAMCR. For the column address output cycle, program wait (0 to 7 cycles) specified by WTCRB or external wait by WAIT can be inserted. Number of access cycles in the DRAM interface - = number of precharge cycles (1 to 4) + number of row address output cycles (1 to 4) - + number of column address output cycles (2 or 3) - + number of program wait cycles (0 to 7) [+number of external wait cycles by the WAIT pin] # (f) SDRAM Interface In the SDRAM interface, the numbers of precharge cycles, row address output cycles, and column address output cycles, as well as clock suspend and write-precharge delay, can be specified by DRACCR and WTCRB. The number of precharge cycles can be specified as one to four cycles by bits TPC1 and TPC0 in DRACCR. The number of row address output cycles can be specified as one to four cycles by bits RCD1 and RCD0 in DRACCR. The number of column address output cycles during read access can be specified as two to four cycles by bits W21 and W20 in WTCRB. The cycles for clock suspend and write-precharge delay can be inserted by bits CKSPE and TRWL in SDCR. Number of access cycles in the SDRAM interface - = number of precharge cycles (1 to 4) + number of row address output cycles (1 to 4) - + number of column address output cycles (read: 2 to 4, write: 2) - + number of clock suspend cycles (only read: 0 or 1) - + number of write precharge delay cycles (only write: 0 or 1) Table 6.6 lists the number of access cycles for each interface. **Table 6.6** Number of Access Cycles | = Th | +T1 +T2 | | | | +Tt | | | | | |---------------------------|--------------------------|--------------------------|-----------|----------|----------|------------------|-------------|---------------|------------| | [0,1] | [1] [1] | | | | [0,1] | | | | [2 to 4] | | = Th | +T1 +T2 | +Tpw | +Ttw | +T3 | +Tt | | | | | | [0,1] | [1] [1] | [0 to 7] | [n] | [1] | [0,1] | | | [3 t | to 12+n] | | e = Th | +T1 +T2 | | | | +Tt | | | | | | [0,1] | [1] [1] | | | | [0,1] | | | | [2 to 4] | | = Th | +T1 +T2 | +Tpw | +Ttw | +T3 | +Tt | | | | | | [0,1] | [1] [1] | [0 to 7] | [n] | [1] | [0,1] | | | [3 t | to 12+n] | | = Th | +T1 +T2 | | | | | +Tb | | | | | [0,1] | [1] [1] | | | | | [(1 to 8) | x m] [(2 | 2 to 3)+(1 to | 8) x m] | | = Th | +T1 +T2 | +Tpw | +Ttw | +T3 | | +Tb | | | | | [0,1] | [1] [1] | [0 to 7] | [n] | [1] | | [(1 to 8) | x m] [(2 to | 11+n)+(1 to | 8) x m] | | O =Tma +Th | +T1 +T2 | | | | +Tt | | | | | | [2,3] [0,1] | [1] [1] | | | | [0,1] | | | | [4 to 7] | | =Tma +Th | +T1 +T2 | +Tpw | +Ttw | +T3 | +Tt | | | | | | [2,3] [0,1] | [1] [1] | [0 to 7] | [n] | [1] | [0,1] | | | [5 t | to 15+n] | | =Tp +Tr | +Trw +TC1 | +Tpw | +Ttw | +Tc2 | +Tc3 | | | | | | [1 to 4] [1] | [0 to 3] [1] | [0 to 7] | [n] | [1] | [0,1] | | | [4 t | to 18+n] | | = | TC1 | +Tpw | +Ttw | +Tc2 | +Tc3 | | | | | | | [1] | [0 to 7] | [n] | [1] | [0,1] | | | [2 t | to 10+n] | | =TRp +TRrw | +TRr +TRc1 | +TRcw | +TRc2 | | | | | , | | | [1 to 4] [0 to 3] | [1] [1] | [0 to 7] | [1] | TD.0 | TD: 4 | TD | | l | [4 to 17] | | =TRp +TRrw | +TRr + Sof | tware<br>by mode<br>1+s] | | +TRc3 | +TRc4 | +TRp | | | | | [1 to 4] [0 to 3]<br>= Tp | [1] [1] | +Tc1 | | [1] | [1] | [0 to 7]<br>+Tc2 | +Trwl | [51 | to 18+s] | | | | | | | | | | | [44-44] | | = [1 to 4] | [1] [0 to 3]<br>+Tr +Trw | [1]<br>+Tc1 | | +Tcl | +Tsp | [1]<br>+Tc2 | [0,1] | - I | [4 to 11] | | | [1] [0 to 3] | | | [1 to 3] | | [1] | | | [E to 14] | | [1 to 4] | +Tr +Trw | [1]<br>+Tc1 | | | [0,1] | +Tc2 | +Trwl | ' | [5 to 14] | | = 1p<br>[1 to 4] | [1] [0 to 3] | [1] | | | | [1] | [0,1] | | [4 to 11] | | = [1 to 4] | [1] [0 (0 3) | Tc1 | | +Tcl | +Tsp | [1] | [0,1] | l | [4 10 11] | | _ | | [1] | | [1 to 3] | [0,1] | +Tc2 | | | [3 to 6] | | = | | [!']<br>Tc1 | | | | [1] | | | [3 10 0] | | _ | | [1] | | | | +Tc2 | | | [2 to 3] | | er = Tp | +Tr +Trw | +Tc1 | +Tcb | +Tcl | | [1] | | +Trwl | [2 10 0] | | [1 to 4] | [1] [0 to 3] | [1] | [0 to 31] | [1 to 3] | | +Tc2 | | | [5 to 44] | | = | _ [0.000] | Tc1 | +Tcb | +Tcl | | [1] | | | [0.10 1.1] | | | | [1] | [0 to 31] | [1 to 3] | | +Tc2 | | 1 | [3 to 36] | | er = Tp | +Tr +Trw | +Tc1 | [0.10.01] | [, | | [1] | +Tcb | | () | | [1 to 4] | [1] [0 to 3] | [1] | | | | +Tc2 | [0 to 31] | 1 | [4 to 41] | | | -33 | Tc1 | | | | [1] | +Tcb | | | | | | [1] | | | | +Tc2 | [0 to 31] | 1 | [2 to 33] | | = TRp | +TRr +TRc1 | +TRcw | +TRc2 | | | [1] | . , | , | | | [1 to 4] | [1] [1] | [0 to 7] | [1] | | | | | 1 | [4 to 14] | | = TRp | | tware<br>by mode | +TRc2 | +TRc3 | +TRp | | | , | | | [1 to 4] | [1] stand | by mode<br>1+s] | [1] | [1] | [0 to 7] | | | [6+ | to 15+s] | [Legend] Number enclosed by bracket: Number of access cycles n: Pin wait (0 to ∞) m: Number of burst accesses (0 to 63) s: Time for a transition to or from software standby mode #### (5) Strobe Assert/Negate Timings The assert and negate timings of the strobe signals can be modified as well as number of access cycles. - Read strobe $(\overline{RD})$ in the basic bus interface - Chip select assertion period extension cycles in the basic bus interface - Data transfer acknowledge (DACK3 to DACK0) output for DMAC single address transfers #### 6.5.5 Area and External Bus Interface #### (1) Area 0 Area 0 includes on-chip ROM. All of area 0 is used as external address space in on-chip ROM disabled extended mode, and the space excluding on-chip ROM is external address space in on-chip ROM enabled extended mode. When area 0 external address space is accessed, the $\overline{CS0}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or burst ROM interface can be selected for area 0 by bit BSRM0 in BROMCR and bit BCSEL0 in SRAMCR. Table 6.7 shows the external interface of area 0. Table 6.7 Area 0 External Interface | R | e | qi | st | er | ·S | et | ti | ng | | |---|---|----|----|----|----|----|----|----|--| | | | | | | | | | | | | Interface | BSRM0 of BROMCR | BCSEL0 of SRAMCR | |-----------------------------|-----------------|------------------| | Basic bus interface | 0 | 0 | | Byte control SRAM interface | 0 | 1 | | Burst ROM interface | 1 | 0 | | Setting prohibited | 1 | 1 | #### (2) Area 1 n externally extended mode, all of area 1 is external address space. In on-chip ROM enabled extended mode, the space excluding on-chip ROM is external address space. When area 1 external address space is accessed, the $\overline{CS1}$ signal can be output. Either of the basic bus interface, byte control SRAM, or burst ROM interface can be selected for area 1 by bit BSRM1 in BROMCR and bit BCSEL1 in SRAMCR. Table 6.8 shows the external interface of area 1. **Table 6.8** Area 1 External Interface | | Re | gister Setting | |-----------------------------|-----------------|------------------| | Interface | BSRM1 of BROMCR | BCSEL1 of SRAMCR | | Basic bus interface | 0 | 0 | | Byte control SRAM interface | 0 | 1 | | Burst ROM interface | 1 | 0 | | Setting prohibited | 1 | 1 | ### (3) Area 2 In externally extended mode, all of area 2 is external address space. When area 2 external address space is accessed, the $\overline{CS2}$ signal can be output. Either the basic bus interface, byte-control SRAM interface, DRAM interface, or SDRAM interface can be selected for area 2 by the DRAME and DTYPE bits in DRAMCR and bit BCSEL2 in SRAMCR. Table 6.9 shows the external interface of area 2. Table 6.9 Area 2 External Interface | | Hegister Setting | | | | | |-----------------------------|------------------|--------------------|---------------------|--|--| | Interface | DRAME in DRAMCR | DTYPE in<br>DRAMCR | BCSEL2 in<br>SRAMCR | | | | Basic bus interface | 0 | Don't care | 0 | | | | Byte-control SRAM interface | 0 | Don't care | 1 | | | | DRAM interface | 1 | 0 | 0 | | | | SDRAM interface | 1 | 1 | 0 | | | | Setting prohibited | 1 | Don't care | 1 | | | - --! -- 4 - -- 0 -- 44!-- -- ### (4) Area 3 In externally extended mode, all of area 3 is external address space. When area 3 external address space is accessed, the $\overline{CS3}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or address/data multiplexed I/O interface can be selected for area 3 by bit MPXE3 in MPXCR and bit BCSEL3 in SRAMCR. Table 6.10 shows the external interface of area 3. Table 6.10 Area 3 External Interface | | Register Setting | | | | |----------------------------------------|------------------|------------------|--|--| | Interface | MPXE3 of MPXCR | BCSEL3 of SRAMCR | | | | Basic bus interface | 0 | 0 | | | | Byte control SRAM interface | 0 | 1 | | | | Address/data multiplexed I/O interface | 1 | 0 | | | | Setting prohibited | 1 | 1 | | | #### (5) Area 4 In externally extended mode, all of area 4 is external address space. When area 4 external address space is accessed, the $\overline{\text{CS4}}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or address/data multiplexed I/O interface can be selected for area 4 by bit MPXE4 in MPXCR and bit BCSEL4 in SRAMCR. Table 6.11 shows the external interface of area 4. Table 6.11 Area 4 External Interface | | Register Setting | | | | |----------------------------------------|------------------|------------------|--|--| | Interface | MPXE4 of MPXCR | BCSEL4 of SRAMCR | | | | Basic bus interface | 0 | 0 | | | | Byte control SRAM interface | 0 | 1 | | | | Address/data multiplexed I/O interface | 1 | 0 | | | | Setting prohibited | 1 | 1 | | | #### (6) Area 5 Area 5 includes the on-chip RAM and access prohibited spaces. In external extended mode, area 5, other than the on-chip RAM and access prohibited spaces, is external address space. Note that the on-chip RAM is enabled when the RAME bit in SYSCR are set to 1. If the RAME bit in SYSCR is cleared to 0, the on-chip RAM is disabled and the corresponding addresses are an external address space. For details, see section 3, MCU Operating Modes. When area 5 external address space is accessed, the $\overline{CS5}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or address/data multiplexed I/O interface can be selected for area 5 by the MPXE5 bit in MPXCR and the BCSEL5 bit in SRAMCR. Table 6.12 shows the external interface of area 5. Table 6.12 Area 5 External Interface | | Register Setting | | | | |----------------------------------------|------------------|------------------|--|--| | Interface | MPXE5 of MPXCR | BCSEL5 of SRAMCR | | | | Basic bus interface | 0 | 0 | | | | Byte control SRAM interface | 0 | 1 | | | | Address/data multiplexed I/O interface | 1 | 0 | | | | Setting prohibited | 1 | 1 | | | #### (7) Area 6 Area 6 includes internal I/O registers. In external extended mode, area 6 other than on-chip I/O register area is external address space. When area 6 external address space is accessed, the $\overline{CS6}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or address/data multiplexed I/O interface can be selected for area 6 by the MPXE6 bit in MPXCR and the BCSEL6 bit in SRAMCR. Table 6.13 shows the external interface of area 6. Table 6.13 Area 6 External Interface | | Register Setting | | | | |----------------------------------------|------------------|------------------|--|--| | Interface | MPXE6 of MPXCR | BCSEL6 of SRAMCR | | | | Basic bus interface | 0 | 0 | | | | Byte control SRAM interface | 0 | 1 | | | | Address/data multiplexed I/O interface | 1 | 0 | | | | Setting prohibited | 1 | 1 | | | #### (8) Area 7 Area 7 includes internal I/O registers. In external extended mode, area 7 other than internal I/O register area is external address space. When area 7 external address space is accessed, the $\overline{\text{CS7}}$ signal can be output. Either of the basic bus interface, byte control SRAM interface, or address/data multiplexed I/O interface can be selected for area 7 by the MPXE7 bit in MPXCR and the BCSEL7 bit in SRAMCR. Table 6.14 shows the external interface of area 7. Table 6.14 Area 7 External Interface | | Re | egister Setting | |----------------------------------------|----------------|------------------| | Interface | MPXE7 of MPXCR | BCSEL7 of SRAMCR | | Basic bus interface | 0 | 0 | | Byte control SRAM interface | 0 | 1 | | Address/data multiplexed I/O interface | 1 | 0 | | Setting prohibited | 1 | 1 | D - --! - 4 - -- 0 - 44! -- -- ## 6.5.6 Endian and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and controls whether the upper byte data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space), the data size, and endian format when accessing external address space. ### (1) 8-Bit Access Space With the 8-bit access space, the lower byte data bus (D7 to D0) is always used for access. The amount of data that can be accessed at one time is one byte: a word access is performed as two byte accesses, and a longword access, as four byte accesses. Figures 6.11 and 6.12 illustrate data alignment control for the 8-bit access space. Figure 6.11 shows the data alignment when the data endian format is specified as big endian. Figure 6.12 shows the data alignment when the data endian format is specified as little endian. | | | | | | Strobe signal LHWR/LUB LLWR/LLB RD | |--------------|-------------------|-----------------|--------------|-----------|----------------------------------------| | Data<br>Size | Access<br>Address | Access<br>Count | Bus<br>Cycle | Data Size | Data bus<br>[D15 D8]D7 D0] | | Byte | n | 1 | 1st | Byte | 7; ; ; ; ; ; ; ; 0 | | Morel | n | 2 | 1st | Byte | 15 ; ; ; ; ; 8 | | Word | " | 2 | 2nd | Byte | 7; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; | | Longword | n | 4 | 1st | Byte | 31 1 1 1 24 | | | | | 2nd | Byte | 23 1 1 16 | | | | | 3rd | Byte | 15 | | | | | 4th | Byte | 7, 1, 1, 1, 10 | Figure 6.11 Access Sizes and Data Alignment Control for 8-Bit Access Space (Big Endian) | | | | | | Strobe signal LHWR/LUB LLWR/LLB | |----------|---------|--------|-------|-----------|----------------------------------------| | | | | | | RD | | | | | | | | | Data | Access | Access | Bus | | Data bus | | Size | Address | Count | Cycle | Data Size | D15 D8 D7 D0 | | Byte | n | 1 | 1st | Byte | 7; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; ; | | Word n | n | 2 | 1st | Byte | 7 | | | " | | 2nd | Byte | 15 | | Longword | n | 4 | 1st | Byte | 71 1 1 1 10 | | | | | 2nd | Byte | 15 | | | | | 3rd | Byte | 23 1 1 1 16 | | | | | 4th | Byte | 31 1 1 1 24 | Figure 6.12 Access Sizes and Data Alignment Control for 8-Bit Access Space (Little Endian) ### (2) 16-Bit Access Space With the 16-bit access space, the upper byte data bus (D15 to D8) and lower byte data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word. Figures 6.13 and 6.14 illustrate data alignment control for the 16-bit access space. Figure 6.13 shows the data alignment when the data endian format is specified as big endian. Figure 6.14 shows the data alignment when the data endian format is specified as little endian. In big endian, byte access for an even address is performed by using the upper byte data bus and byte access for an odd address is performed by using the lower byte data bus. In little endian, byte access for an even address is performed by using the lower byte data bus, and byte access for an odd address is performed by using the third byte data bus. | | | | | | Strobe signal LHWR/LUB LLWR/LLB | |----------------|-------------------|-----------------|--------------|-----------|----------------------------------| | | | | | | RD | | Access<br>Size | Access<br>Address | Access<br>Count | Bus<br>Cycle | Data Size | Data bus<br>[D15 D8 D7 D0] | | Byte | Even<br>(2n) | 1 | 1st | Byte | 7 0 | | | Odd<br>(2n+1) | 1 | 1st | Byte | 7, 1, 1, 1, 1, 10 | | Word | Even<br>(2n) | 1 | 1st | Word | 15 | | | Odd<br>(2n+1) | 2 | 1st | Byte | 15 | | | (21111) | | 2nd | Byte | 71 1 1 1 1 1 0 | | Longword | Even | 2 | 1st | Word | 31 1 1 1 1 1 24 23 1 1 1 1 1 16 | | | (2n) | | 2nd | Word | 15 | | | Odd<br>(2n+1) | 3 | 1st | Byte | 31 24 | | | | | 2nd | Word | 23 | | | | | 3rd | Byte | 71 1 1 1 1 1 0 | Figure 6.13 Access Sizes and Data Alignment Control for 16-Bit Access Space (Big Endian) | | | | | | Strobe signal | |----------|---------------|--------|-------|-----------|--------------------------------------------| | | | | | | THWR/LUB TLWR/LLB | | | | | | | | | | | | | | RD | | | | | | | | | Access | Access | Access | Bus | | Data bus | | Size | Address | Count | Cycle | Data Size | D15 D8 D7 D0 | | Byte | Even<br>(2n) | 1 | 1st | Byte | 7: : : : : : : : : : : : : : : : : : : | | | Odd<br>(2n+1) | 1 | 1st | Byte | 7: : : : : : : : 0 | | Word | Even<br>(2n) | 1 | 1st | Word | 15, , , , , , , , 8 7, , , , , , , , , , , | | | Odd<br>(2n+1) | 2 | 1st | Byte | 7: : : : : : : : : 0 | | | (=, | | 2nd | Byte | 15, 1 , 1 , 1 , 18 | | Longword | Even | 2 | 1st | Word | 15 | | | (2n) | | 2nd | Word | 311 1 1 1 1 24 23 1 1 1 1 1 16 | | | Odd<br>(2n+1) | 3 | 1st | Byte | 7: : : : : : 0 | | | | | 2nd | Word | 23 1 1 16 15 1 1 18 | | | | | 3rd | Byte | 31 1 1 24 | Figure 6.14 Access Sizes and Data Alignment Control for 16-Bit Access Space (Little Endian) #### 6.6 Basic Bus Interface The basic bus interface can be connected directly to the ROM and SRAM. The bus specifications can be specified by the ABWCR, ASTCR, WTCRA, WTCRB, RDNCR, CSACR, and ENDIANCR. #### **6.6.1** Data Bus Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and controls whether the upper byte data bus (D15 to D8) or lower byte data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space), the data size, and endian format when accessing external address space,. For details, see section 6.5.6, Endian and Data Alignment. #### 6.6.2 I/O Pins Used for Basic Bus Interface Table 6.15 shows the pins used for basic bus interface. Table 6.15 I/O Pins for Basic Bus Interface | Name | Symbol | I/O | Function | |--------------------|------------|--------|-------------------------------------------------------------------------------------------| | Bus cycle start | BS | Output | Signal indicating that the bus cycle has started | | Address strobe | ĀS* | Output | Strobe signal indicating that an address output on the address bus is valid during access | | Read strobe | RD | Output | Strobe signal indicating the read access | | Read/write | RD/WR | Output | Signal indicating the data bus input or output direction | | Low-high write | LHWR | Output | Strobe signal indicating that the upper byte (D15 to D8) is valid during write access | | Low-low write | LLWR | Output | Strobe signal indicating that the lower byte (D7 to D0) is valid during write access | | Chip select 0 to 7 | CS0 to CS7 | Output | Strobe signal indicating that the area is selected | | Wait | WAIT | Input | Wait request signal used when an external address space is accessed | Note: \* When the address/data multiplexed I/O is selected, this pin only functions as the $\overline{AH}$ output and does not function as the $\overline{AS}$ output. ### 6.6.3 Basic Timing This section describes the basic timing when the data is specified as big endian. ### (1) 16-Bit 2-State Access Space Figures 6.15 to 6.17 show the bus timing of 16-bit 2-state access space. When accessing 16-bit access space, the upper byte data bus (D15 to D8) is used for even addresses access, and the lower byte data bus (D7 to D0) is used for odd addresses. No wait cycles can be inserted. Figure 6.15 16-Bit 2-State Access Space Bus Timing (Byte Access for Even Address) Figure 6.16 16-Bit 2-State Access Space Bus Timing (Byte Access for Odd Address) Figure 6.17 16-Bit 2-State Access Space Bus Timing (Word Access for Even Address) ## (2) 16-Bit 3-State Access Space Figures 6.18 to 6.20 show the bus timing of 16-bit 3-state access space. When accessing 16-bit access space, the upper byte data bus (D15 to D8) is used for even addresses, and the lower byte data bus (D7 to D0) is used for odd addresses. Wait cycles can be inserted. Figure 6.18 16-Bit 3-State Access Space Bus Timing (Byte Access for Even Address) Figure 6.19 16-Bit 3-State Access Space Bus Timing (Word Access for Odd Address) Figure 6.20 16-Bit 3-State Access Space Bus Timing (Word Access for Even Address) #### 6.6.4 Wait Control This LSI can extend the bus cycle by inserting wait cycles (Tw) when the external address space is accessed. There are two ways of inserting wait cycles: program wait (Tpw) insertion and pin wait (Ttw) insertion using the WAIT pin. ### (1) Program Wait Insertion From 0 to 7 wait cycles can be inserted automatically between the $T_2$ state and $T_3$ state for 3-state access space, according to the settings in WTCRA and WTCRB. #### (2) Pin Wait Insertion For 3-state access space, when the WAITE bit in BCR1 is set to 1 and the corresponding ICR bit is set to 1, wait input by means of the $\overline{WAIT}$ pin is enabled. When the external address space is accessed in this state, a program wait (Tpw) is first inserted according to the WTCRA and WTCRB settings. If the $\overline{WAIT}$ pin is low at the falling edge of B $\phi$ in the last T2 or Tpw cycle, another Ttw cycle is inserted until the $\overline{WAIT}$ pin is brought high. The pin wait insertion is effective when the Tw cycles are inserted to seven cycles or more, or when the number of Tw cycles to be inserted is changed according to the external devices. The WAITE bit is common to all areas. For details on ICR, see section 9, I/O Ports. Figure 6.21 shows an example of wait cycle insertion timing. After a reset, the 3-state access is specified, the program wait is inserted for seven cycles, and the $\overline{WAIT}$ input is disabled. Figure 6.21 Example of Wait Cycle Insertion Timing # 6.6.5 Read Strobe (RD) Timing The read strobe timing can be modified in area units by setting bits RDN7 to RDN0 in RDNCR to 1. Note that the $\overline{RD}$ timing with respect to the $\overline{DACK}$ rising edge will change if the read strobe timing is modified by setting RDNn to 1 when the DMAC is used in the single address mode. Figure 6.22 shows an example of timing when the read strobe timing is changed in the basic bus 3-state access space. Figure 6.22 Example of Read Strobe Timing # 6.6.6 Extension of Chip Select (CS) Assertion Period Some external I/O devices require a setup time and hold time between address and $\overline{CS}$ signals and strobe signals such as $\overline{RD}$ , $\overline{LHWR}$ , and $\overline{LLWR}$ . Settings can be made in CSACR to insert cycles in which only the $\overline{CS}$ , $\overline{AS}$ , and address signals are asserted before and after a basic bus space access cycle. Extension of the $\overline{CS}$ assertion period can be set in area units. With the $\overline{CS}$ assertion extension period in write access, the data setup and hold times are less stringent since the write data is output to the data bus. Figure 6.23 shows an example of the timing when the $\overline{\text{CS}}$ assertion period is extended in basic bus 3-state access space. Both extension cycle Th inserted before the basic bus cycle and extension cycle Tt inserted after the basic bus cycle, or only one of these, can be specified for individual areas. Insertion or non-insertion can be specified for the Th cycle with the upper eight bits (CSXH7 to CSXH0) in CSACR, and for the Tt cycle with the lower eight bits (CSXT7 to CSXT0). Figure 6.23 Example of Timing when Chip Select Assertion Period is Extended # 6.6.7 DACK Signal Output Timing For DMAC single address transfers, the $\overline{DACK}$ signal assert timing can be modified by using the DKC bit in BCR1. Figure 6.24 shows the $\overline{DACK}$ signal output timing. Setting the DKC bit to 1 asserts the $\overline{DACK}$ signal a half cycle earlier. Figure 6.24 DACK Signal Output Timing # **6.7** Byte Control SRAM Interface The byte control SRAM interface is a memory interface for outputting a byte select strobe during a read or a write bus cycle. This interface has 16-bit data input/output pins and can be connected to the SRAM that has the upper byte select and the lower byte select strobes such as $\overline{\text{UB}}$ and $\overline{\text{LB}}$ . The operation of the byte control SRAM interface is the same as the basic bus interface except that: the byte select strobes ( $\overline{LUB}$ and $\overline{LLB}$ ) are output from the write strobe output pins ( $\overline{LHWR}$ and $\overline{LLWR}$ ), respectively; the read strobe ( $\overline{RD}$ ) negation timing is a half cycle earlier than that in the case where RDNn = 0 in the basic bus interface regardless of the RDNCR settings; and the RD/ $\overline{WR}$ signal is used as write enable. #### 6.7.1 Byte Control SRAM Space Setting Byte control SRAM interface can be specified for areas 0 to 7. Each area can be specified as byte control SRAM interface by setting bits BCSELn (n = 0 to 7) in SRAMCR. For the area specified as burst ROM interface or address/data multiplexed I/O interface, the SRAMCR setting is invalid and byte control SRAM interface cannot be used. #### **6.7.2** Data Bus The bus width of the byte control SRAM space can be specified as 16-bit byte control SRAM space according to bits ABWHn and ABWLn (n = 0 to 7) in ABWCR. The area specified as 8-bit access space cannot be specified as the byte control SRAM space. For the 16-bit byte control SRAM space, data bus (D15 to D0) is valid. Access size and data alignment are the same as the basic bus interface. For details, see section 6.5.6, Endian and Data Alignment. # 6.7.3 I/O Pins Used for Byte Control SRAM Interface Table 6.16 shows the pins used for the byte control SRAM interface. In the byte control SRAM interface, write strobe signals ( $\overline{LHWR}$ and $\overline{LLWR}$ ) are output from the byte select strobes. The RD/ $\overline{WR}$ signal is used as a write enable signal. Table 6.16 I/O Pins for Byte Control SRAM Interface | Pin | When Byte Control<br>SRAM is Specified | Name | I/O | Function | |-----------|----------------------------------------|----------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | AS/AH | ĀS | Address<br>strobe | Output | Strobe signal indicating that the address output on the address bus is valid when a basic bus interface space or byte control SRAM space is accessed | | CSn | CSn | Chip select | Output | Strobe signal indicating that area n is selected | | RD | RD | Read strobe | Output | Output enable for the SRAM when the byte control SRAM space is accessed | | RD/WR | RD/WR | Read/write | Output | Write enable signal for the SRAM when the byte control SRAM space is accessed | | LHWR/LUB | LUB | Lower-upper<br>byte select | Output | Upper byte select when the 16-bit byte control SRAM space is accessed | | LLWR/LLB | LLB | Lower-lower byte select | Output | Lower byte select when the 16-bit byte control SRAM space is accessed | | WAIT | WAIT | Wait | Input | Wait request signal used when an external address space is accessed | | A23 to A0 | A23 to A0 | Address pin | Output | Address output pin | | D15 to D0 | D15 to D0 | Data pin | Input/<br>output | Data input/output pin | # 6.7.4 Basic Timing ## (1) 2-State Access Space Figure 6.25 shows the bus timing when the byte control SRAM space is specified as a 2-state access space. Data buses used for 16-bit access space is the same as those in basic bus interface. No wait cycles can be inserted. Figure 6.25 16-Bit 2-State Access Space Bus Timing # (2) 3-State Access Space Figure 6.26 shows the bus timing when the byte control SRAM space is specified as a 3-state access space. Data buses used for 16-bit access space is the same as those in the basic bus interface. Wait cycles can be inserted. Figure 6.26 16-Bit 3-State Access Space Bus Timing #### 6.7.5 Wait Control The bus cycle can be extended for the byte control SRAM interface by inserting wait cycles (Tw) in the same way as the basic bus interface. #### (1) Program Wait Insertion From 0 to 7 wait cycles can be inserted automatically between T2 cycle and T3 cycle for the 3-state access space in area units, according to the settings in WTCRA and WTCRB. ## (2) Pin Wait Insertion For 3-state access space, when the WAITE bit in BCR1 is set to 1, the corresponding DDR bit is cleared to 0, and the ICR bit is set to 1, wait input by means of the $\overline{WAIT}$ pin is enabled. For details on DDR and ICR, refer to section 9, I/O Ports. Figure 6.27 shows an example of wait cycle insertion timing. Figure 6.27 Example of Wait Cycle Insertion Timing ## 6.7.6 Read Strobe $(\overline{RD})$ When the byte control SRAM space is specified, the RDNCR setting for the corresponding space is invalid. The read strobe negation timing is the same timing as when RDNn = 1 in the basic bus interface. Note that the $\overline{RD}$ timing with respect to the $\overline{DACK}$ rising edge becomes different. # **6.7.7** Extension of Chip Select ( $\overline{CS}$ ) Assertion Period In the byte control SRAM interface, the extension cycles can be inserted before and after the bus cycle in the same way as the basic bus interface. For details, refer to section 6.6.6, Extension of Chip Select $(\overline{CS})$ Assertion Period. ## 6.7.8 DACK Signal Output Timing For DMAC single address transfers, the $\overline{DACK}$ signal assert timing can be modified by using the DKC bit in BCR1. Figure 6.28 shows the $\overline{DACK}$ signal output timing. Setting the DKC bit to 1 asserts the $\overline{DACK}$ signal a half cycle earlier. Figure 6.28 DACK Signal Output Timing #### **6.8** Burst ROM Interface In this LSI, external address space areas 0 and 1 can be designated as burst ROM space, and burst ROM interfacing performed. The burst ROM interface enables ROM with page access capability to be accessed at high speed. Areas 1 and 0 can be designated as burst ROM space by means of bits BSRM1 and BSRM0 in BROMCR. Consecutive burst accesses of up to 32 words can be performed, according to the setting of bits BSWDn1 and BSWDn0 (n = 0, 1) in BROMCR. From one to eight cycles can be selected for burst access. Settings can be made independently for area 0 and area 1. In the burst ROM interface, the burst access covers only CPU read accesses. Other accesses are performed with the similar method to the basic bus interface. ### 6.8.1 Burst ROM Space Setting Burst ROM interface can be specified for areas 0 and 1. Areas 0 and 1 can be specified as burst ROM space by setting bits BSRMn (n = 0, 1) in BROMCR. #### 6.8.2 Data Bus The bus width of the burst ROM space can be specified as 8-bit or 16-bit burst ROM interface space according to the ABWHn and ABWLn bits (n = 0, 1) in ABWCR. For the 8-bit bus width, data bus (D7 to D0) is valid. For the 16-bit bus width, data bus (D15 to D0) is valid. Access size and data alignment are the same as the basic bus interface. For details, see section 6.5.6, Endian and Data Alignment. ## 6.8.3 I/O Pins Used for Burst ROM Interface Table 6.17 shows the pins used for the burst ROM interface. Table 6.17 I/O Pins Used for Burst ROM Interface | Name | Symbol | I/O | Function | |--------------------------|----------|--------|-------------------------------------------------------------------------------------------| | Bus cycle start | BS | Output | Signal indicating that the bus cycle has | | | | | started. | | Address strobe AS Output | | Output | Strobe signal indicating that an address output on the address bus is valid during access | | Read strobe | RD | Output | Strobe signal indicating the read access | | Read/write | RD/WR | Output | Signal indicating the data bus input or output direction | | Low-high write | LHWR | Output | Strobe signal indicating that the upper byte (D15 to D8) is valid during write access | | Low-low write | LLWR | Output | Strobe signal indicating that the lower byte (D7 to D0) is valid during write access | | Chip select 0 and 1 | CS0, CS1 | Output | Strobe signal indicating that the area is selected | | Wait | WAIT | Input | Wait request signal used when an external address space is accessed | ### 6.8.4 Basic Timing The number of access cycles in the initial cycle (full access) on the burst ROM interface is determined by the basic bus interface settings in ABWCR, ASTCR, WTCRA, WTCRB, and bits CSXHn in CSACR (n = 0 to 7). When area 0 or area 1 designated as burst ROM space is read by the CPU, the settings in RDNCR and bits CSXTn in CSACR (n = 0 to 7) are ignored. From one to eight cycles can be selected for the burst cycle, according to the settings of bits BSTS02 to BSTS00 and BSTS12 to BSTS10 in BROMCR. Wait cycles cannot be inserted. In addition, 4-word, 8-word, 16-word, or 32-word consecutive burst access can be performed according to the settings of BSTS01, BSTS00, BSTS11, and BSTS10 bits in BROMCR. The basic access timing for burst ROM space is shown in figures 6.29 and 6.30. Figure 6.29 Example of Burst ROM Access Timing (ASTn = 1, Two Burst Cycles) Figure 6.30 Example of Burst ROM Access Timing (ASTn = 0, One Burst Cycle) #### 6.8.5 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion by the $\overline{\text{WAIT}}$ pin can be used in the initial cycle (full access) on the burst ROM interface. See section 6.6.4, Wait Control. Wait cycles cannot be inserted in a burst cycle. ## 6.8.6 Read Strobe $(\overline{RD})$ Timing When the burst ROM space is read by the CPU, the RDNCR setting for the corresponding space is invalid. The read strobe negation timing is the same timing as when RDNn = 0 in the basic bus interface. # **6.8.7** Extension of Chip Select ( $\overline{CS}$ ) Assertion Period In the burst ROM interface, the extension cycles can be inserted in the same way as the basic bus interface. For the burst ROM space, the burst access can be enabled only in read access by the CPU. In this case, the setting of the corresponding CSXTn bit in CSACR is ignored and an extension cycle can be inserted only before the full access cycle. Note that no extension cycle can be inserted before or after the burst access cycles. In accesses other than read accesses by the CPU, the burst ROM space is equivalent to the basic bus interface space. Accordingly, extension cycles can be inserted before and after the burst access cycles. # 6.9 Address/Data Multiplexed I/O Interface If areas 3 to 7 of external address space are specified as address/data multiplexed I/O space in this LSI, the address/data multiplexed I/O interface can be performed. In the address/data multiplexed I/O interface, peripheral LSIs that require the multiplexed address/data can be connected directly to this LSI. ### 6.9.1 Address/Data Multiplexed I/O Space Setting Address/data multiplexed I/O interface can be specified for areas 3 to 7. Each area can be specified as the address/data multiplexed I/O space by setting bits MPXEn (n = 3 to 7) in MPXCR. ### 6.9.2 Address/Data Multiplex In the address/data multiplexed I/O space, data bus is multiplexed with address bus. Table 6.18 shows the relationship between the bus width and address output. Table 6.18 Address/Data Multiplex | | | | Data Pins | | | | | | | | | | | | | | | |-----------|---------|-----|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | Bus Width | Cycle | PI7 | PI6 | PI5 | PI4 | PI3 | PI2 | PI1 | PI0 | PH7 | PH6 | PH5 | PH4 | РН3 | PH2 | PH1 | PH0 | | 8 bits | Address | - | - | - | - | - | - | - | - | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | Data | - | - | - | - | - | - | - | - | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 16 bits | Address | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | Data | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | #### **6.9.3** Data Bus The bus width of the address/data multiplexed I/O space can be specified for either 8-bit access space or 16-bit access space by the ABWHn and ABWLn bits (n = 3 to 7) in ABWCR. For the 8-bit access space, D7 to D0 are valid for both address and data. For 16-bit access space, D15 to D0 are valid for both address and data. If the address/data multiplexed I/O space is accessed, the corresponding address will be output to the address bus. For details on access size and data alignment, see section 6.5.6, Endian and Data Alignment. ## 6.9.4 I/O Pins Used for Address/Data Multiplexed I/O Interface Table 6.19 shows the pins used for the address/data multiplexed I/O Interface. Table 6.19 I/O Pins for Address/Data Multiplexed I/O Interface | | When Byte<br>Control<br>SRAM is | | | | |-----------|---------------------------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------| | Pin | Specified | Name | I/O | Function | | CSn | CSn | Chip select | Output | Chip select (n = 3 to 7) when area n is specified as the address/data multiplexed I/O space | | AS/AH | ĀĦ* | Address hold | Output | Signal to hold an address when the address/data multiplexed I/O space is specified | | RD | RD | Read strobe | Output | Signal indicating that the address/data multiplexed I/O space is being read | | LHWR/LUB | LHWR | Low-high write | Output | Strobe signal indicating that the upper byte (D15 to D8) is valid when the address/data multiplexed I/O space is written | | LLWR/LLB | LLWR | Low-low write | Output | Strobe signal indicating that the lower byte (D7 to D0) is valid when the address/data multiplexed I/O space is written | | D15 to D0 | D15 to D0 | Address/data | Input/<br>output | Address and data multiplexed pins for the address/data multiplexed I/O space. | | | | | | Only D7 to D0 are valid when the 8-bit space is specified. D15 to D0 are valid when the 16-bit space is specified. | | A23 to A0 | A23 to A0 | Address | Output | Address output pin | | WAIT | WAIT | Wait | Input | Wait request signal used when the external address space is accessed | | BS | BS | Bus cycle start | Output | Signal to indicate the bus cycle start | | RD/WR | RD/WR | Read/write | Output | Signal indicating the data bus input or output direction | Note: \* The $\overline{AH}$ output is multiplexed with the $\overline{AS}$ output. At the timing that an area is specified as address/data multiplexed I/O, this pin starts to function as the $\overline{AH}$ output meaning that this pin cannot be used as the $\overline{AS}$ output. At this time, when other areas set to the basic bus interface is accessed, this pin does not function as the $\overline{AS}$ output. Until an area is specified as address/data multiplexed I/O, be aware that this pin functions as the $\overline{AS}$ output. # 6.9.5 Basic Timing The bus cycle in the address/data multiplexed I/O interface consists of an address cycle and a data cycle. The data cycle is based on the basic bus interface timing specified by the ABWCR, ASTCR, WTCRA, WTCRB, RDNCR, and CSACR. Figures 6.31 and 6.32 show the basic access timings. Figure 6.31 8-Bit Access Space Access Timing (ABWHn = 1, ABWLn = 1) Figure 6.32 16-Bit Access Space Access Timing (ABWHn = 0, ABWLn = 1) ## 6.9.6 Address Cycle Control An extension cycle (Tmaw) can be inserted between Tma1 and Tma2 cycles to extend the $\overline{AH}$ signal output period by setting the ADDEX bit in MPXCR. By inserting the Tmaw cycle, the address setup for $\overline{AH}$ and the $\overline{AH}$ minimum pulse width can be assured. Figure 6.33 shows the access timing when the address cycle is three cycles. Figure 6.33 Access Timing of 3 Address Cycles (ADDEX = 1) #### 6.9.7 Wait Control In the data cycle of the address/data multiplexed I/O interface, program wait insertion and pin wait insertion by the $\overline{\text{WAIT}}$ pin are enabled in the same way as in the basic bus interface. For details, refer to section 6.6.4, Wait Control. Wait control settings do not affect the address cycles. # 6.9.8 Read Strobe (RD) Timing In the address/data multiplexed I/O interface, the read strobe timing of data cycles can be modified in the same way as in basic bus interface. For details, refer to section 6.6.5, Read Strobe $(\overline{RD})$ Timing. Figure 6.34 shows an example when the read strobe timing is modified. Figure 6.34 Read Strobe Timing # 6.9.9 Extension of Chip Select (CS) Assertion Period In the address/data multiplexed interface, the extension cycles can be inserted before and after the bus cycle. For details, see section 6.6.6, Extension of Chip Select ( $\overline{CS}$ ) Assertion Period. Figure 6.35 shows an example of the chip select $(\overline{CS})$ assertion period extension timing. Figure 6.35 Chip Select $(\overline{\text{CS}})$ Assertion Period Extension Timing in Data Cycle When consecutively reading from the same area connected to a peripheral LSI whose data hold time is long, data outputs from the peripheral LSI and this LSI may conflict. Inserting the chip select assertion period extension cycle after the access cycle can avoid the data conflict. Figure 6.36 shows an example of the operation. In the figure, both bus cycles A and B are read access cycles to the address/data multiplexed I/O space. An example of the data conflict is shown in (a), and an example of avoiding the data conflict by the $\overline{\text{CS}}$ assertion period extension cycle in (b). Figure 6.36 Consecutive Read Accesses to Same Area (Address/Data Multiplexed I/O Space) # 6.9.10 DACK Signal Output Timing For DMAC single address transfers, the $\overline{DACK}$ signal assert timing can be modified by using the DKC bit in BCR1. Figure 6.37 shows the $\overline{DACK}$ signal output timing. Setting the DKC bit to 1 asserts the $\overline{DACK}$ signal a half cycle earlier. Figure 6.37 DACK Signal Output Timing #### 6.10 DRAM Interface In this LSI, area 2 in the external space can be used as the DRAM interface space. Up to 8 Mbytes of DRAM is directly connected via the DRAM interface. #### 6.10.1 Setting DRAM Space Area 2 can be specified as the DRAM space by the DRAME and DTYPE bits in DRAMCR. Table 6.20 lists the relationship among the DRAME and DTYPE bits and area 2 interfaces. The bus settings of the DRAM space such as bus width and wait cycle number depend on area 2 settings. Table 6.20 Relationship Among DRAME and DTYPE and Area 2 Interfaces | DRAME | DTYPE | Area 2 Interface | |-------|-------|---------------------------------------------------------| | 0 | × | Basic bus space (initial state)/byte-control SRAM space | | 1 | 0 | DRAM space | | 1 | 1 | SDRAM space | [Legend] x: Don't care ## 6.10.2 Address Multiplexing A Row address and a column address are multiplexed in the DRAM space. Select the number of row address bits to be shifted with bits MXC1 and MXC0 in DRAMCR. Table 6.21 lists the relationship among bits MXC1 and MXC0 and shifted bit number. Table 6.21 Relationship Among MXC1 and MXC0 and Shifted Bit Count | DRA | MCR | Shit Bit | Data Bus | External Address Pin | | | | | | | | | | | | | | | | | | | | |------|------|----------|-----------|----------------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | MXC1 | MXC0 | Count | Width | Address | A27 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 0 | 0 | 8 bits | 8/16 bits | Row address | A23 to A18 | A17 | - | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | | Column address | A23 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | 0 | 1 | 9 bits | 8/16 bits | Row address | A23 to A18 | A17 | - | - | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | | | | | Column address | A23 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | 1 | 0 | 10 bits | 8/16 bits | Row address | A23 to A18 | A17 | - | - | - | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | | | | | | Column address | A23 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | 1 | 1 | 11 bits | 8/16 bits | Row address | A23 to A18 | A17 | - | - | - | - | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | | | | | Column address | A23 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | #### **6.10.3** Data Bus The data bus width of the DRAM space can be selected from 8 and 16 bits by bits ABWH2 and ABWL2 in ABWCR. DRAM with 16-bit words can be connected directly to 16-bit bus width space. D7 to D0 are valid in 8-bit DRAM space, and D15 to D0 are valid in 16-bit DRAM space. The data endian format can be selected by bit LE2 in ENDIANCR. For details on the access size and alignment, see section 6.5.6, Endian and Data Alignment. #### 6.10.4 I/O Pins Used for DRAM Interface Table 6.22 shows the pins used for the DRAM interface. Table 6.22 I/O Pins for DRAM Interface | Pin | DRAM<br>Selected | Name | I/O | Function | |-----------------|------------------|-----------------------------------|------------------|------------------------------------------------------------------------------------------------------| | WE | WE | Write enable | Output | Write enable signal for accessing the DRAM interface | | RAS | RAS | Row address strobe | Output | Row address strobe when the DRAM space is specified as area 2 | | LUCAS/<br>DQMLU | LUCAS | Lower-upper column address strobe | Output | <ul> <li>Lower-upper column address strobe<br/>when the 32-bit DRAM space is<br/>accessed</li> </ul> | | | | | | Upper column address strobe when the<br>16-bit DRAM space is accessed | | LLCAS/<br>DQMLL | LLCAS | Lower-lower column address strobe | Output | Lower-lower column address strobe<br>when the 32-bit DRAM space is<br>accessed | | | | | | <ul> <li>Lower column address strobe when the<br/>16-bit DRAM space is accessed</li> </ul> | | ŌĒ | ŌĒ | Output enable | Output | Output enable signal when the DRAM space is accessed | | WAIT | WAIT | Wait | Input | Wait request signal used when an external address space is accessed | | A17 to A0 | A17 to A0 | Address pin | Output | Multiplexed address/data output pin | | D15 to D0 | D15 to D0 | Data pin | Input/<br>output | Data input/output pin | ### 6.10.5 Basic Timing Figure 6.38 shows a basic access timing of the DRAM space. A basic bus cycle consists of four clock cycles: one precharge cycle (Tp), one row address output cycle (Tr), and two column address output cycles (Tc1 and Tc2). The $\overline{RD}$ signal is output to DRAM as an $\overline{OE}$ signal on a DRAM access. When DRAM with the EDO page mode function is in use, connect the $\overline{OE}$ signal to the $\overline{OE}$ pin of the DRAM. Figure 6.38 DRAM Basic Access Timing (RAS = 0 and CAST = 0) ## 6.10.6 Controlling Column Address Output Cycle The number of column address output cycles can be changed from two to three clock cycles by setting the CAST bit in DRAMCR. Set the bit according to the DRAM to be used and the frequency of this LSI so that the CAS pulse width can be optimal. Figure 6.39 shows a timing example when the number of column address output cycles is set to three clock cycles. Figure 6.39 Access Timing Example of Column Address Output Cycles for 3 Clock Cycles (RAST = 0) ## 6.10.7 Controlling Row Address Output Cycle The $\overline{RAS}$ signal is driven low at the start of the $\overline{Tr}$ cycle by setting the RAST bit to 1. The row address hold time to the falling edge of the $\overline{RAS}$ signal and the DRAM read access time are changed. Set the bit according to the DRAM to be used and the frequency of this LSI so that required performance can be obtained. Figure 6.40 shows a timing example when the $\overline{RAS}$ signal is driven low at the start of the Tr cycle. Figure 6.40 Access Timing Example of $\overline{RAS}$ Signal Driven Low at Start of Tr Cycle (CAST = 0) To ensure the row address hold time or read access time, one to three of Trw cycles in which the row address output is retained can be inserted between the Tr and Tc1 cycles. The RAS signal is driven low in the Tr cycle and the column address is output in the Tc1 cycle. Set the bit according to the DRAM to be used and the frequency of this LSI so that the row address hold time to the rising edge of the RAS signal is ensured. Figure 6.41 shows an access timing example when one Trw cycle is specified. Figure 6.41 Access Timing Example when One Trw Cycle is Specified ### 6.10.8 Controlling Precharge Cycle The number of precharge cycles (Tp) can be selected from one to four clock cycles by bits TPC1 and TPC0 in DRACCR. Set the bit according to the DRAM to be used and the frequency of this LSI so that the number of precharge cycle can be optimal. Figure 6.42 shows an access timing example when two Tp cycles are specified. The setting of bits TPC1 and TPC0 affect the Tp cycle of a refresh cycle. Figure 6.42 Access Timing Example of Two Precharge Cycles (RAST = 0 and CAST = 0) ### 6.10.9 Wait Control There are two methods of inserting wait cycles during a DRAM access cycle: program wait insertion and pin wait insertion using the WAIT pin. Wait cycles are inserted to extend the $\overline{CAS}$ assertion period during a DRAM read cycle and to ensure the write data setup time to the falling edge of the $\overline{CAS}$ signal during a DRAM write cycle. ### (1) Program Wait Insertion When bit AST2 in ASTCR is set to 1, zero to seven of wait cycles can automatically be inserted between the Tc1 and Tc2 cycles. The number of wait cycles is selected by bits W22 to W20 in WTCRB. ### (2) Pin Wait Insertion When the WAITE bit in BCR1 is set to 1, and the AST2 bit in ASTCR is set to 1, setting the ICR bit for the corresponding pin to 1 enables wait input by the $\overline{WAIT}$ pin. When the DRAM space is accessed in this state, a program wait (Tpw) is first inserted. If the $\overline{WAIT}$ pin is low at the rising edge of B $\phi$ in the last Tc1 or Tpw cycle, another Ttw cycle is inserted until the $\overline{WAIT}$ pin is driven high. For details on ICR, see section 9, I/O Ports. Figure 6.43 shows an example of wait cycle insertion timing for 2-cycle column address output. Figure 6.44 shows an example of wait cycle insertion timing for 3-cycle column address output. Figure 6.43 Example of Wait Cycle Insertion Timing for 2-Cycle Column Address Output Figure 6.44 Example of Wait Cycle Insertion Timing for 3-Cycle Column Address Output REJ09B0294-0100 # 6.10.10 Controlling Byte and Word Accesses When 16-bit bus DRAM is used, two CAS signals can be used to control byte and word accesses. Figures 6.45 and 6.46 show control timing examples with use of two CAS signals (in big endian format). Figure 6.47 shows an example of connection for control with two CAS signals. Figure 6.45 Timing Example of Byte Control with Use of Two CAS Signals (Write Access with Lowest Bit of Address = B'0, RAST = 0, CAST = 0) Figure 6.46 Timing Example of Word Control with Use of Two CAS Signals (Read Access with Lowest Bit of Address = B'0, RAST = 0, CAST = 0) Figure 6.47 Example of Connection for Control with Two CAS Signals ## 6.10.11 Burst Access Operation Besides an accessing method in which this LSI outputs a row address every time it accesses the DRAM (called full access or normal access), some DRAMs have a fast-page mode function in which fast speed access can be achieved by modifying only a column address with the same row address output (burst access) when consecutive accesses are made to the same row address. # (1) Burst Access (Fast-Page Mode) Operation Timing Figures 6.48 and 6.49 show operation timing of the fast-page mode. When access cycles to the DRAM space are continued and the row addresses of the consecutive two cycles are the same, output cycles of the CAS and column address signals follow. The row address bits to be compared are decided by bits MXC1 and MXC0 in DRAMCR. Wait cycles can be inserted during a burst access. The method and timing of the wait insertion are the same as that of full access mode. For details, see section 6.10.9, Wait Control. Figure 6.48 Operation Timing of Fast-Page Mode (RAST = 0, CAST = 0) Figure 6.49 Operation Timing of Fast-Page Mode (RAST = 0, CAST = 1) ### (2) RAS Down Mode and RAS Up Mode Even if the fast-page mode is selected, the DRAM space is not consecutively accessed and other spaces may be accessed. The $\overline{RAS}$ signal can be held low during other space accesses. The fast-page mode access can be resumed (burst access) when the same row address in the DRAM space is accessed. # (a) RAS Down Mode Set the RCDM and BE bits in DRAMCR to 1 to make a transition to the RAS down mode. The RCDM bit is enabled only when the BE bit is set to 1. The fast-page mode access (burst access) is resumed when the row addresses of the current cycle and previous cycle are the same. While other spaces are accessed when the DRAM space access is halted, the $\overline{RAS}$ signal must be low. Figure 6.50 shows a timing example of RAS down mode. The RAS signal goes high under the following conditions. - When a refresh cycle is performed during RAS down mode - When a self-refresh is performed - When a transition to software standby mode is made - When the external bus requested by the BREQ signal is released - When either the RCDM or BE bit is cleared to 0 If a transition to the all-module clock-stop mode is made during RAS down mode, clocks are stopped with the $\overline{RAS}$ signal driven low. To make a transition with the $\overline{RAS}$ signal driven high, clear the RCDM bit to 0 before execution of the SLEEP instruction. Clear the RCDM bit to 0 for write access to SCKCR to set the clock frequencies. For SCKCR, see section 22, Clock Pulse Generator. Figure 6.50 Timing Example of RAS Down Mode (RAST = 0, CAST = 0) ### (b) RAS Up Mode Set the BE bit in DRAMCR to 1 and clear the RCDM bit in DRAMCR to 0 to set the RAS up mode. Whenever a DRAM space access is halted and other spaces are accessed, the $\overline{RAS}$ signal is driven high. Only when the DRAM space continues to be accessed, the fast-page mode access (burst access) is performed. Figure 6.51 shows a timing example of RAS up mode. Figure 6.51 Timing Example of RAS Up Mode (RAST = 0, CAST = 0) ### 6.10.12 Refresh Control This LSI includes a DRAM refresh control function. The refresh method is the CAS before RAS (CBR) refresh. Self-refresh cycles can be performed in software standby mode. The refresh control function is enabled when area 2 is specified as the DRAM space by the DRAME and DTYPE bits in DRAMCR. ### (1) CAS before RAS (CBR) Refresh Mode Set the RFSHE bit in REFCR to 1 to select the CBR refresh mode. A CBR refresh cycle is performed when the value set in RTCOR matches the RTCNT value (compare match). RTCNT is an up-counter operated on the input clock specified by bits RTCK2 to RTCK0 in REFCR. RTCNT is initialized upon the compare match and restarts to count up with H'00. Accordingly, a CBR refresh cycle is repeated at intervals specified by bits RTCK2 to RTCK0 in RTCOR. Set the bits so that the required refresh intervals of the DRAM must be satisfied. Since setting bits RTCK2 to RTCK0 starts RTCNT to count up, set RTCNT and RTCOR before setting bits RTCK2 to RTCK0. When changing RTCNT and RTCOR, the counting operation should be halted. When changing bits RTCK2 to RTCK0, change them only after disabling external bus release, and if the write data buffer function is in use, disabling the write data buffer function and reading the external space. The external space cannot be accessed in CBR refresh mode. Figure 6.52 shows RTCNT operation, figure 6.53 shows compare match timing, and figure 6.54 shows CBR refresh timing. Table 6.23 lists the pin states during a CBR refresh cycle. Figure 6.52 RTCNT Operation Figure 6.53 Compare Match Timing Figure 6.54 CBR Refresh Timing Table 6.23 Pin States during DRAM Refresh Cycle | Pin | State | |--------------|------------------------------------------| | A17 to A0 | Hold the value of the previous bus cycle | | D15 to D0 | Hi-Z | | RAS | Used for refresh control | | LUCAS, LLCAS | Used for refresh control | | WE | High | | ĀS | High | | RD | High | | BS | High | | RD/WR | High | The $\overline{RAS}$ signal can be delayed for one to three clock cycles by setting bits RCW1 and RCW0 in REFCR. The pulse width of the $\overline{RAS}$ signal is changed by bits RLW2 to RLW0 in REFCR. The settings of bits RCW1, RCW0, and RLW2 to RLW0 are effective only for a refresh cycle. The precharge time set by bit TPC1 and TPC0 is effective for a refresh cycle. Figure 5.55 shows a timing for setting bits RCW1 and RCW0 Figure 6.55 CBR Refresh Timing (RCW1 = 0, RCW0 = 1, RLW2 = 0, RLW1 = 0, RLW0 = 0) ### (2) Self-Refresh Mode Some DRAMs have a self-refresh mode (battery backup mode). The self-refresh mode is a kind of standby mode and refresh timing and refresh address are controlled internally. The self-refresh mode is selected by setting the RFSHE and SLFRF bits in REFCR to 1. The CAS and RAS signals are output as shown in figure 6.56 by executing the SLEEP instruction. Then, DRAM enters self-refresh mode. When a CBR refresh is requested on a transition to the standby mode, the CBR refresh is first performed and then the self-refresh mode is entered. When the self-refresh mode is used, do not clear the OPE bit in SBYCR to 0. For details, see section 23.2.1, Standby Control Register (SBYCR). Figure 6.56 Self-Refresh Timing Some DRAMs having the self-refresh mode needs longer precharge time of the RAS signal immediately after the self-refresh mode than that in normal operation. From one to seven of precharge cycles immediately after a self-refresh cycle can be inserted. Precharging is also performed according to bits TPC1 and TPC0 in DRACCR. Set the precharge time so that the precharge time immediately after a self-refresh cycle is optimal. Figure 6.57 shows a timing example when one precharge cycle is added. Figure 6.57 Timing Example when 1 Precharge Cycle Added ### (3) Refresh and All-Module Clock Stop Mode This LSI is entered in all-module clock stop mode by the following operation: Stop the clocks of all on-chip peripheral modules by setting the ACSE bit in MSTPCR to 1 (MSTPCRA, MSTPCRB = H'FFFFFFF) or run only the 8-bit timer (MSTPCRA, MSTPCRB = H'F[C to F]FFFFFF), then execute the SLEEP instruction to enter the sleep mode. In all-module clock stop mode, clocks for the bus controller and I/O ports are stopped. Since the clock for the bus controller is stopped, a CBR refresh cycle cannot be performed. When external DRAM is used and the contents of the DRAM in sleep mode should be held, clear the ACSE bit in MSTPCE to 0. For details, see section 23.2.2, Module Stop Control Registers A and B (MSTPCR and MSTPCRB). ### 6.10.13 DRAM Interface and Single Address Transfer by DMAC When fast-page mode (BE = 1) is set for the DRAM space, either fast-page access or full access can be selected, by the setting of bit DDS in DRAMCR, for the single address transfer by the DMAC where the DRAM space is specified as the transfer source or destination. At the same time, the output timing of the $\overline{DACK}$ and $\overline{BS}$ signals is changed. When BE = 0, full access to the DRAM space is performed by single address transfer regardless of the setting of bit DDS. However, the output timing of the $\overline{DACK}$ and $\overline{BS}$ signals can be changed by the setting of bit DDS. The assertion timing of the DACK signal can be changed by bit DKC in BCR1. ### (1) When DDS = 1 A fast-page access is performed regardless of the bus master, only according to the address. The $\overline{DACK}$ signal is asserted at the start of the Tc1 cycle. Figure 6.58 shows the output timing example of the $\overline{DACK}$ signal. Figure 6.58 Output Timing Example of $\overline{DACK}$ when DDS = 1 (RAST = 0, CAST = 0) ## (2) When DDS = 0 Single address transfer by the DMAC takes place as a full access (normal access). The $\overline{DACK}$ signal is asserted within the Tr cycle and the $\overline{BS}$ signal is also asserted during the Tr cycle. When the DRAM space is accessed with other than the single address transfer by the DMAC, a fast-page access is available. Figure 6.59 shows an output timing example of the $\overline{DACK}$ signal when DDS = 0. Figure 6.59 Output Timing Example of $\overline{DACK}$ when DDS = 0 (RAST = 0, CAST = 1) # 6.11 Synchronous DRAM Interface In this LSI, area 2 in the external space can be used as the SDRAM interface space. Up to 8 Mbytes (64 Mbits) of DRAM is directly connected via the SDRAM interface. The CAS latency with 2 to 4 is supported. ### 6.11.1 Setting SDRAM space Area 2 can be specified as the SDRAM space by the DRAME and DTYPE bits in DRAMCR. Table 6.24 lists the relationship among the DRAME and DTYPE bits and area 2 interfaces. In the SDRAM space, pins PB2, PB3, and PB4 are used as the $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ signals. The PB1 pin is used as the $\overline{CS2}$ signal by the PFCR setting, and the PB5 pin is used as the CKE signal by setting the OEE bit in DRAMCR to 1. The bus settings of the SDRAM space depend on area 2 settings. The pin wait and program wait for the SDRAM space are not available. For PFCR, see section 9, I/O Ports. An SDRAM command is designated by the combination of the $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ signals and the precharge-sel command (Precharge-sel) output on the upper column address. This LSI supports the following commands: the NOP, auto-refresh (REF), self-refresh (SELF), all-bank-precharge (PALL), bank active (ACTV), read (READ), write (WRIT), and mode register setting (MRS). Commands controlling a bank are not supported. Table 6.24 Relationship among DRAME and DTYPE and Area 2 Interfaces | DRAME | DTYPE | Area 2 Interface | | | | | |-------|-------|---------------------------------------------------------|--|--|--|--| | 0 | Х | Basic bus space (initial state)/byte-control SRAM space | | | | | | 1 | 0 | DRAM space | | | | | | 1 | 1 | SDRAM space | | | | | [Legend] X: Don't care ### 6.11.2 Address Multiplexing A Row address and a column address are multiplexed in the SDRAM space. Select the number of row address bits to be shifted with bits MXC1 and MXC0 in DRAMCR. The precharge set command (Precharge-sel) is output on the upper column address. Table 6.25 lists the relationship among bits MXC1 and MXC0 and shifted bit number. Table 6.25 Relationship Among MXC1 and MXC0 and Shifted Bit Count | DRA | DRAMCR Shift Bit Data Bus | | External Address Pin | | | | | | | | | | | | | | | | | | | | | |------|---------------------------|---------|----------------------|----------------|------------|-----|-----|-----|-----|-----|-----|--------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | MXC1 | MXC0 | Count | Width | Address | A23 to A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 0 | 0 | 8 bits | 8 bits | Row address | A23 to A18 | - | - | A23 | A22 | A21 | A20 | A19 | P/A18° | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | | Column address | A23 to A18 | - | - | A23 | A22 | A21 | A20 | A19 | Р | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | | | 16 bits | Row address | A23 to A18 | - | - | A23 | A22 | A21 | A20 | P/A19° | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | | Column address | A23 to A18 | - | - | A23 | A22 | A21 | A20 | Р | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | Α0 | | 0 | 1 | 9 bits | 8 bits | Row address | A23 to A18 | A17 | - | - | A23 | A22 | A21 | A20 | P/A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | А9 | | | | | | Column address | A23 to A18 | A17 | - | - | A23 | A22 | A21 | A20 | Р | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | | | 16 bits | Row address | A23 to A18 | A17 | - | - | A23 | A22 | A21 | P/A20° | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | А9 | | | | | | Column address | A23 to A18 | A17 | - | - | A23 | A22 | A21 | Р | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | 1 | 0 | 10 bits | 8 bits | Row address | A23 to A18 | - | - | | - | A23 | A22 | A21 | P/A20° | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | | | | | | Column address | A23 to A18 | - | - | - | - | A23 | A22 | A21 | Р | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | | | 16 bits | Row address | A23 to A18 | - | - | - | - | A23 | A22 | P/A21° | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | | | | | | Column address | A23 to A18 | - | - | - | - | A23 | A22 | Р | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | Α0 | | 1 | 1 | 11 bits | 8 bits | Row address | A23 to A18 | A17 | - | - | - | - | A23 | A22 | P/A21° | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | | | | | Column address | A23 to A18 | A17 | - | - | - | - | A23 | A10 | Р | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | | | | | 16 bits | Row address | A23 to A18 | A17 | - | - | - | - | A23 | P/A22° | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | | | | | Column address | A23 to A18 | A17 | - | - | - | - | A11 | Р | A10 | A9 | A8 | A7 | A6 | A5 | A4 | АЗ | A2 | A1 | A0 | Note: \* When issuing the PALL command, precharge-sel = 1 is output and when issuing the ACTIV command, a corresponding address is output. #### **6.11.3** Data Bus Either 8 or 16 bits can be selected as the data bus width of the SDRAM space by bits ABWH2 and ABWL2 in ABWCR. SDRAM with 16-bit words can be connected directly to 16-bit bus width space. D7 to D0 are valid in 8-bit SDRAM space and D15 to D0 are valid in 16-bit SDRAM space. The data endian format can be selected by bit LE2 in ENDIANCR. For details on the access size and alignment, see section 6.5.6, Endian and Data Alignment. ### 6.11.4 I/O Pins Used for DRAM Interface Table 6.26 shows the pins used for the SDRAM interface. Since a $\overline{CS}$ pin functions as an input after a reset, set the bit in PFCR to 1 to output the $\overline{CS}$ signal. For details, see section 9, I/O Ports. To enable the SDRAM interface, select the appropriate MCU operating mode. For details, see section 3, MCU Operating Modes. Table 6.26 I/O Pins for SDRAM Interface | Pin | DRAM<br>Selected | Name | I/O | Function | | |-----------------|------------------|------------------------------|------------------|---------------------------------------------------------------------------|--| | RAS | RAS | Row address strobe | Output | Row address strobe when the SDRAM space is specified as area 2 | | | CAS | CAS | Column address strobe | Output | Column address strobe when the SDRAM space is specified as area 2 | | | WE | WE | Write enable | Output | Write enable signal for accessing the SDRAM interface | | | OE/CKE | CKE | Clock enable | Output | Clock enable signal when the SDRAM space is specified as area 2. | | | LLCAS/<br>DQMLU | DQMLU | Lower-upper data mask enable | Output | Upper data mask enable when the 16-bit SDRAM space is accessed | | | LLCAS/<br>DQMLL | DQMLL | Lower-lower data mask enable | Output | Lower data mask enable when the<br>16-bit SDRAM space is accessed | | | | | | | <ul> <li>Data mask enable when the 8-bit<br/>SDRAM is accessed</li> </ul> | | | A17 to A0 | A17 to A0 | Address pin | Output | Multiplexed row/column-address output pin | | | D15 to D0 | D15 to D0 | Data pin | Input/<br>output | Data input/output pin | | | (PA7) PB7 | SDφ | Clock | Output | SDRAM clock | | | CS2 | CS | Chip select | Output | Strobe signal indicating that SDRAM is selected | | ### 6.11.5 Basic Timing Figures 6.60 and 6.61 show a basic access timing of the SDRAM space. A basic read cycle consists of five clock cycles: one precharge cycle (Tp), one row address output cycle (Tr), and three column address output cycles (Tc1, Tcl, and Tc2). A basic write cycle consists of four clock cycles: one precharge cycle (Tp), one row address output cycle (Tr), and two column address output cycles (Tc1 and Tc2). When the SDRAM space is selected, the WAITE bit in BCR, the RAST and CAST bits in DRAMCR, bits RCW1 and RCW0 in REFCR are ignored. Figure 6.60 SDRAM Basic Read Access Timing (CAS Latency = 2) Figure 6.61 SDRAM Basic Write Access Timing # 6.11.6 CAS Latency Control The CAS latency is controlled by bits W21 and W20 in WTCRB. Table 6.27 lists the setting and CAS latency. CAS latency control cycles (Tcl) are inserted in a read cycle according to the W21 and W20 settings. WTCRB can be specified regardless of bit AST2 in ASTCR. Figure 6.62 shows a timing example when SDRAM with a CAS latency of 3 is in use. Bits W21 and W20 is initialized to B'11. **Table 6.27 CAS Latency Setting** | W21 | W20 | Description | Number of CAS<br>Latency Cycles | |-----|-----|---------------------------------------|---------------------------------| | 0 | 0 | Setting prohibited | _ | | | 1 | SDRAM with CAS latency of 2 is in use | 1 | | 1 | 0 | SDRAM with CAS latency of 3 is in use | 2 | | | 1 | SDRAM with CAS latency of 4 is in use | 3 | Figure 6.62 Timing Example of CAS Latency (CAS Latency = 3) # 6.11.7 Controlling Row Address Output Cycle When the time between the ACTV command and the subsequent READ or WRIT command does not meet a given specification, the Trw cycle in which the NOP command is output can be inserted for one to three cycles between the Tr cycle in which the ACTV command is output and the Tc1 cycle in which the column address is output. Set the bit according to the SDRAM to be used and the frequency of this LSI so that the number of wait cycles can be optimal. Figures 6.63 and 6.64 show a timing example when the one Trw cycle is inserted. Figure 6.63 Read Timing Example of Row Address Output Retained for 1 Clock Cycle (RCD1 = 0, RCD0 = 1, CAS Latency = 2) Figure 6.64 Write Timing Example of Row Address Output Retained for 1 Clock Cycle (RCD1 = 0, RCD0 = 1) ### 6.11.8 Controlling Precharge Cycle When the time between the PALL or PRE command and the subsequent ACTV or REF command does not meet a given specification, the Tp cycles can be extended by one to four cycles by bits TPC1 and TPC0 in DRACCR. Set the bit according to the SDRAM to be used and the frequency of this LSI so that the number of Tp cycles can be optimal. Figures 6.65 and 6.66 show a timing example when the two Tp cycles are inserted. Bits TPC1 and TPC0 are effective for the Tp cycle in a refresh cycle. Figure 6.65 Read Timing Example of Two Precharge Cycles (TPC1 = 0, TPC0 = 1, CAS Latency = 2) Figure 6.66 Write Timing Example of Two Precharge Cycles (TPC1 = 0, TPC0 = 1) # 6.11.9 Controlling Clock Suspend Insertion When the SDRAM space is read, the read data settling cycle can be inserted for one cycle using the clock suspend mode. To enter the clock suspend mode, set the CKSPE bit in SDCR and the OEE bit in DRAMCR to 1 and enable the CKE pin. Figure 6.67 shows a read timing example when CKSPE = 1. Figure 6.67 Read Timing Example when CKSPE = 1 (CAS Latency = 2) ### 6.11.10 Controlling Write-Precharge Delay In an SDRAM write cycle, a certain time is required until the write operation is completed inside of the SDRAM. When the time between the WRIT command and the subsequent PALL command does not meet a given specification, the Trwl cycle can be inserted for one cycle by the TRWL bit in SDCR. Whether or not to insert the Trwl cycle depends on the SDRAM to be used and the frequency of this LSI. Figure 6.68 shows a timing example when one Trwl cycle is inserted. Figure 6.68 Write Timing Example when Write-Precharge Delay Cycle Insertion (TRWL = 1) ### **6.11.11** Controlling Byte and Word Accesses When 16-bit bus SDRAM is used, byte and word accesses are performed through the control of DQMLU and DQMLL. Figures 6.69 and 6.70 show control timing examples of the DQM signals in the big endian format. Figure 6.71 shows a connection example when the DQM signals are used for the byte and word control. Figure 6.69 Control Timing Example of Byte Control by DQM in 16-Bit Access Space (Read Access with Lowest Bit of Address = B'0) Figure 6.70 Control Timing Example of Word Control by DQM in 16-Bit Access Space (Read Access with Lowest Bit of Address = B'0, CAS Latency = 2) Figure 6.71 Connection Example of DQM Byte/Word Control # 6.11.12 Fast-Page Access Operation Besides an accessing method in which this LSI outputs a row address every time it accesses the SDRAM (called full access or normal access), some SDRAMs have a fast-page mode function in which fast speed access can be achieved by modifying only a column address with the same row address output when consecutive accesses are made to the same row address. The fast-page mode can be used by setting the BE bit in DRAMCR to 1. ### (1) Fast-Page Mode Operation Timing When access cycles to the SDRAM space are continued and the row addresses of the consecutive two cycles are the same, a column address output cycle follows. The row address bits to be compared are decided by bits MXC1 and MXC0 in DRAMCR. A fast-page mode access is performed when the access data size exceeds the bus width of the SDRAM and when consecutive accesses to the SDRAM are generated. Figures 6.72 and 6.73 show longword access timing of the 16-bit bus SDRAM and word access timing of the 8-bit bus SDRAM, respectively. Figure 6.72 Longword Write Timing in 16-Bit Access Space (BE = 1, RCDM = 0) Figure 6.73 Word Read Timing in 8-Bit Access Space (BE = 1, RCDM = 0, CAS Latency = 2) ## (2) RAS Down Mode Set the RCDM and BE bits in DRAMCR to 1 to make a transition to the RAS down mode. The RCDM bit is enabled only when the BE bit is set to 1. Even if the fast-page mode is selected, the DRAM space is not consecutively accessed and other spaces may be accessed. The $\overline{RAS}$ signal can be held low during other space accesses. Similarly to the DRAM RAS down mode, the READ or WRIT command can be issued without the ACTV command. However, two DQM cycles are always inserted for a SDRAM read cycle. Figures 6.74 and 6.75 show a timing example of RAS down mode. The next cycle after one of the following conditions is satisfied is a full access cycle. - When a refresh cycle is performed during RAS down mode - When a self-refresh is performed - When a transition to software standby mode is made - When the external bus requested by the $\overline{BREQ}$ signal is released - When either the RCDM or BE bit is cleared to 0 - When setting the SDRAM mode register Some SDRAMs have a limitation on the time to hold each bank active. When such SDRAM is in use, if the user program cannot control the time (such as software standby or sleep mode), select the auto-refresh or self-refresh so that the given specification can be satisfied. If a refresh cycle is not used, the user program must control the time. Clear the RCDM bit to 0 for write access to SCKCR to set the clock frequencies. For SCKCR, see section 22, Clock Pulse Generator. # (3) RAS Up Mode Clear the RCDM bit in DRAMCR to 0 to set the RAS up mode. Whenever a SDRAM space access is halted and other spaces are accessed, the next cycle is the PALL command cycle. Only when the SDRAM space continues to be accessed, the fast-page mode access is performed. Figure 6.74 Timing Example of RAS Down Mode (BE = 1, RCDM = 1, CAS Latency = 2) Figure 6.75 Timing Example of RAS Down Mode (BE = 1, RCDM = 1, CAS Latency = 2) #### 6.11.13 Refresh Control This LSI includes a DRAM refresh control function. The refresh method is the auto-refresh. Self-refresh cycles can be performed in software standby mode. The refresh control function is enabled when area 2 is specified as the SDRAM space by the DRAME and DTYPE bits in DRAMCR. ## (1) Auto-Refresh Mode Set the RFSHE bit in REFCR to 1 to select the auto-refresh. An auto-refresh cycle is performed when the value set in RTCOR matches the RTCNT value (compare match). RTCNT is an up-counter operated on the input clock specified bits RTCK2 to RTCK0 in REFCR. RTCNT is initialized upon the compare match and restarts to count up with H'00. Accordingly, an auto-refresh cycle is repeated at intervals specified by bits RTCK2 to RTCK0 in RTCOR. Set the bits so that the required refresh intervals of the DRAM must be satisfied. Since setting bits RTCK2 to RTCK0 starts RTCNT to count up, set RTCNT and RTCOR before setting bits RTCK2 to RTCK0. When changing RTCNT and RTCOR, the count operation should be halted. When changing bits RTCK2 to RTCK0, change them only after disabling external bus release and, if the write data buffer function is in use, disabling the write data buffer function and reading the external space. The external space cannot be accessed during auto-refresh. Figure 6.76 shows auto-refresh cycle timing. For details, see section 6.10.12, Refresh Control. Figure 6.76 Auto-Refresh Operation The time between the PALL or PRE command and the subsequent REF command can be changed by wait cycle insertion. The number of wait cycles is selected from one to three cycles by bits TPC1 and TPC0 in DRACCR. Set the bit according to the SDRAM to be used and the frequency of this LSI so that the number of wait cycles can be optimal. Figure 6.77 shows a timing example when the one wait cycles are inserted. Figure 6.77 Auto-Refresh Timing (TPC1 = 0, TPC0 = 1) When the time between the REF command and the subsequent ACTV command does not meet a given specification, a wait cycle can be inserted for one to seven cycles during a refresh cycle by bits RLW2 to RLW0 in REFCR. Set the bit according to the SDRAM to be used and the frequency of this LSI so that the number of wait cycles can be optimal. Figure 6.78 shows a timing example when the one wait cycle is inserted. Figure 6.78 Auto-Refresh Timing (TPC1 = 0, TPC0 = 0, RLW2 = 0, RLW1 = 0, RLW0 = 1) ## (2) Self-Refresh Mode Some SDRAMs have a self-refresh mode (battery backup mode). The self-refresh mode is a kind of standby mode and refresh timing and refresh address are controlled internally. The self-refresh mode is selected by setting the RFSHE and SLFRF bits in REFCR to 1. The SELF command is issued as shown in figure 6.79 by executing the SLEEP instruction to enter the self-refresh mode. When an auto-refresh is requested on a transition to the standby mode, the auto-refresh is first performed and then the self-refresh mode is entered. When making a transition to the self-refresh mode, set the OEE bit in SBYCR to 1 and connect the CKE pin. When the self-refresh mode is used, do not clear the OPE bit in SBYCR to 0. Figure 6.79 Self-Refresh Timing (TPC1 = 0, TPC0 = 0, RCW1 = 0, RCW0 = 0, RLW1 = 0, RLW0 = 0) Some DRAMs with the self-refresh mode have a given time between cancellation of the self-refresh mode and the subsequent command issued cycle. From one to seven of precharge cycles immediately after cancellation of the self-refresh mode can be inserted. Normal precharge is also performed according to bits TPC1 and TPC0 in DRACCR. Set the precharge time including the normal precharge so that the precharge time immediately after a self-refresh cycle is optimal. Figure 6.80 shows a timing example when one precharge cycle is added. Figure 6.80 Timing Example when 1 Precharge Cycle Added (TPC2 to TPC0 = H'1, TPC1 = 0, TPC0 = 0) ## (3) Refresh and All-Module Clock Stop Mode This LSI is entered in all-module clock stop mode by the following operation: Stop the clocks of all on-chip peripheral modules by setting the ACSE bit in MSTPCR to 1 (MSTPCRA, MSTPCRB = H'FFFFFFF) or run only the 8-bit timer (MSTPCRA, MSTPCRB = H'F[C to F]FFFFFF), then execute the SLEEP instruction to enter the sleep mode. In all-module clock stop mode, clocks for the bus controller and I/O ports are stopped. Since the clock for the bus controller is stopped, an auto-refresh cycle cannot be performed. When external SDRAM is used and the contents of the SDRAM in sleep mode should be held, clear the ACSE bit in MSTPCE to 0. For details, see section 23.2.2, Module Stop Control Registers A and B (MSTPCR and MSTPCRB). ## 6.11.14 Setting SDRAM Mode Register To use SDRAM, the mode register must be specified after a power-on reset. Setting the MRSE bit in SDCR to 1 enables the SDRAM mode register setting. After this, write to the SDRAM space in bytes. When the value to be set in the SDRAM mode register is x, write to the following memory location (address). The value of x is written to the SDRAM mode register. - H'4000000/H'400000 + x for 8-bit bus SDRAM - H'4000000/H'400000 + 2x for 16-bit bus SDRAM The SDRAM mode register latches the address signals when the MRS command is issued. This LSI does not support the burst read/burst write mode of SDRAM. When setting the SDRAM mode register, use the burst read/single write mode and set the burst length to 1. Setting in the SDRAM mode register must be consistent with that in the bus controller. SD\$ Address bus Mode register setting Precharge-sel Mode register setting RAS Figure 6.81 shows the timing of setting SDRAM mode register. CAS Figure 6.81 Timing of Setting SDRAM Mode Register # 6.11.15 SDRAM Interface and Single Address Transfer by DMAC When fast-page mode (BE = 1) is set for the SDRAM space, either fast-page access or full access can be selected, by the setting of bit DDS in DRAMCR, for the single address transfer by the DMAC where the SDRAM space is specified as the transfer source or destination. At the same time, the output timing of the $\overline{DACK}$ and $\overline{BS}$ signals can be changed. When BE = 0, a full access to the SDRAM space is performed with a single address transfer regardless of the setting of bit DDS. However, the output timing of the $\overline{DACK}$ and $\overline{BS}$ signals can be changed by the setting of bit DDS. The assertion timing of the $\overline{DACK}$ signals can be changed by the bit DKC in BCR1. The output timing of the $\overline{DACK}$ signal can be independently set by the bits TRWL and CKSPE in SDCR and bit DCK in BCR1 regardless of the setting of bit DDS. ## (1) When DDS = 1 A fast-page access is performed regardless of the bus master, only according to the address. The $\overline{DACK}$ signal is asserted within the Tc1 cycle in both read and write accesses. Figures 6.82 and 6.83 show the output timing example of the $\overline{DACK}$ signal when DDS = 1. Figure 6.82 Output Timing Example of $\overline{DACK}$ when DDS = 1 (Write) Figure 6.83 Output Timing Example of $\overline{DACK}$ when DDS = 1 (Read, CAS Latency = 2) ## (2) When DDS = 0 Single address transfer by the DMAC takes place as a full access (normal access) to the SDRAM space. The $\overline{DACK}$ signal is asserted within the Tr cycle and the $\overline{BS}$ signal is also asserted in the Tr cycle. When the SDRAM space is accessed with other than the single address transfer by the DMAC, a fast-page access is available. Figures 6.84 and 6.85 show an output timing example of the $\overline{DACK}$ signal when DDS = 0. Figure 6.84 Output Timing Example of $\overline{DACK}$ when DDS = 0 (Write) Figure 6.85 Output Timing Example of $\overline{DACK}$ when DDS = 0 (Read, CAS Latency = 2) ## (3) When TRWL = 1 When the SDRAM interface is written to, one Trwl cycle is inserted after the Tc2 cycle. The $\overline{DACK}$ signal stays asserted until the end of the Trwl cycle. The hold time of data output from an external device can be extended by one cycle. Figure 6.86 shows an output timing example of the $\overline{DACK}$ signal when TRWL = 1 with DDS = 1 and DKC = 0. Figure 6.86 Output Timing Example of $\overline{DACK}$ when TRWL = 1 (Write) ## (4) When CKSPE = 1 When the SDRAM space is read, the read data settling cycle can be inserted for one cycle using the clock suspend mode. To enter the clock suspend mode, set the OEE bit to 1, and connect the CKE pin. Figure 6.87 shows an output timing example of the $\overline{DACK}$ signal when CKSPE = 1 with DDS = 1 and DKC = 0. Figure 6.87 Output Timing Example of DACK when CKSPE = 1 (Read, CAS Latency = 2) # (5) When DKC = 1 With DKC = 1, the $\overline{DACK}$ signal is asserted a half cycle earlier compared to the case when DKC = 0. In fast-page access, the $\overline{DACK}$ signal continues to be low. In this case, bus cycles can be distinguished by the $\overline{BS}$ output timing. Figure 6.88 shows an output timing example of the $\overline{DACK}$ signal when DKC = 1 and DDS = 1. Figure 6.89 shows an output timing example of the $\overline{DACK}$ signal when DKC = 1 and DDS = 0. Figure 6.88 Output Timing Example of $\overline{DACK}$ when DKC = 1 and DDS = 1 (Write) Figure 6.89 Output Timing Example of $\overline{DACK}$ when DKC = 1 and DDS = 0 (Write) # 6.12 Idle Cycle In this LSI, idle cycles can be inserted between the consecutive external accesses. By inserting the idle cycle, data conflicts between ROM read cycle whose output floating time is long and an access cycle from/to high-speed memory or I/O interface can be prevented. ## 6.12.1 Operation When this LSI consecutively accesses external address space, it can insert an idle cycle between bus cycles in the following four cases. These conditions are determined by the sequence of read and write and previously accessed area. - 1. When read cycles of different areas in the external address space occur consecutively - 2. When an external write cycle occurs immediately after an external read cycle - 3. When an external read cycle occurs immediately after an external write cycle - 4. When an external access occurs immediately after a DMAC single address transfer (write cycle) Up to four idle cycles can be inserted under the conditions shown above. The number of idle cycles to be inserted should be specified to prevent data conflicts between the output data from a previously accessed device and data from a subsequently accessed device. Under conditions 1 and 2, which are the conditions to insert idle cycles after read, the number of idle cycles can be selected from setting A specified by bits IDLCA1 and IDLCA0 in IDLCR or setting B specified by bits IDLCB1 and IDLCB0 in IDLCR: Setting A can be selected from one to four cycles, and setting B can be selected from one or two to four cycles. Setting A or B can be specified for each area by setting bits IDLSEL7 to IDLSEL0 in IDLCR. Note that bits IDLSEL7 to IDLSEL0 correspond to the previously accessed area of the consecutive accesses. The number of idle cycles to be inserted under conditions 3 and 4, which are conditions to insert idle cycles after write, can be determined by setting A as described above. After the reset release, IDLCR is initialized to four idle cycle insertion under all conditions 1 to 4 shown above. Table 6.28 shows the correspondence between conditions 1 to 4 and number of idle cycles to be inserted for each area. Table 6.29 shows the correspondence between the number of idle cycles to be inserted specified by settings A and B, and number of cycles to be inserted. Table 6.28 Number of Idle Cycle Insertion Selection in Each Area | | IDLSn | | IDLSELn | _ | Area of Previous Access | | | | | | | |-----------------------------------------------|-------|---------|------------|---|-------------------------|---|----|-------|---|---|---| | Insertion Condition | n | Setting | n = 0 to 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | Consecutive reads in different areas | 1 | 0 | _ | | Invalid | | | | | | | | | | 1 | 0 | Α | Α | Α | Α | Α | Α | Α | Α | | | | | 1 | В | В | В | В | В | В | В | В | | Write after read | 0 | 0 | _ | | Invalid | | | | | | | | | | 1 | 0 | Α | Α | Α | Α | Α | Α | Α | Α | | | | | 1 | В | В | В | В | В | В | В | В | | Read after write | 2 | 0 | _ | | | | In | valid | | | | | | | 1 | _ | | | | | Α | | | | | External access after single address transfer | | 0 | _ | | Invalid | | | | | | | | | | 1 | _ | | | | | Α | | | | # [Legend] A: Number of idle cycle insertion A is selected. B: Number of idle cycle insertion B is selected. Invalid: No idle cycle is inserted for the corresponding condition. Table 6.29 Number of Idle Cycles Inserted # **Bit Settings** | | Α | | В | _ | | | |--------|--------|--------|--------|------------------|--|--| | IDLCA1 | IDLCA0 | IDLCB1 | IDLCB0 | Number of Cycles | | | | _ | _ | 0 | 0 | 0 | | | | 0 | 0 | _ | | 1 | | | | 0 | 1 | 0 | 1 | 2 | | | | 1 | 0 | 1 | 0 | 3 | | | | 1 | 1 | 1 | 1 | 4 | | | #### **(1) Consecutive Reads in Different Areas** If consecutive reads in different areas occur while bit IDLS1 in IDLCR is set to 1, idle cycles specified by bits IDLCA1 and IDLCA0 when bit IDLSELn in IDLCR is cleared to 0, or bits IDLCB1 and IDLCB0 when bit IDLSELn is set to 1 are inserted at the start of the second read cycle (n = 0 to 7). Figure 6.90 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a read cycle for SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a conflict occurs in bus cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data conflict is prevented. Figure 6.90 Example of Idle Cycle Operation (Consecutive Reads in Different Areas) #### (2) Write after Read If an external write occurs after an external read while bit IDLS0 in IDLCR is set to 1, idle cycles specified by bits IDLCA1 and IDLCA0 when bit IDLSELn in IDLCR is cleared to 0 when IDLSELn = 0, or bits IDLCB1 and IDLCB0 when IDLSELn is set to 1 are inserted at the start of the write cycle (n = 0 to 7). Figure 6.91 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a conflict occurs in bus cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data conflict is prevented. Figure 6.91 Example of Idle Cycle Operation (Write after Read) ## (3) Read after Write If an external read occurs after an external write while bit IDLS2 in IDLCR is set to 1, idle cycles specified by bits IDLCA1 and IDLCA0 are inserted at the start of the read cycle (n = 0 to 7). Figure 6.92 shows an example of the operation in this case. In this example, bus cycle A is a CPU write cycle and bus cycle B is a read cycle from the SRAM. In (a), an idle cycle is not inserted, and a conflict occurs in bus cycle B between the CPU write data and read data from an SRAM device. In (b), an idle cycle is inserted, and a data conflict is prevented. Figure 6.92 Example of Idle Cycle Operation (Read after Write) ## (4) External Access after Single Address Transfer Write If an external access occurs after a single address transfer write while bit IDLS3 in IDLCR is set to 1, idle cycles specified by bits IDLCA1 and IDLCA0 are inserted at the start of the external access (n = 0 to 7). Figure 6.93 shows an example of the operation in this case. In this example, bus cycle A is a single address transfer (write cycle) and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a conflict occurs in bus cycle B between the external device write data and this LSI write data. In (b), an idle cycle is inserted, and a data conflict is prevented. Figure 6.93 Example of Idle Cycle Operation (Write after Single Address Transfer Write) ## (5) External NOP Cycles and Idle Cycles A cycle in which an external space is not accessed due to internal operations is called an external NOP cycle. Even when an external NOP cycle occurs between consecutive external bus cycles, an idle cycle can be inserted. In this case, the number of external NOP cycles is included in the number of idle cycles to be inserted. Figure 6.94 shows an example of external NOP and idle cycle insertion. Figure 6.94 Idle Cycle Insertion Example # (6) Relationship between Chip Select ( $\overline{\text{CS}}$ ) Signal and Read ( $\overline{\text{RD}}$ ) Signal Depending on the system's load conditions, the $\overline{RD}$ signal may lag behind the $\overline{CS}$ signal. An example is shown in figure 6.95. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the $\overline{RD}$ signal in bus cycle A and the $\overline{CS}$ signal in bus cycle B. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the $\overline{RD}$ and $\overline{CS}$ signals. In the initial state after reset release, idle cycle indicated in (b) is set. Figure 6.95 Relationship between Chip Select ( $\overline{CS}$ ) and Read ( $\overline{RD}$ ) ## (7) Idle Cycle for Accessing to DRAM/SDRAM Space In the following read cycles, when the DRAM/SDRAM space is accessed in a full access, the Tp and Tr cycles are also counted as idle cycles. Figures 6.96 and 6.97 show timing examples of full accesses to the DRAM/SDRAM space when four idle cycles are inserted. When accessing the DRAM/SDRAM space, the Ti cycles are inserted so that the sum of the numbers of Tp (precharge), Tr (row address output), and Ti cycles satisfies the specified number of idle cycles. The Ti cycles are inserted before the column address output cycle. While the SDRAM space is accessed in a full access, the $\overline{CS2}$ signal is driven low even in an idle cycle. The idle cycle insertion is enabled even in a fast-page access in RAS down mode. The specified number of idle cycles is inserted. Figure 6.98 shows a timing example of the idle cycle insertion in RAS down mode. Figure 6.96 Example of DRAM Full Access after External Read (CAST = 0) Figure 6.97 Example of SDRAM Full Access after External Read (CAS Latency = 2) Figure 6.98 Example of Idle Cycles in RAS Down Mode (Write after Read) Table 6.30 Idle Cycles in Mixed Accesses to Normal Space and DRAM/SDRAM Space | Previous | | | II | DLS | | IDLSEL IDLCA IDI | | LCB | | | | | |----------------------|--------------------------------------|---|----|-----|---|------------------|---|-----|---|---|-------------------|--| | Access | Next Access | 3 | 2 | 1 | 0 | 7 to 0 | 1 | 0 | 1 | 0 | Idle Cycle | | | Normal/DRAM/ | Normal/DRAM/ | _ | _ | 0 | _ | _ | _ | _ | _ | _ | Disabled | | | SDRAM space read | SDRAM space read | _ | _ | 1 | _ | 0 | 0 | 0 | _ | _ | 1 cycle inserted | | | rodd | rodd | | | | | | 0 | 1 | _ | | 2 cycles inserted | | | | | | | | | | 1 | 0 | _ | | 3 cycles inserted | | | | | | | | | | 1 | 1 | _ | | 4 cycles inserted | | | | | | | | | 1 | _ | _ | 0 | 0 | 0 cycle inserted | | | | | | | | | | | | 0 | 1 | 2 cycles inserted | | | | | | | | | | | | 1 | 0 | 3 cycles inserted | | | | | | | | | | | | 1 | 1 | 4 cycles inserted | | | Normal/DRAM/ | | _ | _ | _ | 0 | _ | _ | _ | _ | _ | Disabled | | | SDRAM space read | SDRAM space read | _ | _ | _ | 1 | 0 | 0 | 0 | _ | _ | 1 cycle inserted | | | road | leau | | | | | | 0 | 1 | _ | | 2 cycles inserted | | | | | | | | | | 1 | 0 | _ | | 3 cycles inserted | | | | | | | | | | 1 | 1 | _ | | 4 cycles inserted | | | | | | | | | 1 | | | 0 | 0 | 0 cycle inserted | | | | | | | | | | | | 0 | 1 | 2 cycles inserted | | | | | | | | | | | | 1 | 0 | 3 cycles inserted | | | | | | | | | | | | 1 | 1 | 4 cycles inserted | | | | Normal/DRAM/ | _ | 0 | _ | _ | _ | _ | _ | _ | _ | Disabled | | | SDRAM space write | SDRAM space read | _ | 1 | _ | _ | _ | 0 | 0 | _ | _ | 1 cycle inserted | | | Willo | Toda | | | | | | 0 | 1 | | | 2 cycles inserted | | | | | | | | | | 1 | 0 | _ | | 3 cycles inserted | | | | | | | | | | 1 | 1 | _ | | 4 cycles inserted | | | Single address write | Normal/DRAM/<br>SDRAM space<br>write | 0 | _ | _ | _ | _ | _ | _ | _ | _ | Disabled | | | | | 1 | _ | _ | _ | | 0 | 0 | | _ | 1 cycle inserted | | | | | | | | | | 0 | 1 | _ | | 2 cycles inserted | | | | | | | | | | 1 | 0 | _ | | 3 cycles inserted | | | | | | | | | | 1 | 1 | | | 4 cycles inserted | | # 6.12.2 Pin States in Idle Cycle Table 6.31 shows the pin states in an idle cycle. Table 6.31 Pin States in Idle Cycle | Pins | Pin State | |-------------------------|---------------------------------| | A23 to A0 | Contents of following bus cycle | | D15 to D0 | High impedance | | <u>CSn</u> (n = 7 to 0) | High* <sup>1</sup> | | LUCAS, LLCAS | High | | DQMLU, DQMLL | High* <sup>2</sup> | | ĀS | High | | RD | High | | BS | High | | RD/WR | High* <sup>3</sup> | | ĀH | low | | LHWR, LLWR | High | | LUB, LLB | High | | CKE | High | | ŌĒ | High | | RAS | High/Low* <sup>4</sup> | | CAS | High | | WE | High | | DACKn (n = 3 to 0) | High | Notes: 1. Low when accessing the SDRAM in full access cycle - 2. Low when reading the SDRAM in full access cycle - 3. Low when accessing or writing to the DRAM/SDRAM in full access cycle - The pin state varies depending on the DRAM space access/ area access other than the DRAM space, or RAS up mode/RAS down mode. For details, see figures 6.96 and 6.98. #### 6.13 Bus Release This LSI can release the external bus in response to a bus request from an external device. In the external bus released state, the internal bus master continue operation as long as there is no external access. In addition, in the external bus released state, the $\overline{BREQO}$ signal can be driven low to output a bus request externally. ## 6.13.1 Operation In external extended mode, when the BRLE bit in BCR1 is set to 1, and the ICR bit for the corresponding pin is set to 1, the bus can be released to the external. Driving the $\overline{BREQ}$ pin low issues an external bus request to this LSI. When the $\overline{BREQ}$ pin is sampled, at the prescribed timing, the $\overline{BACK}$ pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus released state. For ICR, see section 9, I/O Ports. In the external bus released state, the CPU, DTC, and DMAC can access the internal space using the internal bus. When any one of the CPU, DTC, and DMAC attempts to accesses the external address space, it temporarily defers initiation of the bus cycle, and waits for the bus request from the external bus master to be canceled. In the external bus released state, certain operations are suspended as follows until the bus request from the external bus master is canceled: - When a refresh is requested, refresh control is suspended. - When the SLEEP instruction is executed to enter software standby mode or all-module clock-stop mode, control for software standby mode or all-module clock-stop mode is suspended. - When SCKCR is written to set the clock frequencies, changing of clock frequencies is suspended. For SCKCR, see section 22, Clock Pulse Generator. If the BREQOE bit in BCR1 is set to 1, the $\overline{\text{BREQO}}$ pin can be driven low to request cancellation of the bus request when any of the following requests are issued. - When any one of the CPU, DTC, and DMAC attempts to access the external address space - When a refresh is requested - When a SLEEP instruction is executed to place the chip in software standby mode or allmodule-clock-stop mode - When SCKCR is written to set the clock frequencies If an external bus release request, external access, and a refresh request occur simultaneously, the order of priority is as follows: Refresh > External bus release > External access by CPU, DTC, and DMAC # 6.13.2 Pin States in External Bus Released State Table 6.32 shows pin states in the external bus released state. Table 6.32 Pin States in Bus Released State | Pins | Pin State | |-------------------------|----------------| | A23 to A0 | High impedance | | D15 to D0 | High impedance | | BS | High impedance | | <u>CSn</u> (n = 7 to 0) | High impedance | | ĀS | High impedance | | ĀH | High impedance | | RD/WR | High impedance | | LUCAS, LLCAS | High impedance | | RD | High impedance | | RAS | High impedance | | CAS | High impedance | | WE | High impedance | | DQMLU, DQMLL | High impedance | | CKE | High impedance | | ŌĒ | High impedance | | LUB, LLB | High impedance | | LHWR, LLWR | High impedance | | DACKn (n = 3 to 0) | High | ## 6.13.3 Transition Timing Figures 6.99 and 6.100 show the timing of transition to the bus released state. Figure 6.99 Bus Released State Transition Timing (SRAM Interface is Not Used) - [1] A low level of the BREQ signal is sampled at the rising edge of the Bo signal. - [2] The PALL command is issued. - [3] The bus control signals are driven high at the end of the external access cycle. It takes two cycles or more after the low level of the BREQ signal is sampled. - [4] The BACK signal is driven low, releasing bus to the external bus master. - [5] The BREQ signal state sampling is continued in the external bus released state. - [6] A high level of the BREQ signal is sampled. - [7] The BACK signal is driven high, ending external bus release cycle after one cycle. - [8] When the external space is accessed by an internal bus master or a refresh cycle is requested during external bus released while the BREQOE bit is set to 1, the BREQO signal goes low. - [9] Normally the BREQO signal goes high at the rising edge of the BACK signal. Figure 6.100 Bus Released State Transition Timing (SRAM Interface is Used) #### 6.14 Internal Bus #### 6.14.1 Access to Internal Address Space The internal address spaces of this LSI are the on-chip ROM space, on-chip RAM space, and register space for the on-chip peripheral modules. The number of cycles necessary for access differs according the space. Table 6.33 shows the number of access cycles for each on-chip memory space. Table 6.33 Number of Access Cycles for On-Chip Memory Spaces | Access Space | Access | Number of Access Cycles | |-------------------|---------------------|--------------------------------| | On-chip ROM space | chip ROM space Read | | | | Write | Three I <sub>\phi</sub> cycles | | On-chip RAM space | Read | One I | | | Write | One I | In access to the registers for on-chip peripheral modules, the number of access cycles differs according to the register to be accessed. When the dividing ratio of the operating clock of a bus master and that of a peripheral module is 1: n, synchronization cycles using a clock divided by 0 to n-1 are inserted for register access in the same way as for external bus clock division. Table 6.34 lists the number of access cycles for registers of on-chip peripheral modules. Table 6.34 Number of Access Cycles for Registers of On-Chip Peripheral Modules | | Number of | f Cycles | _ | | |----------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------|----------------------------|--| | Module to be Accessed | Read | Write | Write Data Buffer Function | | | DMAC registers | Two Iø | | Disabled | | | MCU operating mode, clock pulse generator, power-down control registers, interrupt controller, bus controller, and DTC registers | Two Iφ | Three I∳ | Disabled | | | I/O port registers of PFCR and WDT | Two Pø | Three P <sub>\$\phi\$</sub> | Disabled | | | I/O port registers other than PFCR and PORTM, TPU, PPG, TMR, SCI, SCI0 to SCI2, SCI4, A/D, and D/A registers | Two P¢ | | Enabled | | | I/O port registers of PORTM,<br>USB, SCI5, and SCI6 | Three Pφ | | Enabled | | #### 6.15 Write Data Buffer Function #### 6.15.1 Write Data Buffer Function for External Data Bus This LSI has a write data buffer function for the external data bus. Using the write data buffer function enables internal accesses in parallel with external writes or DMAC single address transfers. The write data buffer function is made available by setting the WDBE bit to 1 in BCR1. Figure 6.101 shows an example of the timing when the write data buffer function is used. When this function is used, if an external address space write or a DMAC single address transfer continues for two cycles or longer, and there is an internal access next, an external write only is executed in the first two cycles. However, from the next cycle onward, internal accesses (on-chip memory or internal I/O register read/write) and the external address space write rather than waiting until it ends are executed in parallel. Figure 6.101 Example of Timing when Write Data Buffer Function is Used #### 6.15.2 Write Data Buffer Function for Peripheral Modules This LSI has a write data buffer function for the peripheral module access. Using the write data buffer function enables peripheral module writes and on-chip memory or external access to be executed in parallel. The write data buffer function is made available by setting the PWDBE bit in BCR2 to 1. For details on the on-chip peripheral module registers, see table 6.34, Number of Access Cycles for Registers of On-Chip Peripheral Modules in section 6.14, Internal Bus. Figure 6.102 shows an example of the timing when the write data buffer function is used. When this function is used, if an internal I/O register write continues for two cycles or longer and then there is an on-chip RAM, an on-chip ROM, or an external access, internal I/O register write only is performed in the first two cycles. However, from the next cycle onward an internal memory or an external access and internal I/O register write are executed in parallel rather than waiting until it ends. Figure 6.102 Example of Timing when Peripheral Module Write Data Buffer Function is Used #### 6.16 Bus Arbitration This LSI has bus arbiters that arbitrate bus mastership operations (bus arbitration). This LSI incorporates internal access and external access bus arbiters that can be used and controlled independently. The internal bus arbiter handles the CPU, DTC, and DMAC accesses. The external bus arbiter handles the external access by the CPU, DTC, and DMAC, refresh, and external bus release request (external bus master). The bus arbiters determine priorities at the prescribed timing, and permit use of the bus by means of the bus request acknowledge signal. #### 6.16.1 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes possession of the bus until that signal is canceled. The priority of the internal bus arbitration: DMAC > DTC > CPU The priority of the external bus arbitration: Refresh > External bus release request > External access by the CPU, DTC, or DMAC If the DMAC or DTC accesses continue, the CPU can be given priority over the DMAC or DTC to execute the bus cycles alternatively between them by setting the IBCCS bit in BCR2. In this case, the priority between the DMAC and DTC does not change. An internal bus access by the CPU, DTC, or DMAC, an external bus release, and the refresh can be executed in parallel. #### 6.16.2 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority over that of the bus master that has taken control of the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific timings at which each bus master can release the bus. #### (1) **CPU** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC or DMAC, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is at the end of the bus cycle. In sleep mode, the bus is transferred synchronously with the clock. Note, however, that the bus cannot be transferred in the following cases. - The word or longword access is performed in some divisions. - Stack handling is performed in multiple bus cycles. - Transfer data read or write by memory transfer instructions, block transfer instructions, or TAS instruction. - (In the block transfer instructions, the bus can be transferred in the write cycle and the following transfer data read cycle.) - From the target read to write in the bit manipulation instructions or memory operation instructions. - (In an instruction that performs no write operation according to the instruction condition, up to a cycle corresponding the write cycle) #### (2) DTC The DTC sends the internal bus arbiter a request for the bus when an activation request is generated. When the DTC accesses an external bus space, the DTC first takes control of the bus from the internal bus arbiter and then requests a bus to the external bus arbiter. Once the DTC takes control of the bus, the DTC continues the transfer processing cycles. If a bus master whose priority is higher than the DTC requests the bus, the DTC transfers the bus to the higher priority bus master. If the IBCCS bit in BCR2 is set to 1, the DTC transfers the bus to the CPU. Note, however, that the bus cannot be transferred in the following cases. - During transfer information read - During the first data transfer - During transfer information write back The DTC releases the bus when the consecutive transfer cycles completed. #### (3) DMAC The DMAC sends the internal bus arbiter a request for the bus when an activation request is generated. When the DMAC accesses an external bus space, the DMAC first takes control of the bus from the internal bus arbiter and then requests a bus to the external bus arbiter. After the DMAC takes control of the bus, it may continue the transfer processing cycles or release the bus at the end of every bus cycle depending on the conditions. The DMAC continues transfers without releasing the bus in the following case: Between the read cycle in the dual-address mode and the write cycle corresponding to the read cycle If no bus master of a higher priority than the DMAC requests the bus and the IBCCS bit in BCR2 is cleared to 0, the DMAC continues transfers without releasing the bus in the following cases: - During 1-block transfers in the block transfer mode - During transfers in the burst mode In other cases, the DMAC transfers the bus at the end of the bus cycle. # (4) External Bus Release When the $\overline{BREQ}$ pin goes low and an external bus release request is issued while the BRLE bit in BCR1 is set to 1 with the corresponding ICR bit set to 1, a bus request is sent to th # (5) Refresh When area 2 is specified as the DRAM space or SDRAM space with the RFSHE bit in REFCR set to 1, RTCNT starts to count up. When the RTCOR value matches RTCNT, a bus request is sent to the bus arbiter. A refresh cycle is inserted on completion of the external bus cycle. A refresh cycle is not consecutively inserted. Once a refresh cycle is inserted, the bus is passed to another bus master. When the bus is passed, if there is no bus request from other bus masters, NOP cycles are inserted. # 6.17 Bus Controller Operation in Reset In a reset, this LSI, including the bus controller, enters the reset state immediately, and any executing bus cycle is aborted. ## 6.18 Usage Notes #### (1) Setting Registers The BSC registers must be specified before accessing the external address space. In on-chip ROM disabled mode, the BSC registers must be specified before accessing the external address space for other than an instruction fetch access. #### (2) Mode Settings The burst read-burst write mode of synchronous DRAM is not supported. When setting the mode register of synchronous DRAM, the burst read-single write mode must be selected and the burst length must be 1. #### (3) External Bus Release Function and All-Module-Clock-Stop Mode In this LSI, if the ACSE bit in MSTPCRA is set to 1 and a SLEEP instruction is executed to enter the sleep state after shutting off the clocks to all peripheral modules (MSTPCRA and MSTPCRB = H'FFFFFFF) or allowing operation of the 8-bit timer module alone (MSTPCRA and MSTPCRB = H'F[C to F]FFFFFF), the all-module-clock-stop mode is entered in which the clock for the bus controller and I/O ports is also stopped. For details, see section 23, Power-Down Modes. In this state, the external bus release function is halted. To use the external bus release function in sleep mode, the ACSE bit in MSTPCR must be cleared to 0. Conversely, if a SLEEP instruction to place the chip in all-module-clock-stop mode is executed in the external bus released state, the transition to all-module-clock-stop mode is deferred and performed until after the bus is recovered. # (4) External Bus Release Function and Software Standby Mode In this LSI, internal bus master operation does not stop even while the bus is released, as long as the program is running in on-chip ROM, etc., and no external access occurs. If a SLEEP instruction to place the chip in software standby mode is executed while the external bus is released, the transition to software standby mode is deferred and performed after the bus is recovered. Also, since clock oscillation halts in software standby mode, if the BREQ signal goes low in this mode, indicating an external bus release request, the request cannot be answered until the chip has recovered from the software standby mode. Note that the $\overline{BACK}$ and $\overline{BREQO}$ pins are both in the high-impedance state in software standby mode. #### (5) External Bus Release Function and CBR-Refresh or Auto-Refresh Cycle The CBR refresh or auto-refresh cycle cannot be performed while the external bus is released. When a CBR-refresh or an auto-refresh cycle is requested, the BREQO signal can be output by setting the BREQOE bit in BCR1 to 1. # (6) BREQO Output Timing When the BREQOE bit is set to 1 and the $\overline{BREQO}$ signal is output, both the $\overline{BREQO}$ and $\overline{BACK}$ signals may go low simultaneously. This will occur if the next external access request occurs while internal bus arbitration is in progress after the chip samples a low level of the BREQ signal. #### (7) Refresh Settings In single-chip activation mode, the setting of the RFSHE bit in REFCR should be made after setting the EXPE bit in SYSCR to 1. For SYSCR, see section 3, MCU Operating Modes. # (8) Refresh Timer Settings The setting of bits RTCK2 to RTCK0 in REFCR should be made after RTCNT and RTCOR have been set. When changing RTCNT and RTCOR, the counter operation should be halted. When changing bits RTCK2 to RTCK0, change them only after disabling external bus release and, if the write data buffer function is in use, disabling the write data buffer function and reading the external space. #### (9) Switching Between Refresh Timer and Interval Timer When changing the RFSHE bit in REFCR from 1 to 0, a refresh cycle may be inserted until the bit change is reflected. After this, when using RTCNT as an interval timer, the compare match flag (CMF) may be set to 1. Therefore, confirm the state before setting the CMIE bit to 1. #### (10) RAS Down Mode and Software Standby Mode for DRAM Interface When making a transition to software standby mode with the OPE bit in SBYCR set to 0 without using the self-refresh mode, the transition should be made in RAS up mode (RCDM = 0). When RAS down mode (RCDM = 1) is used, execute the SLEEP instruction after setting the RCDM bit to 0. RAS down mode should be set again after recovery from software standby mode. For SBYCR, see section 23, Power-Down Modes. #### (11) RAS Down Mode and Clock Frequencies Setting for DRAM/SDRAM Write access to SCKCR for setting the clock frequencies should be performed in RAS up mode (RCDM = 0). When RAS down mode (RCDM = 1) is used, set the RCDM bit to 0 before writing to SCKCR. RAS down mode should be set again after clock frequencies are set. For SCKCR, see section 22, Clock Pulse Generator. #### (12) Cluster Transfer to SDRAM Space Cluster transfer mode is available for the SDRAM with CAS latency of 2. When the SDRAM is used in cluster transfer mode, the SDRAM with CAS latency of 2 should be used. In cluster transfer mode, the write-precharge output delay function by the TRWL bit is not available. The TRWL bit must be cleared to 0. # Section 7 DMA Controller (DMAC) This LSI includes a 4-channel DMA controller (DMAC). #### 7.1 Features - Maximum of 4-G byte address space can be accessed - Byte, word, or longword can be set as data transfer unit - Maximum of 4-G bytes (4,294,967,295 bytes) can be set as total transfer size Supports free-running mode in which total transfer size setting is not needed - DMAC activation methods are auto-request, on-chip module interrupt, and external request. Auto request: CPU activates (cycle stealing or burst access can be selected) On-chip module interrupt: Interrupt requests from on-chip peripheral modules can be selected as an activation source External request: Low level or falling edge detection of the DREQ signal can be selected. External request is available for all four channels. In block transfer mode, low level detection is only available. Dual or single address mode can be selected as address mode Dual address mode: Both source and destination are specified by addresses Single address mode: Either source or destination is specified by the DREQ signal and the other is specified by address Normal, repeat, or block transfer can be selected as transfer mode Normal transfer mode: One byte, one word, or one longword data is transferred at a single transfer request Repeat transfer mode: One byte, one word, or one longword data is transferred at a single transfer request Repeat size of data is transferred and then a transfer address returns to the transfer start address Up to 65536 transfers (65,536 bytes/words/longwords) can be set as repeat size Block transfer mode: One block data is transferred at a single transfer request Up to 65,536 bytes/words/longwords can be set as block size - Extended repeat area function which repeats the addressees within a specified area using the transfer address with the fixed upper bits (ring buffer transfer can be performed, as an example) is available - One bit (two bytes) to 27 bits (128 Mbytes) for transfer source and destination can be set as extended repeat areas - Address update can be selected from fixed address, offset addition, and increment or decrement by 1, 2, or 4 - Address update by offset addition enables to transfer data at addresses which are not placed continuously - Word or longword data can be transferred to an address which is not aligned with the respective boundary - Data is divided according to its address (byte or word) when it is transferred - Two types of interrupts can be requested to the CPU - A transfer end interrupt is generated after the number of data specified by the transfer counter is transferred. A transfer escape end interrupt is generated when the remaining total transfer size is less than the transfer data size at a single transfer request, when the repeat size of data transfer is completed, or when the extended repeat area overflows. A block diagram of the DMAC is shown in figure 7.1. Figure 7.1 Block Diagram of DMAC # 7.2 Input/Output Pins Table 7.1 shows the pin configuration of the DMAC. **Table 7.1 Pin Configuration** | Channel | Pin Name | Abbr. | I/O | Function | |---------|----------------------------|-------|--------|-----------------------------------------------| | 0 | DMA transfer request 0 | DREQ0 | Input | Channel 0 external request | | | DMA transfer acknowledge 0 | DACK0 | Output | Channel 0 single address transfer acknowledge | | | DMA transfer end 0 | TEND0 | Output | Channel 0 transfer end | | 1 | DMA transfer request 1 | DREQ1 | Input | Channel 1 external request | | | DMA transfer acknowledge 1 | DACK1 | Output | Channel 1 single address transfer acknowledge | | | DMA transfer end 1 | TEND1 | Output | Channel 1 transfer end | | 2 | DMA transfer request 2 | DREQ2 | Input | Channel 2 external request | | | DMA transfer acknowledge 2 | DACK2 | Output | Channel 2 single address transfer acknowledge | | | DMA transfer end 2 | TEND2 | Output | Channel 2 transfer end | | 3 | DMA transfer request 3 | DREQ3 | Input | Channel 3 external request | | | DMA transfer acknowledge 3 | DACK3 | Output | Channel 3 single address transfer acknowledge | | | DMA transfer end 3 | TEND3 | Output | Channel 3 transfer end | # 7.3 Register Descriptions The DMAC has the following registers. #### Channel 0: - DMA source address register 0 (DSAR 0) - DMA destination address register\_0 (DDAR\_0) - DMA offset register 0 (DOFR 0) - DMA transfer count register\_0 (DTCR\_0) - DMA block size register\_0 (DBSR\_0) - DMA mode control register\_0 (DMDR\_0) - DMA address control register\_0 (DACR\_0) - DMA module request select register\_0 (DMRSR\_0) #### Channel 1: - DMA source address register\_1 (DSAR\_1) - DMA destination address register\_1 (DDAR\_1) - DMA offset register\_1 (DOFR\_1) - DMA transfer count register\_1 (DTCR\_1) - DMA block size register\_1 (DBSR\_1) - DMA mode control register\_1 (DMDR\_1) - DMA address control register\_1 (DACR\_1) - DMA module request select register\_1 (DMRSR\_1) #### Channel 2: - DMA source address register\_2 (DSAR\_2) - DMA destination address register\_2 (DDAR\_2) - DMA offset register\_2 (DOFR\_2) - DMA transfer count register\_2 (DTCR\_2) - DMA block size register\_2 (DBSR\_2) - DMA mode control register\_2 (DMDR\_2) - DMA address control register\_2 (DACR\_2) - DMA module request select register\_2 (DMRSR\_2) #### Channel 3: - DMA source address register 3 (DSAR 3) - DMA destination address register 3 (DDAR 3) - DMA offset register 3 (DOFR 3) - DMA transfer count register 3 (DTCR 3) - DMA block size register\_3 (DBSR\_3) - DMA mode control register\_3 (DMDR\_3) - DMA address control register\_3 (DACR\_3) - DMA module request select register\_3 (DMRSR\_3) #### 7.3.1 DMA Source Address Register (DSAR) DSAR is a 32-bit readable/writable register that specifies the transfer source address. DSAR updates the transfer source address every time data is transferred. When DDAR is specified as the destination address (the DIRS bit in DACR is 1) in single address mode, DSAR is ignored. Although DSAR can always be read from by the CPU, it must be read from in longwords and must not be written to while data for the channel is being transferred. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | | | | | | | | ## 7.3.2 DMA Destination Address Register (DDAR) DDAR is a 32-bit readable/writable register that specifies the transfer destination address. DDAR updates the transfer destination address every time data is transferred. When DSAR is specified as the source address (the DIRS bit in DACR is 0) in single address mode, DDAR is ignored. Although DDAR can always be read from by the CPU, it must be read from in longwords and must not be written to while data for the channel is being transferred. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # 7.3.3 DMA Offset Register (DOFR) DOFR is a 32-bit readable/writable register that specifies the offset to update the source and destination addresses. Although different values are specified for individual channels, the same values must be specified for the source and destination sides of a single channel. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ### 7.3.4 DMA Transfer Count Register (DTCR) DTCR is a 32-bit readable/writable register that specifies the size of data to be transferred (total transfer size). To transfer 1-byte data in total, set H'00000001 in DTCR. When H'00000000 is set in this register, it means that the total transfer size is not specified and data is transferred with the transfer counter stopped (free running mode). When H'FFFFFFFF is set, the total transfer size is 4 Gbytes (4,294,967,295), which is the maximum size. While data is being transferred, this register indicates the remaining transfer size. The value corresponding to its data access size is subtracted every time data is transferred (byte: -1, word: -2, and longword: -4). Although DTCR can always be read from by the CPU, it must be read from in longwords and must not be written to while data for the channel is being transferred. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # 7.3.5 DMA Block Size Register (DBSR) DBSR specifies the repeat size or block size. DBSR is enabled in repeat transfer mode and block transfer mode and is disabled in normal transfer mode. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|---------|---------|---------|---------|---------|---------|---------|---------| | Bit Name | BKSZH31 | BKSZH30 | BKSZH29 | BKSZH28 | BKSZH27 | BKSZH26 | BKSZH25 | BKSZH24 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | BKSZH23 | BKSZH22 | BKSZH21 | BKSZH20 | BKSZH19 | BKSZH18 | BKSZH17 | BKSZH16 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | BKSZ15 | BKSZ14 | BKSZ13 | BKSZ12 | BKSZ11 | BKSZ10 | BKSZ9 | BKSZ8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | BKSZ7 | BKSZ6 | BKSZ5 | BKSZ4 | BKSZ3 | BKSZ2 | BKSZ1 | BKSZ0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|--------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 16 | BKSZH31 to | Undefined | R/W | Specify the repeat size or block size. | | | BKSZH16 | | | When H'0001 is set, the repeat or block size is one byte, one word, or one longword. When H'0000 is set, it means the maximum value (refer to table 7.1). While the DMA is in operation, the setting is fixed. | | 15 to 0 | BKSZ15 to<br>BKSZ0 | Undefined | R/W | Indicate the remaining repeat or block size while the DMA is in operation. The value is decremented by 1 every time data is transferred. When the remaining size becomes 0, the value of the BKSZH bits is loaded. Set the same value as the BKSZH bits. | Table 7.2 Data Access Size, Valid Bits, and Settable Size | Mode | Data Access Size | BKSZH Valid Bits | BKSZ Valid Bits | Settable Size<br>(Byte) | |--------------------|------------------|------------------|-----------------|-------------------------| | Repeat transfer | Byte | 31 to 16 | 15 to 0 | 1 to 65,536 | | and block transfer | Word | <del>-</del> | | 2 to 131,072 | | | Longword | <del>-</del> | | 4 to 262,144 | # 7.3.6 DMA Mode Control Register (DMDR) DMDR controls the DMAC operation. ## DMDR\_0 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-------|-------|-------|------|--------|-------|--------|--------| | Bit Name | DTE | DACKE | TENDE | _ | DREQS | NRD | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W R | R | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | ACT | _ | _ | _ | ERRF | _ | ESIF | DTIF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/(W)* | R | R/(W)* | R/(W)* | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | DTSZ1 | DTSZ0 | MDS1 | MDS0 | TSEIE | _ | ESIE | DTIE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | DTF1 | DTF0 | DTA | _ | _ | DMAP2 | DMAP1 | DMAP0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R | R | R/W | R/W | R/W | Note: \* Only 0 can be written to this bit after having been read as 1, to clear the flag. # • DMDR\_1 to DMDR\_3 | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-------|-------|-------|------|-------|-------|--------|--------| | Bit Name | DTE | DACKE | TENDE | _ | DREQS | NRD | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W R | R | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | ACT | _ | _ | _ | _ | _ | ESIF | DTIF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R/(W)* | R/(W)* | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | DTSZ1 | DTSZ0 | MDS1 | MDS0 | TSEIE | _ | ESIE | DTIE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | DTF1 | DTF0 | DTA | _ | _ | DMAP2 | DMAP1 | DMAP0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R | R | R/W | R/W | R/W | Note: \* Only 0 can be written to this bit after having been read as 1, to clear the flag. | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 31 | DTE | 0 | R/W | Data Transfer Enable | | | | | | Enables/disables a data transfer for the corresponding channel. When this bit is set to 1, it indicates that the DMAC is in operation. | | | | | | Setting this bit to 1 starts a transfer when the autorequest is selected. When the on-chip module interrupt or external request is selected, a transfer request after setting this bit to 1 starts the transfer. While data is being transferred, clearing this bit to 0 stops the transfer. | | | | | | In block transfer mode, if writing 0 to this bit while data is being transferred, this bit is cleared to 0 after the current 1-block size data transfer. | | | | | | If an event which stops (sustains) a transfer occurs externally, this bit is automatically cleared to 0 to stop the transfer. | | | | | | Operating modes and transfer methods must not be changed while this bit is set to 1. | | | | | | 0: Disables a data transfer | | | | | | 1: Enables a data transfer (DMA is in operation) | | | | | | [Clearing conditions] | | | | | | <ul> <li>When the specified total transfer size of transfers is<br/>completed</li> </ul> | | | | | | <ul> <li>When a transfer is stopped by an overflow interrupt<br/>by a repeat size end</li> </ul> | | | | | | When a transfer is stopped by an overflow interrupt | | | | | | by an extended repeat size end | | | | | | <ul> <li>When a transfer is stopped by a transfer size error<br/>interrupt</li> </ul> | | | | | | When clearing this bit to 0 to stop a transfer | | | | | | In block transfer mode, this bit changes after the current block transfer. | | | | | | <ul> <li>When an address error or an NMI interrupt is requested</li> </ul> | | | | | | In the reset state or hardware standby mode | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------| | 30 | DACKE | 0 | R/W | DACK Signal Output Enable | | | | | | Enables/disables the $\overline{\text{DACK}}$ signal output in single address mode. This bit is ignored in dual address mode. | | | | | | 0: Enables DACK signal output | | | | | | 1: Disables DACK signal output | | 29 | TENDE | 0 | R/W | TEND Signal Output Enable | | | | | | Enables/disables the $\overline{\text{TEND}}$ signal output. | | | | | | 0: Enables TEND signal output | | | | | | 1: Disables TEND signal output | | 28 | _ | 0 | R/W | Reserved | | | | | | Initial value should not be changed. | | 27 | DREQS | 0 | R/W | DREQ Select | | | | | | Selects whether a low level or the falling edge of the $\overline{\text{DREQ}}$ signal used in external request mode is detected. | | | | | | When a block transfer is performed in external request mode, clear this bit to 0. | | | | | | 0: Low level detection | | | | | | <ol> <li>Falling edge detection (the first transfer after a<br/>transfer enabled is detected on a low level)</li> </ol> | | 26 | NRD | 0 | R/W | Next Request Delay | | | | | | Selects the accepting timing of the next transfer request. | | | | | | Starts accepting the next transfer request after completion of the current transfer | | | | | | Starts accepting the next transfer request one cycle after completion of the current transfer | | 25, 24 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 23 | ACT | 0 | R | Active State | | | | | | Indicates the operating state for the channel. | | | | | | 0: Waiting for a transfer request or a transfer disabled state by clearing the DTE bit to 0 | | | | | | 1: Active state | | 22 to 20 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | ERRF | 0 | R/(W)* | System Error Flag | | | | | | Indicates that an address error or an NMI interrupt has been generated. This bit is available only in DMDR_0. Setting this bit to 1 prohibits writing to the DTE bit for all the channels. This bit is reserved in DMDR_1 to DMDR_3. It is always read as 0 and cannot be modified. | | | | | | 0: An address error or an NMI interrupt has not been generated | | | | | | An address error or an NMI interrupt has been generated | | | | | | [Clearing condition] | | | | | | • When clearing to 0 after reading ERRF = 1 | | | | | | [Setting condition] | | | | | | When an address error or an NMI interrupt has been generated | | | | | | However, when an address error or an NMI interrupt has been generated in DMAC module stop mode, this bit is not set to 1. | | 18 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 17 | ESIF | 0 | R/(W)* | Transfer Escape Interrupt Flag | | | | | | Indicates that a transfer escape end interrupt has been requested. A transfer escape end means that a transfer is terminated before the transfer counter reaches 0. | | | | | | A transfer escape end interrupt has not been requested | | | | | | 1: A transfer escape end interrupt has been requested | | | | | | [Clearing conditions] | | | | | | When setting the DTE bit to 1 | | | | | | • When clearing to 0 before reading ESIF = 1 | | | | | | [Setting conditions] | | | | | | When a transfer size error interrupt is requested | | | | | | When a repeat size end interrupt is requested | | | | | | When a transfer end interrupt by an extended repeat area overflow is requested | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|-------------------------------------------------------------------------------------| | 16 | DTIF | 0 | R/(W)* | Data Transfer Interrupt Flag | | | | | | Indicates that a transfer end interrupt by the transfer counter has been requested. | | | | | | A transfer end interrupt by the transfer counter has not been requested | | | | | | A transfer end interrupt by the transfer counter has been requested | | | | | | [Clearing conditions] | | | | | | When setting the DTE bit to 1 | | | | | | • When clearing to 0 after reading DTIF = 1 | | | | | | [Setting condition] | | | | | | <ul> <li>When DTCR reaches 0 and the transfer is completed</li> </ul> | | 15 | DTSZ1 | 0 | R/W | Data Access Size 1 and 0 | | 14 | DTSZ0 | 0 | R/W | Select the data access size for a transfer. | | | | | | 00: Byte size (eight bits) | | | | | | 01: Word size (16 bits) | | | | | | 10: Longword size (32 bits) | | | | | | 11: Setting prohibited | | 13 | MDS1 | 0 | R/W | Transfer Mode Select 1 and 0 | | 12 | MDS0 | 0 | R/W | Select the transfer mode. | | | | | | 00: Normal transfer mode | | | | | | 01: Block transfer mode | | | | | | 10: Repeat transfer mode | | | | | | 11: Setting prohibited | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | TSEIE | 0 | R/W | Transfer Size Error Interrupt Enable | | | | | | Enables/disables a transfer size error interrupt. | | | | | | When the next transfer is requested while this bit is set to 1 and the contents of the transfer counter is less than the size of data to be transferred at a single transfer request, the DTE bit is cleared to 0. At this time, the ESIF bit is set to 1 to indicate that a transfer size error interrupt has been requested. | | | | | | The sources of a transfer size error are as follows: | | | | | | • In normal or repeat transfer mode, the total transfer size set in DTCR is less than the data access size | | | | | | <ul> <li>In block transfer mode, the total transfer size set in<br/>DTCR is less than the block size</li> </ul> | | | | | | 0: Disables a transfer size error interrupt request | | | | | | 1: Enables a transfer size error interrupt request | | 10 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 9 | ESIE | 0 | R/W | Transfer Escape Interrupt Enable | | | | | | Enables/disables a transfer escape end interrupt request. When the ESIF bit is set to 1 with this bit set to 1, a transfer escape end interrupt is requested to the CPU or DTC. The transfer end interrupt request is cleared by clearing this bit or the ESIF bit to 0. | | | | | | 0: Disables a transfer escape end interrupt | | | | | | 1: Enables a transfer escape end interrupt | | 8 | DTIE | 0 | R/W | Data Transfer End Interrupt Enable | | | | | | Enables/disables a transfer end interrupt request by the transfer counter. When the DTIF bit is set to 1 with this bit set to 1, a transfer end interrupt is requested to the CPU or DTC. The transfer end interrupt request is cleared by clearing this bit or the DTIF bit to 0. | | | | | | 0: Disables a transfer end interrupt | | | | | | 1: Enables a transfer end interrupt | | | | Initial | | | |------|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | DTF1 | 0 | R/W | Data Transfer Factor 1 and 0 | | 6 | DTF0 | 0 | R/W | Select a DMAC activation source. When the on-chip peripheral module setting is selected, the interrupt source should be selected by DMRSR. When the external request setting is selected, the sampling method should be selected by the DREQS bit. | | | | | | 00: Auto request (cycle stealing) | | | | | | 01: Auto request (burst access) | | | | | | 10: On-chip module interrupt | | | | | | 11: External request | | 5 | DTA | 0 | R/W | Data Transfer Acknowledge | | | | | | This bit is valid in DMA transfer by the on-chip module interrupt source. This bit enables or disables to clear the source flag selected by DMRSR. | | | | | | 0: To clear the source in DMA transfer is disabled.<br>Since the on-chip module interrupt source is not<br>cleared in DMA transfer, it should be cleared by the<br>CPU or DTC transfer. | | | | | | <ol> <li>To clear the source in DMA transfer is enabled.<br/>Since the on-chip module interrupt source is cleared<br/>in DMA transfer, it does not require an interrupt by<br/>the CPU or DTC transfer.</li> </ol> | | 4, 3 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 | DMAP2 | 0 | R/W | DMA Priority Level 2 to 0 | | 1 | DMAP1 | 0 | R/W | Select the priority level of the DMAC when using the | | 0 | DMAP0 | 0 | R/W | CPU priority control function over DTC and DMAC. When the CPU has priority over the DMAC, the DMAC masks a transfer request and waits for the timing when the CPU priority becomes lower than the DMAC priority. The priority levels can be set to the individual channels. This bit is valid when the CPUPCE bit in CPUPCR is set to 1. | | | | | | 000: Priority level 0 (low) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (high) | Note: \* Only 0 can be written to, to clear the flag. # 7.3.7 DMA Address Control Register (DACR) DACR specifies the operating mode and transfer method. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-------|------|------|-------|-------|-------|-------|-------| | Bit Name | AMS | DIRS | | _ | | RPTIE | ARS1 | ARS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R | R | R | R/W | R/W | R/W | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | _ | _ | SAT1 | SAT0 | _ | _ | DAT1 | DAT0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/W | R/W | R | R | R/W | R/W | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | SARIE | | | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | DARIE | _ | _ | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | AMS | 0 | R/W | Address Mode Select | | | | | | Selects address mode from single or dual address mode. In single address mode, the $\overline{\text{DACK}}$ pin is enabled according to the DACKE bit. | | | | | | 0: Dual address mode | | | | | | 1: Single address mode | | 30 | DIRS | 0 | R/W | Single Address Direction Select | | | | | | Specifies the data transfer direction in single address mode. This bit s ignored in dual address mode. | | | | | | 0: Specifies DSAR as source address | | | | | | 1: Specifies DDAR as destination address | | 29 to 27 | _ | 0 | R/W | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | RPTIE | 0 | R/W | Repeat Size End Interrupt Enable | | | | | | Enables/disables a repeat size end interrupt request. | | | | | | In repeat transfer mode, when the next transfer is requested after completion of a 1-repeat-size data transfer while this bit is set to 1, the DTE bit in DMDR is cleared to 0. At this time, the ESIF bit in DMDR is set to 1 to indicate that a repeat size end interrupt is requested. Even when the repeat area is not specified (ARS1 = 1 and ARS0 = 0), a repeat size end interrupt after a 1-block data transfer can be requested. | | | | | | In addition, in block transfer mode, when the next transfer is requested after 1-block data transfer while this bit is set to 1, the DTE bit in DMDR is cleared to 0. At this time, the ESIF bit in DMDR is set to 1 to indicate that a repeat size end interrupt is requested. | | | | | | 0: Disables a repeat size end interrupt | | | | | | 1: Enables a repeat size end interrupt | | 25 | ARS1 | 0 | R/W | Area Select 1 and 0 | | 24 | ARS0 | 0 | R/W | Specify the block area or repeat area in block or repeat transfer mode. | | | | | | 00: Specify the block area or repeat area on the source address | | | | | | 01: Specify the block area or repeat area on the destination address | | | | | | 10: Do not specify the block area or repeat area | | | | | | 11: Setting prohibited | | 23, 22 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 21 | SAT1 | 0 | R/W | Source Address Update Mode 1 and 0 | | 20 | SAT0 | 0 | R/W | Select the update method of the source address (DSAR). When DSAR is not specified as the transfer source in single address mode, this bit is ignored. | | | | | | 00: Source address is fixed | | | | | | 01: Source address is updated by adding the offset | | | | | | <ol> <li>Source address is updated by adding 1, 2, or 4<br/>according to the data access size</li> </ol> | | | | | | 11: Source address is updated by subtracting 1, 2, or 4 according to the data access size | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19, 18 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 17 | DAT1 | 0 | R/W | Destination Address Update Mode 1 and 0 | | 16 | DAT0 | 0 | R/W | Select the update method of the destination address (DDAR). When DDAR is not specified as the transfer destination in single address mode, this bit is ignored. | | | | | | 00: Destination address is fixed | | | | | | 01: Destination address is updated by adding the offset | | | | | | <ol><li>Destination address is updated by adding 1, 2, or 4<br/>according to the data access size</li></ol> | | | | | | 11: Destination address is updated by subtracting 1, 2, or 4 according to the data access size | | 15 | SARIE | 0 | R/W | Interrupt Enable for Source Address Extended Area<br>Overflow | | | | | | Enables/disables an interrupt request for an extended area overflow on the source address. | | | | | | When an extended repeat area overflow on the source address occurs while this bit is set to 1, the DTE bit in DMDR is cleared to 0. At this time, the ESIF bit in DMDR is set to 1 to indicate an interrupt by an extended repeat area overflow on the source address is requested. | | | | | | When block transfer mode is used with the extended repeat area function, an interrupt is requested after completion of a 1-block size transfer. When setting the DTE bit in DMDR of the channel for which a transfer has been stopped to 1, the transfer is resumed from the state when the transfer is stopped. | | | | | | When the extended repeat area is not specified, this bit is ignored. | | | | | | Disables an interrupt request for an extended area overflow on the source address | | | | | | Enables an interrupt request for an extended area overflow on the source address | | 14, 13 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------------------|----------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | SARA4 | 0 | R/W | Source Address Extended Repeat Area | | 11<br>10<br>9<br>8 | SARA3<br>SARA2<br>SARA1<br>SARA0 | 0<br>0<br>0 | R/W<br>R/W<br>R/W | Specify the extended repeat area on the source address (DSAR). With the extended repeat area, the specified lower address bits are updated and the remaining upper address bits are fixed. The extended repeat area size is specified from four bytes to 128 Mbytes in units of byte and a power of 2. | | | | | When the lower address is overflowed from the extended repeat area by address update, the address becomes the start address and the end address of the area for address addition and subtraction, respectively. | | | | | | | When an overflow in the extended repeat area occurs with the SARIE bit set to 1, an interrupt can be requested. Table 7.3 shows the settings and areas of the extended repeat area. | | 7 | DARIE | 0 | R/W | Destination Address Extended Repeat Area Overflow Interrupt Enable | | | | | | Enables/disables an interrupt request for an extended area overflow on the destination address. | | | | | When an extended repeat area overflow on the destination address occurs while this bit is set to 1, the DTE bit in DMDR is cleared to 0. At this time, the ESIF bit in DMDR is set to 1 to indicate an interrupt by an extended repeat area overflow on the destination address is requested. | | | | | | When block transfer mode is used with the extended repeat area function, an interrupt is requested after completion of a 1-block size transfer. When setting the DTE bit in DMDR of the channel for which the transfer has been stopped to 1, the transfer is resumed from the state when the transfer is stopped. | | | | | | | When the extended repeat area is not specified, this bit is ignored. | | | | | | Disables an interrupt request for an extended area overflow on the destination address | | | | | | Enables an interrupt request for an extended area overflow on the destination address | | 6, 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 4 | DARA4 | 0 | R/W | Destination Address Extended Repeat Area | | | | 3 | DARA3 | 0 | R/W | Specify the extended repeat area on the destination | | | | 2 | DARA2 | 0 | R/W | address (DDAR). With the extended repeat area, the specified lower address bits are updated and the remaining upper address bits are fixed. The extended | | | | 1 | DARA1 | 0 | R/W | | | | | 0 | DARA0 | 0 | R/W | repeat area size is specified from four bytes to 128 Mbytes in units of byte and a power of 2. | | | | | | | | When the lower address is overflowed from the extended repeat area by address update, the address becomes the start address and the end address of the area for address addition and subtraction, respectively. | | | | | | | | When an overflow in the extended repeat area occurs with the DARIE bit set to 1, an interrupt can be requested. Table 7.3 shows the settings and areas of the extended repeat area. | | | # Table 7.3 Settings and Areas of Extended Repeat Area SARA4 to SARA0 or DARA4 to DARA0 **Extended Repeat Area** | DAIIAU | Extended Repeat Area | |------------------|----------------------------------------------------------------------------------| | 00000 | Not specified | | 00001 | 2 bytes specified as extended repeat area by the lower 1 bit of the address | | 00010 | 4 bytes specified as extended repeat area by the lower 2 bits of the address | | 00011 | 8 bytes specified as extended repeat area by the lower 3 bits of the address | | 00100 | 16 bytes specified as extended repeat area by the lower 4 bits of the address | | 00101 | 32 bytes specified as extended repeat area by the lower 5 bits of the address | | 00110 | 64 bytes specified as extended repeat area by the lower 6 bits of the address | | 00111 | 128 bytes specified as extended repeat area by the lower 7 bits of the address | | 01000 | 256 bytes specified as extended repeat area by the lower 8 bits of the address | | 01001 | 512 bytes specified as extended repeat area by the lower 9 bits of the address | | 01010 | 1 kbyte specified as extended repeat area by the lower 10 bits of the address | | 01011 | 2 kbytes specified as extended repeat area by the lower 11 bits of the address | | 01100 | 4 kbytes specified as extended repeat area by the lower 12 bits of the address | | 01101 | 8 kbytes specified as extended repeat area by the lower 13 bits of the address | | 01110 | 16 kbytes specified as extended repeat area by the lower 14 bits of the address | | 01111 | 32 kbytes specified as extended repeat area by the lower 15 bits of the address | | 10000 | 64 kbytes specified as extended repeat area by the lower 16 bits of the address | | 10001 | 128 kbytes specified as extended repeat area by the lower 17 bits of the address | | 10010 | 256 kbytes specified as extended repeat area by the lower 18 bits of the address | | 10011 | 512 kbytes specified as extended repeat area by the lower 19 bits of the address | | 10100 | 1 Mbyte specified as extended repeat area by the lower 20 bits of the address | | 10101 | 2 Mbytes specified as extended repeat area by the lower 21 bits of the address | | 10110 | 4 Mbytes specified as extended repeat area by the lower 22 bits of the address | | 10111 | 8 Mbytes specified as extended repeat area by the lower 23 bits of the address | | 11000 | 16 Mbytes specified as extended repeat area by the lower 24 bits of the address | | 11001 | 32 Mbytes specified as extended repeat area by the lower 25 bits of the address | | 11010 | 64 Mbytes specified as extended repeat area by the lower 26 bits of the address | | 11011 | 128 Mbytes specified as extended repeat area by the lower 27 bits of the address | | 111×× | Setting prohibited | | [] a su a sa all | | [Legend] x: Don't care ## 7.3.8 DMA Module Request Select Register (DMRSR) DMRSR is an 8-bit readable/writable register that specifies the on-chip module interrupt source. The vector number of the interrupt source is specified in eight bits. However, 0 is regarded as no interrupt source. For the vector numbers of the interrupt sources, refer to table 7.5. ## 7.4 Transfer Modes Table 7.4 shows the DMAC transfer modes. The transfer modes can be specified to the individual channels. Table 7.4 Transfer Modes | | | | Address Register | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------| | Address<br>Mode | Transfer mode | Activation Source | Common Function | Source | Destina-<br>tion | | Dual<br>address | <ul> <li>Normal transfer</li> <li>Repeat transfer</li> <li>Block transfer</li> <li>Repeat or block size</li> <li>1 to 65,536 bytes,</li> <li>1 to 65,536 words, or</li> <li>1 to 65,536 longwords</li> </ul> | <ul> <li>Auto request<br/>(activated by<br/>CPU)</li> <li>On-chip module<br/>interrupt</li> <li>External request</li> </ul> | <ul> <li>Total transfer<br/>size: 1 to 4<br/>Gbytes or not<br/>specified</li> <li>Offset addition</li> <li>Extended repeat<br/>area function</li> </ul> | DSAR | DDAR | | Single<br>address | <ul> <li>Instead of specify<br/>registers, data is<br/>device using the</li> <li>The same setting<br/>register setting (e</li> <li>One transfer can<br/>transfer modes a</li> </ul> | DSAR/<br>DACK | DACK/<br>DDAR | | | When the auto request setting is selected as the activation source, the cycle stealing or burst access can be selected. When the total transfer size is not specified (DTCR = H'00000000), the transfer counter is stopped and the transfer is continued without the limitation of the transfer count. # 7.5 Operations #### 7.5.1 Address Modes ### (1) Dual Address Mode In dual address mode, the transfer source address is specified in DSAR and the transfer destination address is specified in DDAR. A transfer at a time is performed in two bus cycles (when the data bus width is less than the data access size or the access address is not aligned with the boundary of the data access size, the number of bus cycles are needed more than two because one bus cycle is divided into multiple bus cycles). In the first bus cycle, data at the transfer source address is read and in the next cycle, the read data is written to the transfer destination address. The read and write cycles are not separated. Other bus cycles (bus cycle by other bus masters, refresh cycle, and external bus release cycle) are not generated between read and write cycles. The $\overline{\text{TEND}}$ signal output is enabled or disabled by the TENDE bit in DMDR. The $\overline{\text{TEND}}$ signal is output in two bus cycles. When an idle cycle is inserted before the bus cycle, the $\overline{\text{TEND}}$ signal is also output in the idle cycle. The $\overline{\text{DACK}}$ signal is not output. Figure 7.2 shows an example of the signal timing in dual address mode and figure 7.3 shows the operation in dual address mode. Figure 7.2 Example of Signal Timing in Dual Address Mode Figure 7.3 Operations in Dual Address Mode # (2) Single Address Mode In single address mode, data between an external device and an external memory is directly transferred using the $\overline{DACK}$ pin instead of DSAR or DDAR. A transfer at a time is performed in one bus cycle. In this mode, the data bus width must be the same as the data access size. For details on the data bus width, see section 6, Bus Controller (BSC). The DMAC accesses an external device as the transfer source or destination by outputting the strobe signal $(\overline{DACK})$ to the external device with $\overline{DACK}$ and accesses the other transfer target by outputting the address. Accordingly, the DMA transfer is performed in one bus cycle. Figure 7.4 shows an example of a transfer between an external memory and an external device with the $\overline{DACK}$ pin. In this example, the external device outputs data on the data bus and the data is written to the external memory in the same bus cycle. The transfer direction is decided by the DIRS bit in DACR which specifies an external device with the $\overline{DACK}$ pin as the transfer source or destination. When DIRS = 0, data is transferred from an external memory (DSAR) to an external device with the $\overline{DACK}$ pin. When DIRS = 1, data is transferred from an external device with the $\overline{DACK}$ pin to an external memory (DDAR). The settings of registers which are not used as the transfer source or destination are ignored. The $\overline{DACK}$ signal output is enabled in single address mode by the DACKE bit in DMDR. The $\overline{DACK}$ signal is low active. The TEND signal output is enabled or disabled by the TENDE bit in DMDR. The TEND signal is output in one bus cycle. When an idle cycle is inserted before the bus cycle, the TEND signal is also output in the idle cycle. Figure 7.5 shows an example of timing charts in single address mode and figure 7.6 shows an example of operation in single address mode. Figure 7.4 Data Flow in Single Address Mode Figure 7.5 Example of Signal Timing in Single Address Mode Figure 7.6 Operations in Single Address Mode #### 7.5.2 Transfer Modes #### (1) Normal Transfer Mode In normal transfer mode, one data access size of data is transferred at a single transfer request. Up to 4 Gbytes can be specified as a total transfer size by DTCR. DBSR is ignored in normal transfer mode. The $\overline{\text{TEND}}$ signal is output only in the last DMA transfer. The $\overline{\text{DACK}}$ signal is output every time a transfer request is received and a transfer starts. Figure 7.7 shows an example of the signal timing in normal transfer mode and figure 7.8 shows the operation in normal transfer mode. Figure 7.7 Example of Signal Timing in Normal Transfer Mode Figure 7.8 Operations in Normal Transfer Mode #### (2) Repeat Transfer Mode In repeat transfer mode, one data access size of data is transferred at a single transfer request. Up to 4 Gbytes can be specified as a total transfer size by DTCR. The repeat size can be specified in DBSR up to $65536 \times \text{data}$ access size. The repeat area can be specified for the source or destination address side by bits ARS1 and ARS0 in DACR. The address specified as the repeat area returns to the transfer start address when the repeat size of transfers is completed. This operation is repeated until the total transfer size specified in DTCR is completed. When H'000000000 is specified in DTCR, it is regarded as the free running mode and repeat transfer is continued until the DTE bit in DMDR is cleared to 0. In addition, a DMA transfer can be stopped and a repeat size end interrupt can be requested to the CPU or DTC when the repeat size of transfers is completed. When the next transfer is requested after completion of a 1-repeat size data transfer while the RPTIE bit is set to 1, the DTE bit in DMDR is cleared to 0 and the ESIF bit in DMDR is set to 1 to complete the transfer. At this time, an interrupt is requested to the CPU or DTC when the ESIE bit in DMDR is set to 1. The timings of the $\overline{\text{TEND}}$ and $\overline{\text{DACK}}$ signals are the same as in normal transfer mode. Figure 7.9 shows the operation in repeat transfer mode while dual address mode is set. When the repeat area is specified as neither source nor destination address side, the operation is the same as the normal transfer mode operation shown in figure 7.8. In this case, a repeat size end interrupt can also be requested to the CPU when the repeat size of transfers is completed. Figure 7.9 Operations in Repeat Transfer Mode #### (3) Block Transfer Mode In block transfer mode, one block size of data is transferred at a single transfer request. Up to 4 Gbytes can be specified as total transfer size by DTCR. The block size can be specified in DBSR up to $65536 \times \text{data}$ access size. While one block of data is being transferred, transfer requests from other channels are suspended. When the transfer is completed, the bus is released to the other bus master. The block area can be specified for the source or destination address side by bits ARS1 and ARS0 in DACR. The address specified as the block area returns to the transfer start address when the block size of data is completed. When the block area is specified as neither source nor destination address side, the operation continues without returning the address to the transfer start address. A repeat size end interrupt can be requested. The $\overline{\text{TEND}}$ signal is output every time 1-block data is transferred in the last DMA transfer cycle. When the external request is selected as an activation source, the low level detection of the $\overline{\text{DREQ}}$ signal (DREQS = 0) should be selected. When an interrupt request by an extended repeat area overflow is used in block transfer mode, settings should be selected carefully. For details, see section 7.5.5, Extended Repeat Area Function. Figure 7.10 shows an example of the DMA transfer timing in block transfer mode. The transfer conditions are as follows: • Address mode: single address mode • Data access size: byte • 1-block size: three bytes The block transfer mode operations in single address mode and in dual address mode are shown in figures 7.11 and 7.12, respectively. Figure 7.10 Operations in Block Transfer Mode Figure 7.11 Operation in Single Address Mode in Block Transfer Mode (Block Area Specified) Figure 7.12 Operation in Dual Address Mode in Block Transfer Mode (Block Area Not Specified) #### 7.5.3 Activation Sources The DMAC is activated by an auto request, an on-chip module interrupt, and an external request. The activation source is specified by bits DTF1 and DTF0 in DMDR. #### (1) Activation by Auto Request The auto request activation is used when a transfer request from an external device or an on-chip peripheral module is not generated such as a transfer between memory and memory or between memory and an on-chip peripheral module which does not request a transfer. A transfer request is automatically generated inside the DMAC. In auto request activation, setting the DTE bit in DMDR starts a transfer. The bus mode can be selected from cycle stealing and burst modes. ### (2) Activation by On-Chip Module Interrupt An interrupt request from an on-chip peripheral module (on-chip peripheral module interrupt) is used as a transfer request. When a DMA transfer is enabled (DTE = 1), the DMA transfer is started by an on-chip module interrupt. The activation source of the on-chip module interrupt is selected by the DMA module request select register (DMRSR). The activation sources are specified to the individual channels. Table 7.5 is a list of on-chip module interrupts for the DMAC. The interrupt request selected as the activation source can generate an interrupt request simultaneously to the CPU or DTC. For details, refer to section 5, Interrupt Controller. The DMAC receives interrupt requests by on-chip peripheral modules independent of the interrupt controller. Therefore, the DMAC is not affected by priority given in the interrupt controller. When the DMAC is activated while DTA = 1, the interrupt request flag is automatically cleared by a DMA transfer. If multiple channels use a single transfer request as an activation source, when the channel having priority is activated, the interrupt request flag is cleared. In this case, other channels may not be activated because the transfer request is not held in the DMAC. When the DMAC is activated while DTA = 0, the interrupt request flag is not cleared by the DMAC and should be cleared by the CPU or DTC transfer. When an activation source is selected while DTE = 0, the activation source does not request a transfer to the DMAC. It requests an interrupt to the CPU or DTC. In addition, make sure that an interrupt request flag as an on-chip module interrupt source is cleared to 0 before writing 1 to the DTE bit. Table 7.5 List of On-chip module interrupts to DMAC | On-Chip Module Interrupt Source | On-Chip<br>Module | DMRSR<br>(Vector<br>Number) | |--------------------------------------------------------|-------------------|-----------------------------| | ADI (conversion end interrupt for A/D converter) | A/D | 86 | | TGI0A (TGI0A input capture/compare match) | TPU_0 | 88 | | TGI1A (TGI1A input capture/compare match) | TPU_1 | 93 | | TGI2A (TGI2A input capture/compare match) | TPU_2 | 97 | | TGI3A (TGI3A input capture/compare match) | TPU_3 | 101 | | TGI4A (TGI4A input capture/compare match) | TPU_4 | 106 | | TGI5A (TGI5A input capture/compare match) | TPU_5 | 110 | | RXI0 (receive data full interrupt for SCI channel 0) | SCI_0 | 145 | | TXI0 (transmit data empty interrupt for SCI channel 0) | SCI_0 | 146 | | RXI1 (receive data full interrupt for SCI channel 1) | SCI_1 | 149 | | TXI1 (transmit data empty interrupt for SCI channel 1) | SCI_1 | 150 | | RXI2 (receive data full interrupt for SCI channel 2) | SCI_2 | 153 | | TXI2 (transmit data empty interrupt for SCI channel 2) | SCI_2 | 154 | | RXI4 (receive data full interrupt for SCI channel 4) | SCI_4 | 161 | | TXI4 (transmit data empty interrupt for SCI channel 4) | SCI_4 | 162 | | RXI5 (receive data full interrupt for SCI channel 5) | SCI_5 | 220 | | TXI5 (transmit data empty interrupt for SCI channel 5) | SCI_5 | 221 | | RXI6 (receive data full interrupt for SCI channel 6) | SCI_6 | 224 | | TXI6 (transmit data empty interrupt for SCI channel 6) | SCI_6 | 225 | | USBINTN0 (EP1FIFO full interrupt) | USB | 232 | | USBINTN1 (EP2FIFO empty interrupt) | USB | 233 | ### (3) Activation by External Request A transfer is started by a transfer request signal ( $\overline{DREQ}$ ) from an external device. When a DMA transfer is enabled (DTE = 1), the DMA transfer is started by the $\overline{DREQ}$ assertion. When a DMA transfer between on-chip peripheral modules is performed, select an activation source from the auto request and on-chip module interrupt (the external request cannot be used). A transfer request signal is input to the $\overline{DREQ}$ pin. The $\overline{DREQ}$ signal is detected on the falling edge or low level. Whether the falling edge or low level detection is used is selected by the DREQS bit in DMDR. To perform a block transfer, select the low level detection (DREQS = 0). When an external request is selected as an activation source, clear the DDR bit to 0 and set the ICR bit to 1 for the corresponding pin. For details, see section 9, I/O Ports. #### 7.5.4 Bus Access Modes There are two types of bus access modes: cycle stealing and burst. When an activation source is the auto request, the cycle stealing or burst mode is selected by bit DTF0 in DMDR. When an activation source is the on-chip module interrupt or external request, the cycle stealing mode is selected. # (1) Cycle Stealing Mode In cycle stealing mode, the DMAC releases the bus every time one unit of transfers (byte, word, longword, or 1-block size) is completed. After that, when a transfer is requested, the DMAC obtains the bus to transfer 1-unit data and then releases the bus on completion of the transfer. This operation is continued until the transfer end condition is satisfied. When a transfer is requested to another channel during a DMA transfer, the DMAC releases the bus and then transfers data for the requested channel. For details on operations when a transfer is requested to multiple channels, see section 7.5.8, Priority of Channels. Figure 7.13 shows an example of timing in cycle stealing mode. The transfer conditions are as follows: - Address mode: Single address mode - Sampling method of the DREQ signal: Low level detection Figure 7.13 Example of Timing in Cycle Stealing Mode #### **(2) Burst Access Mode** In burst mode, once it takes the bus, the DMAC continues a transfer without releasing the bus until the transfer end condition is satisfied. Even if a transfer is requested from another channel having priority, the transfer is not stopped once it is started. The DMAC releases the bus in the next cycle after the transfer for the channel in burst mode is completed. This is similarly to operation in cycle stealing mode. However, setting the IBCCS bit in IBCR of the bus controller makes the DMAC release the bus to pass the bus to another bus master. In block transfer mode, the burst mode setting is ignored (operation is the same as that in burst mode during one block of transfers). The DMAC is always operated in cycle stealing mode. Clearing the DTE bit in DMDR stops a DMA transfer. A transfer requested before the DTE bit is cleared to 0 by the DMAC is executed. When an interrupt by a transfer size error, a repeat size end, or an extended repeat area overflow occurs, the DTE bit is cleared to 0 and the transfer ends. Figure 7.14 shows an example of timing in burst mode. Figure 7.14 Example of Timing in Burst Mode ## 7.5.5 Extended Repeat Area Function The source and destination address sides can be specified as the extended repeat area. The contents of the address register repeat addresses within the area specified as the extended repeat area. For example, to use a ring buffer as the transfer target, the contents of the address register should return to the start address of the buffer every time the contents reach the end address of the buffer (overflow on the ring buffer address). This operation can automatically be performed using the extended repeat area function of the DMAC. The extended repeat areas can be specified independently to the source address register (DSAR) and destination address register (DDAR). The extended repeat area on the source address is specified by bits SARA4 to SARA0 in DACR. The extended repeat area on the destination address is specified by bits DARA4 to DARA0 in DACR. The extended repeat area sizes for each side can be specified independently. A DMA transfer is stopped and an interrupt by an extended repeat area overflow can be requested to the CPU when the contents of the address register reach the end address of the extended repeat area. When an overflow on the extended repeat area set in DSAR occurs while the SARIE bit in DACR is set to 1, the ESIF bit in DMDR is set to 1 and the DTE bit in DMDR is cleared to 0 to stop the transfer. At this time, if the ESIE bit in DMDR is set to 1, an interrupt by an extended repeat area overflow is requested to the CPU. When the DARIE bit in DACR is set to 1, an overflow on the extended repeat area set in DDAR occurs, meaning that the destination side is a target. During the interrupt handling, setting the DTE bit in DMDR resumes the transfer. Figure 7.15 shows an example of the extended repeat area operation. Figure 7.15 Example of Extended Repeat Area Operation When an interrupt by an extended repeat area overflow is used in block transfer mode, the following should be taken into consideration. When a transfer is stopped by an interrupt by an extended repeat area overflow, the address register must be set so that the block size is a power of 2 or the block size boundary is aligned with the extended repeat area boundary. When an overflow on the extended repeat area occurs during a transfer of one block, the interrupt by the overflow is suspended and the transfer overruns. Figure 7.16 shows examples when the extended repeat area function is used in block transfer mode. Figure 7.16 Example of Extended Repeat Area Function in Block Transfer Mode ## 7.5.6 Address Update Function using Offset The source and destination addresses are updated by fixing, increment/decrement by 1, 2, or 4, or offset addition. When the offset addition is selected, the offset specified by the offset register (DOFR) is added to the address every time the DMAC transfers the data access size of data. This function realizes a data transfer where addresses are allocated to separated areas. Figure 7.17 shows the address update method. Figure 7.17 Address Update Method In item (a), Address fixed, the transfer source or destination address is not updated indicating the same address. In item (b), Increment or decrement by 1, 2, or 4, the transfer source or destination address is incremented or decremented by the value according to the data access size at each transfer. Byte, word, or longword can be specified as the data access size. The value of 1 for byte, 2 for word, and 4 for longword is used for updating the address. This operation realizes the data transfer placed in consecutive areas. In item (c), Offset addition, the address update does not depend on the data access size. The offset specified by DOFR is added to the address every time the DMAC transfers data of the data access size. The address is calculated by the offset set in DOFR and the contents of DSAR and DDAR. Although the DMAC calculates only addition, an offset subtraction can be realized by setting the negative value in DOFR. In this case, the negative value must be 2's complement. #### (1) Basic Transfer Using Offset Figure 7.18 shows a basic operation of a transfer using the offset addition. Figure 7.18 Operation of Offset Addition In figure 7.18, the offset addition is selected as the transfer source address update and increment or decrement by 1, 2, or 4 is selected as the transfer destination address. The address update means that data at the address which is away from the previous transfer source address by the offset is read from. The data read from the address away from the previous address is written to the consecutive area in the destination side. #### (2) XY Conversion Using Offset Figure 7.19 shows the XY conversion using the offset addition in repeat transfer mode. Figure 7.19 XY Conversion Operation Using Offset Addition in Repeat Transfer Mode In figure 7.19, the source address side is specified to the repeat area by DACR and the offset addition is selected. The offset value is set to $4 \times$ data access size (when the data access size is longword, H'00000010 is set in DOFR, as an example). The repeat size is set to $4 \times$ data access size (when the data access size is longword, the repeat size is set to $4 \times 4 = 16$ bytes, as an example). The increment or decrement by 1, 2, or 4 is specified as the transfer destination address. A repeat size end interrupt is requested when the repeat size of transfers is completed. When a transfer starts, the transfer source address is added to the offset every time data is transferred. The transfer data is written to the destination continuous addresses. When data 4 is transferred meaning that the repeat size of transfers is completed, the transfer source address returns to the transfer start address (address of data 1 on the transfer source) and a repeat size end interrupt is requested. While this interrupt stops the transfer temporarily, the contents of DSAR are written to the address of data 5 by the CPU (when the data access size is longword, write the data 1 address + 4). When the DTE bit in DMDR is set to 1, the transfer is resumed from the state when the transfer is stopped. Accordingly, operations are repeated and the transfer source data is transposed to the destination area (XY conversion). Figure 7.20 shows a flowchart of the XY conversion. Figure 7.20 XY Conversion Flowchart Using Offset Addition in Repeat Transfer Mode #### (3) Offset Subtraction When setting the negative value in DOFR, the offset value must be 2's complement. The 2's complement is obtained by the following formula. 2's complement of offset = $1 + \sim offset (\sim: bit inversion)$ Example: 2's complement of H'0001FFFF = H'FFFE0000 + H'00000001 = H'FFFE0001 The value of 2's complement can be obtained by the NEG.L instruction. #### 7.5.7 Register during DMA Transfer The DMAC registers are updated by a DMA transfer. The value to be updated differs according to the other settings and transfer state. The registers to be updated are DSAR, DDAR, DTCR, bits BKSZH and BKSZ in DBSR, and the DTE, ACT, ERRF, ESIF, and DTIF bits in DMDR. #### (1) DMA Source Address Register When the transfer source address set in DSAR is accessed, the contents of DSAR are output and then are updated to the next address. The increment or decrement can be specified by bits SAT1 and SAT0 in DACR. When SAT1 and SAT0 = B'00, the address is fixed. When SAT1 and SAT0 = B'01, the address is added with the offset. When SAT1 and SAT0 = B'10, the address is incremented. When SAT1 and SAT0 = B'11, the address is decremented. The size of increment or decrement depends on the data access size. The data access size is specified by bits DTSZ1 and DTSZ0 in DMDR. When DTSZ1 and DTSZ0 = B'00, the data access size is byte and the address is incremented or decremented by 1. When DTSZ1 and DTSZ0 = B'01, the data access size is word and the address is incremented or decremented by 2. When DTSZ1 and DTSZ0 = B'10, the data access size is longword and the address is incremented or decremented by 4. Even if the access data size of the source address is word or longword, when the source address is not aligned with the word or longword boundary, the read bus cycle is divided into byte or word cycles. While data of one word or one longword is being read, the size of increment or decrement is changing according to the actual data access size, for example, +1 or +2 for byte or word data. After one word or one longword of data is read, the address when the read cycle is started is incremented or decremented by the value according to bits SAT1 and SAT0. In block or repeat transfer mode, when the block or repeat size of data transfers is completed while the block or repeat area is specified to the source address side, the source address returns to the transfer start address and is not affected by the address update. When the extended repeat area is specified to the source address side, operation follows the setting. The upper address bits are fixed and is not affected by the address update. While data is being transferred, DSAR must be accessed in longwords. If the upper word and lower word are read separately, incorrect data may be read from since the contents of DSAR during the transfer may be updated regardless of the access by the CPU. Moreover, DSAR for the channel being transferred must not be written to. ### (2) DMA Destination Address Register When the transfer destination address set in DDAR is accessed, the contents of DDAR are output and then are updated to the next address. The increment or decrement can be specified by bits DAT1 and DAT0 in DACR. When DAT1 and DAT0 = B'00, the address is fixed. When DAT1 and DAT0 = B'01, the address is added with the offset. When DAT1 and DAT0 = B'10, the address is incremented. When DAT1 and DAT0 = B'11, the address is decremented. The incrementing or decrementing size depends on the data access size. The data access size is specified by bits DTSZ1 and DTSZ0 in DMDR. When DTSZ1 and DTSZ0 = B'00, the data access size is byte and the address is incremented or decremented by 1. When DTSZ1 and DTSZ0 = B'01, the data access size is word and the address is incremented or decremented by 2. When DTSZ1 and DTSZ0 = B'10, the data access size is longword and the address is incremented or decremented by 4. Even if the access data size of the destination address is word or longword, when the destination address is not aligned with the word or longword boundary, the write bus cycle is divided into byte and word cycles. While one word or one longword of data is being written, the incrementing or decrementing size is changing according to the actual data access size, for example, +1 or +2 for byte or word data. After the one word or one longword of data is written, the address when the write cycle is started is incremented or decremented by the value according to bits SAT1 and SAT0. In block or repeat transfer mode, when the block or repeat size of data transfers is completed while the block or repeat area is specified to the destination address side, the destination address returns to the transfer start address and is not affected by the address update. When the extended repeat area is specified to the destination address side, operation follows the setting. The upper address bits are fixed and is not affected by the address update. While data is being transferred, DDAR must be accessed in longwords. If the upper word and lower word are read separately, incorrect data may be read from since the contents of DDAR during the transfer may be updated regardless of the access by the CPU. Moreover, DDAR for the channel being transferred must not be written to. ### (3) DMA Transfer Count Register (DTCR) A DMA transfer decrements the contents of DTCR by the transferred bytes. When byte data is transferred, DTCR is decremented by 1. When word data is transferred, DTCR is decremented by 2. When longword data is transferred, DTCR is decremented by 4. However, when DTCR = 0, the contents of DTCR are not changed since the number of transfers is not counted. While data is being transferred, all the bits of DTCR may be changed. DTCR must be accessed in longwords. If the upper word and lower word are read separately, incorrect data may be read from since the contents of DTCR during the transfer may be updated regardless of the access by the CPU. Moreover, DTCR for the channel being transferred must not be written to. When a conflict occurs between the address update by DMA transfer and write access by the CPU, the CPU has priority. When a conflict occurs between change from 1, 2, or 4 to 0 in DTCR and write access by the CPU (other than 0), the CPU has priority in writing to DTCR. However, the transfer is stopped. # (4) DMA Block Size Register (DBSR) DBSR is enabled in block or repeat transfer mode. Bits 31 to 16 in DBSR function as BKSZH and bits 15 to 0 in DBSR function as BKSZ. The BKSZH bits (16 bits) store the block size and repeat size and its value is not changed. The BKSZ bits (16 bits) function as a counter for the block size and repeat size and its value is decremented every transfer by 1. When the BKSZ value is to change from 1 to 0 by a DMA transfer, 0 is not stored but the BKSZH value is loaded into the BKSZ bits. Since the upper 16 bits of DBSR are not updated, DBSR can be accessed in words. DBSR for the channel being transferred must not be written to. #### (5) DTE Bit in DMDR Although the DTE bit in DMDR enables or disables data transfer by the CPU write access, it is automatically cleared to 0 according to the DMA transfer state by the DMAC. The conditions for clearing the DTE bit by the DMAC are as follows: - When the total size of transfers is completed - When a transfer is completed by a transfer size error interrupt - When a transfer is completed by a repeat size end interrupt - When a transfer is completed by an extended repeat area overflow interrupt - When a transfer is stopped by an NMI interrupt - When a transfer is stopped by and address error - Reset state - Hardware standby mode - When a transfer is stopped by writing 0 to the DTE bit Writing to the registers for the channels when the corresponding DTE bit is set to 1 is prohibited (except for the DTE bit). When changing the register settings after writing 0 to the DTE bit, confirm that the DTE bit has been cleared to 0. Figure 7.21 show the procedure for changing the register settings for the channel being transferred. Figure 7.21 Procedure for Changing Register Setting For Channel being Transferred ### (6) ACT Bit in DMDR The ACT bit in DMDR indicates whether the DMAC is in the idle or active state. When DTE = 0 or DTE = 1 and the DMAC is waiting for a transfer request, the ACT bit is 0. Otherwise (the DMAC is in the active state), the ACT bit is 1. When individual transfers are stopped by writing 0 and the transfer is not completed, the ACT bit retains 1. In block transfer mode, even if individual transfers are stopped by writing 0 to the DTE bit, the 1-block size of transfers is not stopped. The ACT bit retains 1 from writing 0 to the DTE bit to completion of a 1-block size transfer. In burst mode, up to three times of DMA transfer are performed from the cycle in which the DTE bit is written to 0. The ACT bit retains 1 from writing 0 to the DTE bit to completion of DMA transfer. ### (7) ERRF Bit in DMDR When an address error or an NMI interrupt occur, the DMAC clears the DTE bits for all the channels to stop a transfer. In addition, it sets the ERRF bit in DMDR\_0 to 1 to indicate that an address error or an NMI interrupt has occurred regardless of whether or not the DMAC is in operation. ## (8) ESIF Bit in DMDR When an interrupt by an transfer size error, a repeat size end, or an extended repeat area overflow is requested, the ESIF bit in DMDR is set to 1. When both the ESIF and ESIE bits are set to 1, a transfer escape interrupt is requested to the CPU or DTC. The ESIF bit is set to 1 when the ACT bit in DMDR is cleared to 0 to stop a transfer after the bus cycle of the interrupt source is completed. The ESIF bit is automatically cleared to 0 and a transfer request is cleared if the transfer is resumed by setting the DTE bit to 1 during interrupt handling. For details on interrupts, see section 7.8, Interrupt Sources. #### (9) DTIF Bit in DMDR The DTIF bit in DMDR is set to 1 after the total transfer size of transfers is completed. When both the DTIF and DTIE bits in DMDR are set to 1, a transfer end interrupt by the transfer counter is requested to the CPU or DTC. The DTIF bit is set to 1 when the ACT bit in DMDR is cleared to 0 to stop a transfer after the bus cycle is completed. The DTIF bit is automatically cleared to 0 and a transfer request is cleared if the transfer is resumed by setting the DTE bit to 1 during interrupt handling. For details on interrupts, see section 7.8, Interrupt Sources. ### 7.5.8 Priority of Channels The channels of the DMAC are given following priority levels: channel 0 > channel 1 > channel 2 > channel 3. Table 7.6 shows the priority levels among the DMAC channels. **Table 7.6** Priority among DMAC Channels | Channel | Priority | |-----------|----------| | Channel 0 | High | | Channel 1 | <u> </u> | | Channel 2 | | | Channel 3 | Low | The channel having highest priority other than the channel being transferred is selected when a transfer is requested from other channels. The selected channel starts the transfer after the channel being transferred releases the bus. At this time, when a bus master other than the DMAC requests the bus, the cycle for the bus master is inserted. In a burst transfer or a block transfer, channels are not switched. Figure 7.22 shows a transfer example when multiple transfer requests from channels 0 to 2. Figure 7.22 Example of Timing for Channel Priority ### 7.5.9 DMA Basic Bus Cycle Figure 7.23 shows an examples of signal timing of a basic bus cycle. In figure 7.23, data is transferred in words from the 16-bit 2-state access space to the 8-bit 3-state access space. When the bus mastership is passed from the DMAC to the CPU, data is read from the source address and it is written to the destination address. The bus is not released between the read and write cycles by other bus requests. DMAC bus cycles follows the bus controller settings. Figure 7.23 Example of Bus Timing of DMA Transfer ## 7.5.10 Bus Cycles in Dual Address Mode ### (1) Normal Transfer Mode (Cycle Stealing Mode) In cycle stealing mode, the bus is released every time one transfer size of data (one byte, one word, or one longword) is completed. One bus cycle or more by the CPU or DTC are executed in the bus released cycles. In figure 7.24, the TEND signal output is enabled and data is transferred in words from the external 16-bit 2-state access space to the external 16-bit 2-state access space in normal transfer mode by cycle stealing. Figure 7.24 Example of Transfer in Normal Transfer Mode by Cycle Stealing In figures 7.25 and 7.26, the TEND signal output is enabled and data is transferred in longwords from the external 16-bit 2-state access space to the 16-bit 2-state access space in normal transfer mode by cycle stealing. In figure 7.25, the transfer source (DSAR) is not aligned with a longword boundary and the transfer destination (DDAR) is aligned with a longword boundary. In figure 7.26, the transfer source (DSAR) is aligned with a longword boundary and the transfer destination (DDAR) is not aligned with a longword boundary. Figure 7.25 Example of Transfer in Normal Transfer Mode by Cycle Stealing (Transfer Source DSAR = Odd Address and Source Address Increment) Figure 7.26 Example of Transfer in Normal Transfer Mode by Cycle Stealing (Transfer Destination DDAR = Odd Address and Destination Address Decrement) #### (2) Normal Transfer Mode (Burst Mode) In burst mode, one byte, one word, or one longword of data continues to be transferred until the transfer end condition is satisfied. When a burst transfer starts, a transfer request from a channel having priority is suspended until the burst transfer is completed. In figure 7.27, the TEND signal output is enabled and data is transferred in words from the external 16-bit 2-state access space to the external 16-bit 2-state access space in normal transfer mode by burst access. Figure 7.27 Example of Transfer in Normal Transfer Mode by Burst Access #### (3) Block Transfer Mode In block transfer mode, the bus is released every time a 1-block size of transfers at a single transfer request is completed. In figure 7.28, the $\overline{\text{TEND}}$ signal output is enabled and data is transferred in words from the external 16-bit 2-state access space to the external 16-bit 2-state access space in block transfer mode. Figure 7.28 Example of Transfer in Block Transfer Mode # (4) Activation Timing by DREQ Falling Edge Figure 7.29 shows an example of normal transfer mode activated by the DREQ signal falling edge. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared and starts detecting a high level of the $\overline{DREQ}$ signal for falling edge detection. If a high level of the $\overline{DREQ}$ signal has been detected until completion of the DMA write cycle, receiving the next transfer request resumes and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.29 Example of Transfer in Normal Transfer Mode Activated by DREQ Falling Edge Figure 7.30 shows an example of block transfer mode activated by the DREQ signal falling edge. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared and starts detecting a high level of the $\overline{DREQ}$ signal for falling edge detection. If a high level of the $\overline{DREQ}$ signal has been detected until completion of the DMA write cycle, receiving the next transfer request resumes and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.30 Example of Transfer in Block Transfer Mode Activated by DREQ Falling Edge # (5) Activation Timing by DREQ Low Level Figure 7.31 shows an example of normal transfer mode activated by the DREQ signal low level. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared. Receiving the next transfer request resumes after completion of the write cycle and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.31 Example of Transfer in Normal Transfer Mode Activated by DREQ Low Level Figure 7.32 shows an example of block transfer mode activated by the DREQ signal low level. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the DREQ signal is detected while a transfer request by the DREQ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared. Receiving the next transfer request resumes after completion of the write cycle and then a low level of the DREQ signal is detected. This operation is repeated until the transfer is completed. Figure 7.32 Example of Transfer in Block Transfer Mode Activated by DREO Low Level # (6) Activation Timing by $\overline{DREQ}$ Low Level with NRD = 1 When the NRD bit in DMDR is set to 1, the timing of receiving the next transfer request is delayed for one cycle. Figure 7.33 shows an example of normal transfer mode activated by the $\overline{DREQ}$ signal low level with NRD = 1. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the DREQ signal is detected while a transfer request by the DREQ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared. Receiving the next transfer request resumes after completion of the write cycle and then a low level of the $\overline{\text{DREQ}}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.33 Example of Transfer in Normal Transfer Mode Activated by $\overline{\text{DREQ}}$ Low Level with NRD = 1 ### 7.5.11 Bus Cycles in Single Address Mode ### (1) Single Address Mode (Read and Cycle Stealing) In single address mode, one byte, one word, or one longword of data is transferred at a single transfer request and after the transfer the bus is released temporarily. One bus cycle or more by the CPU or DTC are executed in the bus released cycles. In figure 7.34, the TEND signal output is enabled and data is transferred in bytes from the external 8-bit 2-state access space to the external device in single address mode (read). Figure 7.34 Example of Transfer in Single Address Mode (Byte Read) ### (2) Single Address Mode (Write and Cycle Stealing) In single address mode, data of one byte, one word, or one longword is transferred at a single transfer request and after the transfer the bus is released temporarily. One bus cycle or more by the CPU or DTC are executed in the bus released cycles. In figure 7.35, the $\overline{\text{TEND}}$ signal output is enabled and data is transferred in bytes from the external 8-bit 2-state access space to the external device in single address mode (write). Figure 7.35 Example of Transfer in Single Address Mode (Byte Write) # (3) Activation Timing by DREQ Falling Edge Figure 7.36 shows an example of single address mode activated by the DREQ signal falling edge. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared and starts detecting a high level of the $\overline{DREQ}$ signal for falling edge detection. If a high level of the $\overline{DREQ}$ signal has been detected until completion of the single cycle, receiving the next transfer request resumes and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.36 Example of Transfer in Single Address Mode Activated by DREQ Falling Edge # (4) Activation Timing by DREQ Low Level Figure 7.37 shows an example of normal transfer mode activated by the DREQ signal low level. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared. Receiving the next transfer request resumes after completion of the single cycle and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.37 Example of Transfer in Single Address Mode Activated by DREQ Low Level # (5) Activation Timing by $\overline{DREQ}$ Low Level with NRD = 1 When the NRD bit in DMDR is set to 1, the timing of receiving the next transfer request is delayed for one cycle. Figure 7.38 shows an example of single address mode activated by the $\overline{DREQ}$ signal low level with NRD = 1. The $\overline{DREQ}$ signal is sampled every cycle from the next rising edge of the B $\phi$ signal immediately after the DTE bit write cycle. When a low level of the $\overline{DREQ}$ signal is detected while a transfer request by the $\overline{DREQ}$ signal is enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer request is cleared. Receiving the next transfer request resumes after one cycle of the transfer request duration inserted by NRD = 1 on completion of the single cycle and then a low level of the $\overline{DREQ}$ signal is detected. This operation is repeated until the transfer is completed. Figure 7.38 Example of Transfer in Single Address Mode Activated by $\overline{DREQ}$ Low Level with NRD = 1 ### 7.6 DMA Transfer End Operations on completion of a transfer differ according to the transfer end condition. DMA transfer completion is indicated that the DTE and ACT bits in DMDR are changed from 1 to 0. # (1) Transfer End by DTCR Change from 1, 2, or 4, to 0 When DTCR is changed from 1, 2, or 4 to 0, a DMA transfer for the channel is completed. The DTE bit in DMDR is cleared to 0 and the DTIF bit in DMDR is set to 1. At this time, when the DTIE bit in DMDR is set to 1, a transfer end interrupt by the transfer counter is requested. When the DTCR value is 0 before the transfer, the transfer is not stopped. ### (2) Transfer End by Transfer Size Error Interrupt When the following conditions are satisfied while the TSEIE bit in DMDR is set to 1, a transfer size error occurs and a DMA transfer is terminated. At this time, the DTE bit in DMR is cleared to 0 and the ESIF bit in DMDR is set to 1. - In normal transfer mode and repeat transfer mode, when the next transfer is requested while a transfer is disabled due to the DTCR value less than the data access size - In block transfer mode, when the next transfer is requested while a transfer is disabled due to the DTCR value less than the block size When the TSEIE bit in DMDR is cleared to 0, data is transferred until the DTCR value reaches 0. A transfer size error is not generated. Operation in each transfer mode is shown below. - In normal transfer mode and repeat transfer mode, when the DTCR value is less than the data access size, data is transferred in bytes - In block transfer mode, when the DTCR value is less than the block size, the specified size of data in DTCR is transferred instead of transferring the block size of data. The transfer is performed in bytes. ### (3) Transfer End by Repeat Size End Interrupt In repeat transfer mode, when the next transfer is requested after completion of a 1-repeat size data transfer while the RPTIE bit in DACR is set to 1, a repeat size end interrupt is requested. When the interrupt is requested to complete DMA transfer, the DTE bit in DMDR is cleared to 0 and the ESIF bit in DMDR is set to 1. Under this condition, setting the DTE bit to 1 resumes the transfer. In block transfer mode, when the next transfer is requested after completion of a 1-block size data transfer, a repeat size end interrupt can be requested. ## (4) Transfer End by Interrupt on Extended Repeat Area Overflow When an overflow on the extended repeat area occurs while the extended repeat area is specified and the SARIE or DARIE bit in DACR is set to 1, an interrupt by an extended repeat area overflow is requested. When the interrupt is requested, the DMA transfer is terminated, the DTE bit in DMDR is cleared to 0, and the ESIF bit in DMDR is set to 1. In dual address mode, even if an interrupt by an extended repeat area overflow occurs during a read cycle, the following write cycle is performed. In block transfer mode, even if an interrupt by an extended repeat area overflow occurs during a 1-block transfer, the remaining data is transferred. The transfer is not terminated by an extended repeat area overflow interrupt unless the current transfer is complete. # (5) Transfer End by Clearing DTE Bit in DMDR When the DTE bit in DMDR is cleared to 0 by the CPU, a transfer is completed after the current DMA cycle and a DMA cycle in which the transfer request is accepted are completed. In block transfer mode, a DMA transfer is completed after 1-block data is transferred. ### (6) Transfer End by NMI Interrupt When an NMI interrupt is requested, the DTE bits for all the channels are cleared to 0 and the ERRF bit in DMDR\_0 is set to 1. When an NMI interrupt is requested during a DMA transfer, the transfer is forced to stop. To perform DMA transfer after an NMI interrupt is requested, clear the ERRF bit to 0 and then set the DTE bits for the channels to 1. The transfer end timings after an NMI interrupt is requested are shown below. ### (a) Normal Transfer Mode and Repeat Transfer Mode In dual address mode, a DMA transfer is completed after completion of the write cycle for one transfer unit. In single address mode, a DMA transfer is completed after completion of the bus cycle for one transfer unit. ### (b) Block Transfer Mode A DMA transfer is forced to stop. Since a 1-block size of transfers is not completed, operation is not guaranteed. In dual address mode, the write cycle corresponding to the read cycle is performed. This is similar to (a) in normal transfer mode. # (7) Transfer End by Address Error When an address error occurs, the DTE bits for all the channels are cleared to 0 and the ERRF bit in DMDR\_0 is set to 1. When an address error occurs during a DMA transfer, the transfer is forced to stop. To perform a DMA transfer after an address error occurs, clear the ERRF bit to 0 and then set the DTE bits for the channels. The transfer end timing after an address error is the same as that after an NMI interrupt. # (8) Transfer End by Hardware Standby Mode or Reset The DMAC is initialized by a reset and a transition to the hardware standby mode. A DMA transfer is not guaranteed. # 7.7 Relationship among DMAC and Other Bus Masters ### 7.7.1 CPU Priority Control Function Over DMAC The CPU priority control function over DMAC can be used according to the CPU priority control register (CPUPCR) setting. For details, see section 5.7, CPU Priority Control Function Over DTC and DMAC. The priority level of the DMAC is specified by bits DMAP2 to DMAP0 and can be specified for each channel. The priority level of the CPU is specified by bits CPUP2 to CPUP0. The value of bits CPUP2 to CPUP0 is updated according to the exception handling priority. If the CPU priority control is enabled by the CPUPCE bit in CPUPCR, when the CPU has priority over the DMAC, a transfer request for the corresponding channel is masked and the transfer is not activated. When another channel has priority over or the same as the CPU, a transfer request is received regardless of the priority between channels and the transfer is activated. The transfer request masked by the CPU priority control function is suspended. When the transfer channel is given priority over the CPU by changing priority levels of the CPU or channel, the transfer request is received and the transfer is resumed. Writing 0 to the DTE bit clears the suspended transfer request. When the CPUPCE bit is cleared to 0, it is regarded as the lowest priority. ### 7.7.2 Bus Arbitration among DMAC and Other Bus Masters When DMA transfer cycles are consecutively performed, bus cycles of other bus masters may be inserted between the transfer cycles. The DMAC can release the bus temporarily to pass the bus to other bus masters. The consecutive DMA transfer cycles may not be divided according to the transfer mode settings to achieve high-speed access. The read and write cycles of a DMA transfer are not separated. Refreshing, external bus release, and on-chip bus master (CPU or DTC) cycles are not inserted between the read and write cycles of a DMA transfer. In block transfer mode and an auto request transfer by burst access, bus cycles of the DMA transfer are consecutively performed. For this duration, since the DMAC has priority over the CPU and DTC, accesses to the external space is suspended (the IBCCS bit in the bus control register 2 (BCR2) is cleared to 0). When the bus is passed to another channel or an auto request transfer by cycle stealing, bus cycles of the DMAC and on-chip bus master are performed alternatively. When the arbitration function among the DMAC and on-chip bus masters is enabled by setting the IBCCS bit in BCR2, the bus is used alternatively except the bus cycles which are not separated. For details, see section 6, Bus Controller (BSC). A conflict may occur between external space access of the DMAC and an external bus release cycle. Even if a burst or block transfer is performed by the DMAC, the transfer is stopped temporarily and a cycle of external bus release is inserted by the BSC according to the external bus priority (when the CPU external access and the DTC external access do not have priority over a DMAC transfer, the transfers are not operated until the DMAC releases the bus). In dual address mode, the DMAC releases the external bus after the external space write cycle. Since the read and write cycles are not separated, the bus is not released. An internal space (on-chip memory and internal I/O registers) access of the DMAC and an external bus release cycle may be performed at the same time. ## 7.8 Interrupt Sources The DMAC interrupt sources are a transfer end interrupt by the transfer counter and a transfer escape end interrupt which is generated when a transfer is terminated before the transfer counter reaches 0. Table 7.7 shows interrupt sources and priority. **Table 7.7** Interrupt Sources and Priority | Abbr. | Interrupt Sources | Priority | |---------|-----------------------------------------------------------------------------|----------| | DMTEND0 | Transfer end interrupt by channel 0 transfer counter | High | | DMTEND1 | Transfer end interrupt by channel 1 transfer counter | _ 🔺 | | DMTEND2 | Transfer end interrupt by channel 2 transfer counter | _ | | DMTEND3 | Transfer end interrupt by channel 3 transfer counter | _ | | DMEEND0 | Interrupt by channel 0 transfer size error | _ | | | Interrupt by channel 0 repeat size end | | | | Interrupt by channel 0 extended repeat area overflow on source address | | | | Interrupt by channel 0 extended repeat area overflow on destination address | | | DMEEND1 | Interrupt by channel 1 transfer size error | _ | | | Interrupt by channel 1 repeat size end | | | | Interrupt by channel 1 extended repeat area overflow on source address | | | | Interrupt by channel 1 extended repeat area overflow on destination address | | | DMEEND2 | Interrupt by channel 2 transfer size error | _ | | | Interrupt by channel 2 repeat size end | | | | Interrupt by channel 2 extended repeat area overflow on source address | | | | Interrupt by channel 2 extended repeat area overflow on destination address | | | DMEEND3 | Interrupt by channel 3 transfer size error | _ | | | Interrupt by channel 3 repeat size end | | | | Interrupt by channel 3 extended repeat area overflow on source address | | | | Interrupt by channel 3 extended repeat area overflow on destination address | Low | Each interrupt is enabled or disabled by the DTIE and ESIE bits in DMDR for the corresponding channel. A DMTEND interrupt is generated by the combination of the DTIF and DTIE bits in DMDR. A DMEEND interrupt is generated by the combination of the ESIF and ESIE bits in DMDR. The DMEEND interrupt sources are not distinguished. The priority among channels are decided by the interrupt controller and it is shown in table 7.7. For details, see section 5, Interrupt Controller. Each interrupt source is specified by the interrupt enable bit in the register for the corresponding channel. A transfer end interrupt by the transfer counter, a transfer size error interrupt, a repeat size end interrupt, an interrupt by an extended repeat area overflow on the source address, and an interrupt by an extended repeat area overflow on the destination address are enabled or disabled by the DTIE bit in DMDR, the TSEIE bit in DMDR, the RPTIE bit in DACR, SARIE bit in DACR, and the DARIE bit in DACR, respectively. A transfer end interrupt by the transfer counter is generated when the DTIF bit in DMDR is set to 1. The DTIF bit is set to 1 when DTCR becomes 0 by a transfer while the DTIE bit in DMDR is set to 1. An interrupt other than the transfer end interrupt by the transfer counter is generated when the ESIF bit in DMDR is set to 1. The ESIF bit is set to 1 when the conditions are satisfied by a transfer while the enable bit is set to 1. A transfer size error interrupt is generated when the next transfer cannot be performed because the DTCR value is less than the data access size, meaning that the data access size of transfers cannot be performed. In block transfer mode, the block size is compared with the DTCR value for transfer error decision. A repeat size end interrupt is generated when the next transfer is requested after completion of the repeat size of transfers in repeat transfer mode. Even when the repeat area is not specified in the address register, the transfer can be stopped periodically according to the repeat size. At this time, when a transfer end interrupt by the transfer counter is generated, the ESIF bit is set to 1. An interrupt by an extended repeat area overflow on the source and destination addresses is generated when the address exceeds the extended repeat area (overflow). At this time, when a transfer end interrupt by the transfer counter, the ESIF bit is set to 1. Figure 7.39 is a block diagram of interrupts and interrupt flags. To clear an interrupt, clear the DTIF or ESIF bit in DMDR to 0 in the interrupt handling routine or continue the transfer by setting the DTE bit in DMDR after setting the register. Figure 7.40 shows procedure to resume the transfer by clearing a interrupt. Figure 7.39 Interrupt and Interrupt Sources Figure 7.40 Procedure Example of Resuming Transfer by Clearing Interrupt Source # 7.9 Notes on Usage 1. DMAC Register Access During Operation Except for clearing the DTE bit in DMDR, the settings for channels being transferred (including waiting state) must not be changed. The register settings must be changed during the transfer prohibited state. 2. Settings of Module Stop Function The DMAC operation can be enabled or disabled by the module stop control register. The DMAC is enabled by the initial value. Setting bit MSTPA13 in MSTPCRA stops the clock supplied to the DMAC and the DMAC enters the module stop state. However, when a transfer for a channel is enabled or when an interrupt is being requested, bit MSTPA13 cannot be set to 1. Clear the DTE bit to 0, clear the DTIF or DTIE bit in DMDR to 0, and then set bit MSTPA13. When the clock is stopped, the DMAC registers cannot be accessed. However, the following register settings are valid in the module stop state. Disable them before entering the module stop state, if necessary. - TENDE bit in DMDR is 1 (the TEND signal output enabled) - DACKE bit in DMDR is 1 (the DACK signal output enabled) - 3. Activation by DREQ Falling Edge The DREQ falling edge detection is synchronized with the DMAC internal operation. - A. Activation request waiting state: Waiting for detecting the $\overline{\text{DREQ}}$ low level. A transition to 2. is made. - B. Transfer waiting state: Waiting for a DMAC transfer. A transition to 3. is made. - C. Transfer prohibited state: Waiting for detecting the DREQ high level. A transition to 1. is made. After a DMAC transfer enabled, a transition to 1. is made. Therefore, the DREQ signal is sampled by low level detection at the first activation after a DMAC transfer enabled. 4. Acceptation of Activation Source At the beginning of an activation source reception, a low level is detected regardless of the setting of $\overline{DREQ}$ falling edge or low level detection. Therefore, if the $\overline{DREQ}$ signal is driven low before setting DMDR, the low level is received as a transfer request. When the DMAC is activated, clear the $\overline{DREQ}$ signal of the previous transfer. # Section 8 Data Transfer Controller (DTC) This LSI includes a data transfer controller (DTC). The DTC can be activated to transfer data by an interrupt request. ### 8.1 Features • Transfer possible over any number of channels: Multiple data transfer enabled for one activation source (chain transfer) Chain transfer specifiable after data transfer (when the counter is 0) Three transfer modes Normal/repeat/block transfer modes selectable Transfer source and destination addresses can be selected from increment/decrement/fixed - Short address mode or full address mode selectable - Short address mode Transfer information is located on a 3-longword boundary The transfer source and destination addresses can be specified by 24 bits to select a 16-Mbyte address space directly - Full address mode Transfer information is located on a 4-longword boundary The transfer source and destination addresses can be specified by 32 bits to select a 4-Gbyte address space directly • Size of data for data transfer can be specified as byte, word, or longword The bus cycle is divided if an odd address is specified for a word or longword transfer. The bus cycle is divided if address 4n + 2 is specified for a longword transfer. A CPU interrupt can be requested for the interrupt that activated the DTC A CPU interrupt can be requested after one data transfer completion A CPU interrupt can be requested after the specified data transfer completion - Read skip of the transfer information specifiable - Writeback skip executed for the fixed transfer source and destination addresses - Module stop state specifiable Figure 8.1 shows a block diagram of the DTC. The DTC transfer information can be allocated to the data area\*. When the transfer information is allocated to the on-chip RAM, a 32-bit bus connects the DTC to the on-chip RAM, enabling 32-bit/1-state reading and writing of the DTC transfer information. Note: \* When the transfer information is stored in the on-chip RAM, the RAME bit in SYSCR must be set to 1. Figure 8.1 Block Diagram of DTC # **8.2** Register Descriptions DTC has the following registers. - DTC mode register A (MRA) - DTC mode register B (MRB) - DTC source address register (SAR) - DTC destination address register (DAR) - DTC transfer count register A (CRA) - DTC transfer count register B (CRB) These six registers MRA, MRB, SAR, DAR, CRA, and CRB cannot be directly accessed by the CPU. The contents of these registers are stored in the data area as transfer information. When a DTC activation request occurs, the DTC reads a start address of transfer information that is stored in the data area according to the vector address, reads the transfer information, and transfers data. After the data transfer, it writes a set of updated transfer information back to the data area. - DTC enable registers A to E, G, and H (DTCERA to DTCERE, DTCERG, and DTCERH) - DTC control register (DTCCR) - DTC vector base register (DTCVBR) # 8.2.1 DTC Mode Register A (MRA) MRA selects DTC operating mode. MRA cannot be accessed directly by the CPU. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | MD1 | MD0 | Sz1 | Sz0 | SM1 | SM0 | _ | _ | | Initial Value | Undefined | R/W | _ | _ | _ | _ | _ | _ | _ | _ | | | | Initial | | | |------|----------|-----------|-----|--------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | MD1 | Undefined | _ | DTC Mode 1 and 0 | | 6 | MD0 | Undefined | | Specify DTC transfer mode. | | | | | | 00: Normal mode | | | | | | 01: Repeat mode | | | | | | 10: Block transfer mode | | | | | | 11: Setting prohibited | | 5 | Sz1 | Undefined | _ | DTC Data Transfer Size 1 and 0 | | 4 | Sz0 | Undefined | _ | Specify the size of data to be transferred. | | | | | | 00: Byte-size transfer | | | | | | 01: Word-size transfer | | | | | | 10: Longword-size transfer | | | | | | 11: Setting prohibited | | 3 | SM1 | Undefined | _ | Source Address Mode 1 and 0 | | 2 | SM0 | Undefined | | Specify an SAR operation after a data transfer. | | | | | | 0x: SAR is fixed | | | | | | (SAR writeback is skipped) | | | | | | 10: SAR is incremented after a transfer | | | | | | (by 1 when Sz1 and Sz0 = B'00; by 2 when Sz1 and Sz0 = B'01; by 4 when Sz1 and Sz0 = B'10) | | | | | | 11: SAR is decremented after a transfer | | | | | | (by 1 when Sz1 and Sz0 = B'00; by 2 when Sz1 and Sz0 = B'01; by 4 when Sz1 and Sz0 = B'10) | | 1, 0 | _ | Undefined | _ | Reserved | | | | | | The write value should always be 0. | [Legend] X: Don't care # 8.2.2 DTC Mode Register B (MRB) MRB selects DTC operating mode. MRB cannot be accessed directly by the CPU. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--|--| | Bit Name | CHNE | CHNS | DISEL | DTS | DM1 | DM0 | _ | _ | | | | Initial Value | Undefined | | | R/W | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | Initial | | | |-----|----------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CHNE | Undefined | _ | DTC Chain Transfer Enable | | | | | | Specifies the chain transfer. For details, see section 8.5.7, Chain Transfer. The chain transfer condition is selected by the CHNS bit. | | | | | | 0: Disables the chain transfer | | | | | | 1: Enables the chain transfer | | 6 | CHNS | Undefined | _ | DTC Chain Transfer Select | | | | | | Specifies the chain transfer condition. If the following transfer is a chain transfer, the completion check of the specified transfer count is not performed and activation source flag or DTCER is not cleared. | | | | | | 0: Chain transfer every time | | | | | | 1: Chain transfer only when transfer counter = 0 | | 5 | DISEL | Undefined | _ | DTC Interrupt Select | | | | | | When this bit is set to 1, a CPU interrupt request is generated every time after a data transfer ends. When this bit is set to 0, a CPU interrupt request is only generated when the specified number of data transfer ends. | | 4 | DTS | Undefined | _ | DTC Transfer Mode Select | | | | | | Specifies either the source or destination as repeat or block area during repeat or block transfer mode. | | | | | | 0: Specifies the destination as repeat or block area | | | | | | 1: Specifies the source as repeat or block area | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------------------------------------------------| | 3 | DM1 | Undefined | _ | Destination Address Mode 1 and 0 | | 2 | DM0 | Undefined | _ | Specify a DAR operation after a data transfer. | | | | | | 0X: DAR is fixed | | | | | | (DAR writeback is skipped) | | | | | | 10: DAR is incremented after a transfer | | | | | | (by 1 when Sz1 and Sz0 = B'00; by 2 when Sz1 and Sz0 = B'01; by 4 when Sz1 and Sz0 = B'10) | | | | | | 11: SAR is decremented after a transfer | | | | | | (by 1 when Sz1 and Sz0 = B'00; by 2 when Sz1 and Sz0 = B'01; by 4 when Sz1 and Sz0 = B'10) | | 1, 0 | _ | Undefined | _ | Reserved | | | | | | The write value should always be 0. | [Legend] X: Don't care ### 8.2.3 DTC Source Address Register (SAR) SAR is a 32-bit register that designates the source address of data to be transferred by the DTC. In full address mode, 32 bits of SAR are valid. In short address mode, the lower 24 bits of SAR is valid and bits 31 to 24 are ignored. At this time, the upper eight bits are filled with the value of bit 23. If a word or longword access is performed while an odd address is specified in SAR or if a longword access is performed while address 4n + 2 is specified in SAR, the bus cycle is divided into multiple cycles to transfer data. For details, see section 8.5.1, Bus Cycle Division. SAR cannot be accessed directly from the CPU. ### 8.2.4 DTC Destination Address Register (DAR) DAR is a 32-bit register that designates the destination address of data to be transferred by the DTC. In full address mode, 32 bits of DAR are valid. In short address mode, the lower 24 bits of DAR is valid and bits 31 to 24 are ignored. At this time, the upper eight bits are filled with the value of bit 23. If a word or longword access is performed while an odd address is specified in DAR or if a longword access is performed while address 4n + 2 is specified in DAR, the bus cycle is divided into multiple cycles to transfer data. For details, see section 8.5.1, Bus Cycle Division. DAR cannot be accessed directly from the CPU. ### 8.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal transfer mode, CRA functions as a 16-bit transfer counter (1 to 65,536). It is decremented by 1 every time data is transferred, and bit DTCEn (n = 15 to 0) corresponding to the activation source is cleared and then an interrupt is requested to the CPU when the count reaches H'0000. The transfer count is 1 when CRA = H'0001, 65,535 when CRA = H'FFFF, and 65,536 when CRA = H'0000. In repeat transfer mode, CRA is divided into two parts: the upper eight bits (CRAH) and the lower eight bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent to CRAL when the count reaches H'00. The transfer count is 1 when CRAH = CRAL = H'01, 255 when CRAH = CRAL = H'FF, and 256 when CRAH = CRAL = H'00. In block transfer mode, CRA is divided into two parts: the upper eight bits (CRAH) and the lower eight bits (CRAL). CRAH holds the block size while CRAL functions as an 8-bit block-size counter (1 to 256 for byte, word, or longword). CRAL is decremented by 1 every time a byte (word or longword) data is transferred, and the contents of CRAH are sent to CRAL when the count reaches H'00. The block size is 1 byte (word or longword) when CRAH = CRAL = H'01, 255 bytes (words or longwords) when CRAH = CRAL = H'00. CRA cannot be accessed directly from the CPU. ### 8.2.6 DTC Transfer Count Register B (CRB) CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65,536) that is decremented by 1 every time data is transferred, and bit DTCEn (n = 15 to 0) corresponding to the activation source is cleared and then an interrupt is requested to the CPU when the count reaches H'0000. The transfer count is 1 when CRB = H'0001, 65,535 when CRB = H'FFFF, and 65,536 when CRB = H'0000. CRB is not available in normal and repeat modes and cannot be accessed directly by the CPU. # 8.2.7 DTC enable registers A to E, G, and H (DTCERA to DTCERE, DTCERG, and DTCERH) DTCER which is comprised of eight registers, DTCERA to DTCERE, DTCERG, and DTCERH, is a register that specifies DTC activation interrupt sources. The correspondence between interrupt sources and DTCE bits is shown in table 8.1. Use bit manipulation instructions such as BSET and BCLR to read or write a DTCE bit. If all interrupts are masked, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|--------|--------|--------|---------|---------|--------|-------|-------|--| | Bit Name | DTCE15 | DTCE14 | DTCE13 | DTCE12 | DTCE11 | DTCE10 | DTCE9 | DTCE8 | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R/W | R/W R/W | | R/W | R/W | R/W | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit Name | DTCE7 | DTCE6 | DTCE5 | DTCE4 | DTCE3 | DTCE2 | DTCE1 | DTCE0 | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R/W | R/W | R/W R/W | | R/W | R/W | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DTCE15 | 0 | R/W | DTC Activation Enable 15 to 0 | | 14 | DTCE14 | 0 | R/W | Setting this bit to 1 specifies a relevant interrupt source to | | 13 | DTCE13 | 0 | R/W | a DTC activation source. | | 12 | DTCE12 | 0 | R/W | [Clearing conditions] | | 11 | DTCE11 | 0 | R/W | <ul> <li>When writing 0 to the bit to be cleared after reading 1</li> </ul> | | 10 | DTCE10 | 0 | R/W | When the DISEL bit is 1 and the data transfer has<br>ended | | 9 | DTCE9 | 0 | R/W | | | 8 | DTCE8 | 0 | R/W | When the specified number of transfers have ended These bits are set along adults at the DIOSI bit is 0 and 1. The set bits are set along and the property of prope | | 7 | DTCE7 | 0 | R/W | These bits are not cleared when the DISEL bit is 0 and the specified number of transfers have not ended | | 6 | DTCE6 | 0 | R/W | the opening hamber of transfers have not shade | | 5 | DTCE5 | 0 | R/W | | | 4 | DTCE4 | 0 | R/W | | | 3 | DTCE3 | 0 | R/W | | | 2 | DTCE2 | 0 | R/W | | | 1 | DTCE1 | 0 | R/W | | | 0 | DTCE0 | 0 | R/W | | # 8.2.8 DTC Control Register (DTCCR) DTCCR specifies transfer information read skip. | Bit | 7 | 6 | 5 | 5 4 | | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-------|---|---|--------| | Bit Name | _ | _ | _ | RRS | RCHNE | _ | | ERR | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R/W | R/W | R | R | R/(W)* | Note: \* Only 0 can be written to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|----------------------------------------------------------------------| | 7 to 5 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RRS | 0 | R/W | DTC Transfer Information Read Skip Enable | | | | | | Controls the vector address read and transfer information read. A DTC vector number is always compared with the vector number for the previous activation. If the vector numbers match and this bit is set to 1, the DTC data transfer is started without reading a vector address and transfer information. If the previous DTC activation is a chain transfer, the vector address read and transfer information read are always performed. | | | | | | 0: Transfer read skip is not performed. | | | | | | 1: Transfer read skip is performed when the vector | | | | | | numbers match. | | 3 | RCHNE | 0 | R/W | Chain Transfer Enable After DTC Repeat Transfer | | | | | | Enables/disables the chain transfer while transfer counter (CRAL) is 0 in repeat transfer mode. | | | | | | In repeat transfer mode, the CRAH value is written to CRAL when CRAL is 0. Accordingly, chain transfer may not occur when CRAL is 0. If this bit is set to 1, the chain transfer is enabled when CRAH is written to CRAL. | | | | | | 0: Disables the chain transfer after repeat transfer | | | | | | 1: Enables the chain transfer after repeat transfer | | 2, 1 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 0 | ERR | 0 | R/(W)* | Transfer Stop Flag | | | | | | Indicates that an address error or an NMI interrupt occurs. If an address error or an NMI interrupt occurs, the DTC stops. | | | | | | 0: No interrupt occurs | | | | | | 1: An interrupt occurs | | | | | | [Clearing condition] | | | | | | When writing 0 after reading 1 | Note: \* Only 0 can be written to clear this flag. ### 8.2.9 DTC Vector Base Register (DTCVBR) DTCVBR is a 32-bit register that specifies the base address for vector table address calculation. Bits 31 to 28 and bits 11 to 0 are fixed 0 and cannot be written to. The initial value of DTCVBR is H'00000000. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---| | Bit Name | | | | | | | | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R | R | R | R | R/W | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | Bit Name | | | | | | | | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R/W | R/W | R/W | R | R | R | R | R | R | R | R | R | R | R | R | | ### **8.3** Activation Sources The DTC is activated by an interrupt request. The interrupt source is selected by DTCER. A DTC activation source can be selected by setting the corresponding bit in DTCER; the CPU interrupt source can be selected by clearing the corresponding bit in DTCER. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source interrupt flag or corresponding DTCER bit is cleared. ### 8.4 Location of Transfer Information and DTC Vector Table Locate the transfer information in the data area. The start address of transfer information should be located at the address that is a multiple of four (4n). Otherwise, the lower two bits are ignored during access ([1:0] = B'00.) Transfer information can be located in either short address mode (three longwords) or full address mode (four longwords). The DTCMD bit in SYSCR specifies either short address mode (DTCMD = 1) or full address mode (DTCMD = 0). For details, see section 3.2.2, System Control Register (SYSCR). Transfer information located in the data area is shown in figure 8.2 The DTC reads the start address of transfer information from the vector table according to the activation source, and then reads the transfer information from the start address. Figure 8.3 shows correspondences between the DTC vector address and transfer information. Figure 8.2 Transfer Information on Data Area Figure 8.3 Correspondence between DTC Vector Address and Transfer Information Table 8.1 shows correspondence between the DTC activation source and vector address. Table 8.1 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Origin of<br>Activation Source | Activation Source | Vector<br>Number | DTC Vector<br>Address Offset | DTCE* | Priority | |--------------------------------|-------------------|------------------|------------------------------|---------|----------| | External pin | IRQ0 | 64 | H'500 | DTCEA15 | High | | | IRQ1 | 65 | H'504 | DTCEA14 | _ ♦ | | | IRQ2 | 66 | H'508 | DTCEA13 | | | | IRQ3 | 67 | H'50C | DTCEA12 | _ | | | IRQ4 | 68 | H'510 | DTCEA11 | | | | IRQ5 | 69 | H'514 | DTCEA10 | _ | | | IRQ6 | 70 | H'518 | DTCEA9 | | | | IRQ7 | 71 | H'51C | DTCEA8 | | | | IRQ8 | 72 | H'520 | DTCEA7 | | | | IRQ9 | 73 | H'524 | DTCEA6 | | | | IRQ10 | 74 | H'528 | DTCEA5 | | | | IRQ11 | 75 | H'52C | DTCEA4 | _ | | A/D | ADI | 86 | H'558 | DTCEB15 | | | TPU_0 | TGI0A | 88 | H'560 | DTCEB13 | | | | TGI0B | 89 | H'564 | DTCEB12 | _ | | | TGI0C | 90 | H'568 | DTCEB11 | | | | TGI0D | 91 | H'56C | DTCEB10 | | | TPU_1 | TGI1A | 93 | H'574 | DTCEB9 | _ | | | TGI1B | 94 | H'578 | DTCEB8 | | | TPU_2 | TGI2A | 97 | H'584 | DTCEB7 | | | | TGI2B | 98 | H'588 | DTCEB6 | _ | | TPU_3 | TGI3A | 101 | H'594 | DTCEB5 | | | | TGI3B | 102 | H'598 | DTCEB4 | | | | TGI3C | 103 | H'59C | DTCEB3 | _ | | | TGI3D | 104 | H'5A0 | DTCEB2 | _ | | TPU_4 | TGI4A | 106 | H'5A8 | DTCEB1 | _ | | | TGI4B | 107 | H'5AC | DTCEB0 | _ | | TPU_5 | TGI5A | 110 | H'5B8 | DTCEC15 | _ | | | TGI5B | 111 | H'5BC | DTCEC14 | Low | | Origin of<br>Activation Source | Activation Source | Vector<br>Number | DTC Vector<br>Address Offset | DTCE* | Priority | |--------------------------------|-------------------|------------------|------------------------------|---------|----------| | TMR_0 | CMI0A | 116 | H'5D0 | DTCEC13 | High | | | CMI0B | 117 | H'5D4 | DTCEC12 | _ 🛊 | | TMR_1 | CMI1A | 119 | H'5DC | DTCEC11 | _ | | | CMI1B | 120 | H'5E0 | DTCEC10 | _ | | TMR_2 | CMI2A | 122 | H'5E8 | DTCEC9 | _ | | | CMI2B | 123 | H'5EC | DTCEC8 | _ | | TMR_3 | СМІЗА | 125 | H'5F4 | DTCEC7 | _ | | | CMI3B | 126 | H'5F8 | DTCEC6 | _ | | DMAC | DMTEND0 | 128 | H'600 | DTCEC5 | _ | | | DMTEND1 | 129 | H'604 | DTCEC4 | _ | | | DMTEND2 | 130 | H'608 | DTCEC3 | _ | | | DMTEND3 | 131 | H'60C | DTCEC2 | _ | | DMAC | DMEEND0 | 136 | H'620 | DTCED13 | _ | | | DMEEND1 | 137 | H'624 | DTCED12 | _ | | | DMEEND2 | 138 | H'628 | DTCED11 | _ | | | DMEEND3 | 139 | H'62C | DTCED10 | _ | | SCI_0 | RXI0 | 145 | H'644 | DTCED5 | _ | | | TXI0 | 146 | H'648 | DTCED4 | _ | | SCI_1 | RXI1 | 149 | H'654 | DTCED3 | _ | | | TXI1 | 150 | H'658 | DTCED2 | _ | | SCI_2 | RXI2 | 153 | H'664 | DTCED1 | _ | | | TXI2 | 154 | H'668 | DTCED0 | _ | | SCI_4 | RXI4 | 161 | H'684 | DTCEE13 | _ | | | TXI4 | 162 | H'688 | DTCEE12 | Low | Note: \* The DTCE bits with no corresponding interrupt are reserved, and the write value should always be 0. To leave software standby mode or all-module-clock-stop mode with an interrupt, write 0 to the corresponding DTCE bit. # 8.5 Operation The DTC stores transfer information in the data area. When activated, the DTC reads transfer information that is stored in the data area and transfers data on the basis of that transfer information. After the data transfer, it writes updated transfer information back to the data area. Since transfer information is in the data area, it is possible to transfer data over any required number of channels. There are three transfer modes: normal, repeat, and block. The DTC specifies the source address and destination address in SAR and DAR, respectively. After a transfer, SAR and DAR are incremented, decremented, or fixed independently. Table 8.2 shows the DTC transfer modes. **Table 8.2 DTC Transfer Modes** | Transfer<br>Mode | Size of Data Transferred at<br>One Transfer Request | , | ransfer<br>Count | |------------------|---------------------------------------------------------------|---------------------------------------------------|------------------| | Normal | 1 byte/word/longword | Incremented/decremented by 1, 2, or 4, 1 or fixed | to 65536 | | Repeat*1 | 1 byte/word/longword | Incremented/decremented by 1, 2, or 4, 1 or fixed | to 256*3 | | Block*2 | Block size specified by CRAH (1 to 256 bytes/words/longwords) | Incremented/decremented by 1, 2, or 4, 1 or fixed | to 65536 | Notes: 1. Either source or destination is specified to repeat area. - 2. Either source or destination is specified to block area. - 3. After transfer of the specified transfer count, initial state is recovered to continue the operation. Setting the CHNE bit in MRB to 1 makes it possible to perform a number of transfers with a single activation (chain transfer). Setting the CHNS bit in MRB to 1 can also be made to have chain transfer performed only when the transfer counter value is 0. Figure 8.4 shows a flowchart of DTC operation, and table 8.3 summarizes the chain transfer conditions (combinations for performing the second and third transfers are omitted). Figure 8.4 Flowchart of DTC Operation Table 8.3 Chain Transfer Conditions | 1st Transfer | | | 2nd Transfer | | | | | | |--------------|------|-------|--------------------|------|------|-------|-----------------------------------|--------------------------| | CHNE | CHNS | DISEL | Transfer Counter*1 | CHNE | CHNS | DISEL | Transfer<br>Counter* <sup>1</sup> | DTC Transfer | | 0 | _ | 0 | Not 0 | _ | _ | _ | _ | Ends at 1st transfer | | 0 | _ | 0 | 0*2 | | | | _ | Ends at 1st transfer | | 0 | _ | 1 | | | | _ | _ | Interrupt request to CPU | | 1 | 0 | | | 0 | | 0 | Not 0 | Ends at 2nd transfer | | | | | | 0 | _ | 0 | 0*2 | Ends at 2nd transfer | | | | | | 0 | _ | 1 | _ | Interrupt request to CPU | | 1 | 1 | 0 | Not 0 | | | | _ | Ends at 1st transfer | | 1 | 1 | | 0*2 | 0 | | 0 | Not 0 | Ends at 2nd transfer | | | | | | 0 | _ | 0 | 0*2 | Ends at 2nd transfer | | | | | | 0 | | 1 | | Interrupt request to CPU | | 1 | 1 | 1 | Not 0 | | | | _ | Ends at 1st transfer | | | | | | | | | | Interrupt request to CPU | Notes: 1. CRA in normal mode transfer, CRAL in repeat transfer mode, or CRB in block transfer mode 2. When the contents of the CRAH is written to the CRAL in repeat transfer mode ### 8.5.1 Bus Cycle Division When the transfer data size is word and the SAR and DAR values are not a multiple of 2, the bus cycle is divided and the transfer data is read from or written to in bytes. Similarly, when the transfer data size is longword and the SAR and DAR values are not a multiple of 4, the bus cycle is divided and the transfer data is read from or written to in words. Table 8.4 shows the relationship among, SAR, DAR, transfer data size, bus cycle divisions, and access data size. Figure 8.5 shows the bus cycle division example. Table 8.4 Number of Bus Cycle Divisions and Access Size | | Specified Data Size | | | |--------------------|---------------------|----------|---------------| | SAR and DAR Values | Byte (B) | Word (W) | Longword (LW) | | Address 4n | 1 (B) | 1 (W) | 1 (LW) | | Address 2n + 1 | 1 (B) | 2 (B-B) | 3 (B-W-B) | | Address 4n + 2 | 1 (B) | 1 (W) | 2 (W-W) | Figure 8.5 Bus Cycle Division Example # 8.5.2 Transfer Information Read Skip Function By setting the RRS bit of DTCCR, the vector address read and transfer information read can be skipped. The current DTC vector number is always compared with the vector number of previous activation. If the vector numbers match when RRS = 1, a DTC data transfer is performed without reading the vector address and transfer information. If the previous activation is a chain transfer, the vector address read and transfer information read are always performed. Figure 8.6 shows the transfer information read skip timing. To modify the vector table and transfer information, temporarily clear the RRS bit to 0, modify the vector table and transfer information, and then set the RRS bit to 1 again. When the RRS bit is cleared to 0, the stored vector number is deleted, and the updated vector table and transfer information are read at the next activation. Figure 8.6 Transfer Information Read Skip Timing ### 8.5.3 Transfer Information Writeback Skip Function By specifying bit SM1 in MRA and bit DM1 in MRB to the fixed address mode, a part of transfer information will not be written back. This function is performed regardless of short or full address mode. Table 8.5 shows the transfer information writeback skip condition and writeback skipped registers. Note that the CRA and CRB are always written back regardless of the short or full address mode. In addition in full address mode, the writeback of the MRA and MRB are always skipped. Table 8.5 Transfer Information Writeback Skip Condition and Writeback Skipped Registers | SM1 | DM1 | SAR | DAR | |-----|-----|--------------|--------------| | 0 | 0 | Skipped | Skipped | | 0 | 1 | Skipped | Written back | | 1 | 0 | Written back | Skipped | | 1 | 1 | Written back | Written back | #### 8.5.4 Normal Transfer Mode In normal transfer mode, one operation transfers one byte, one word, or one longword of data. From 1 to 65,536 transfers can be specified. The transfer source and destination addresses can be specified as incremented, decremented, or fixed. When the specified number of transfers ends, an interrupt can be requested to the CPU. Table 8.6 lists the register function in normal transfer mode. Figure 8.7 shows the memory map in normal transfer mode. **Table 8.6** Register Function in Normal Transfer Mode | Register | Function | Written Back Value | |----------|---------------------|--------------------------------| | SAR | Source address | Incremented/decremented/fixed* | | DAR | Destination address | Incremented/decremented/fixed* | | CRA | Transfer count A | CRA – 1 | | CRB | Transfer count B | Not updated | | | | | Note: \* Transfer information writeback is skipped. Figure 8.7 Memory Map in Normal Transfer Mode ### 8.5.5 Repeat Transfer Mode In repeat transfer mode, one operation transfers one byte, one word, or one longword of data. By the DTS bit in MRB, either the source or destination can be specified as a repeat area. From 1 to 256 transfers can be specified. When the specified number of transfers ends, the transfer counter and address register specified as the repeat area is restored to the initial state, and transfer is repeated. The other address register is then incremented, decremented, or left fixed. In repeat transfer mode, the transfer counter (CRAL) is updated to the value specified in CRAH when CRAL becomes H'00. Thus the transfer counter value does not reach H'00, and therefore a CPU interrupt cannot be requested when DISEL = 0. Table 8.7 lists the register function in repeat transfer mode. Figure 8.8 shows the memory map in repeat transfer mode. **Table 8.7** Register Function in Repeat Transfer Mode ### **Written Back Value** | Register | Function | CRAL is not 1 | CRAL is 1 | | | |----------|------------------------|---------------------------------|----------------------------------------|--|--| | SAR | Source address | Incremented/decremented/fixed * | DTS =0: Incremented/decremented/fixed* | | | | | | | DTS = 1: SAR initial value | | | | DAR | Destination address | Incremented/decremented/fixed | DTS = 0: DAR initial value | | | | | | * | DTS =1: Incremented/decremented/fixed* | | | | CRAH | Transfer count storage | CRAH | CRAH | | | | CRAL | Transfer count A | CRAL – 1 | CRAH | | | | CRB | Transfer count B | Not updated | Not updated | | | Note: \* Transfer information writeback is skipped. Figure 8.8 Memory Map in Repeat Transfer Mode (When Transfer Source is Specified as Repeat Area) #### 8.5.6 Block Transfer Mode In block transfer mode, one operation transfers one block of data. Either the transfer source or the transfer destination is designated as a block area by the DTS bit in MRB. The block size is 1 to 256 bytes (1 to 256 words, or 1 to 256 longwords). When the transfer of one block ends, the block size counter (CRAL) and address register (SAR when DTS = 1 or DAR when DTS = 0) specified as the block area is restored to the initial state. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. When the specified number of transfers ends, an interrupt is requested to the CPU. Table 8.8 lists the register function in block transfer mode. Figure 8.9 shows the memory map in block transfer mode. **Table 8.8** Register Function in Block Transfer Mode | Register | Function | Written Back Value | |----------|------------------------|----------------------------------------| | SAR | Source address | DTS =0: Incremented/decremented/fixed* | | | | DTS = 1: SAR initial value | | DAR | Destination address | DTS = 0: DAR initial value | | | | DTS =1: Incremented/decremented/fixed* | | CRAH | Block size storage | CRAH | | CRAL | Block size counter | CRAH | | CRB | Block transfer counter | CRB - 1 | Note: \* Transfer information writeback is skipped. Figure 8.9 Memory Map in Block Transfer Mode (When Transfer Destination is Specified as Block Area) #### 8.5.7 Chain Transfer Setting the CHNE bit in MRB to 1 enables a number of data transfers to be performed consecutively in response to a single transfer request. Setting the CHNE and CHNS bits in MRB set to 1 enables a chain transfer only when the transfer counter reaches 0. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 8.10 shows the chain transfer operation. In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting the DISEL bit to 1, and the interrupt source flag for the activation source and DTCER are not affected. In repeat transfer mode, setting the RCHNE bit in DTCCR and the CHNE and CHNS bits in MRB to 1 enables a chain transfer after transfer with transfer counter = 1 has been completed. Figure 8.10 Operation of Chain Transfer ## 8.5.8 Operation Timing Figures 8.11 to 8.14 show the DTC operation timings. Figure 8.11 DTC Operation Timing (Example of Short Address Mode in Normal Transfer Mode or Repeat Transfer Mode) Figure 8.12 DTC Operation Timing (Example of Short Address Mode in Block Transfer Mode with Block Size of 2) Figure 8.13 DTC Operation Timing (Example of Short Address Mode in Chain Transfer) Figure 8.14 DTC Operation Timing (Example of Full Address Mode in Normal Transfer Mode or Repeat Transfer Mode) ## 8.5.9 Number of DTC Execution Cycles Table 8.9 shows the execution status for a single DTC data transfer, and table 8.10 shows the number of cycles required for each execution. Table 8.9 DTC Execution Status | Mode | Vecto<br>Read | | Trans<br>Infor<br>Read<br>J | matior | 1 | Trans<br>Inform<br>Write<br>L | matio | า | Data<br>L | Read | | Data<br>M | Write | | Inter<br>Ope<br>N | rnal<br>ration | |-------------------|---------------|-----|-----------------------------|--------|-----|-------------------------------|-------|-------------------------|-----------------------|-------------------|-----|-----------------------|-------------------|-----|-------------------|----------------| | Normal | 1 | 0*1 | 4*2 | 3*3 | 0*1 | 3*2.3 | 2*4 | 1*5 | 3*6 | 2* <sup>7</sup> | 1 | 3* <sup>6</sup> | 2*7 | 1 | 1 | 0*1 | | Repeat | 1 | 0*1 | 4*2 | 3*3 | 0*1 | 3* <sup>2.3</sup> | 2*4 | <b>1</b> * <sup>5</sup> | 3*6 | 2*7 | 1 | 3*6 | 2*7 | 1 | 1 | 0*1 | | Block<br>transfer | 1 | 0*1 | 4* <sup>2</sup> | 3*3 | 0*1 | 3*2.3 | 2*4 | 1*5 | 3•P<br>∗ <sup>6</sup> | 2•P* <sup>7</sup> | 1•P | 3•P<br>∗ <sup>6</sup> | 2•P* <sup>7</sup> | 1•P | 1 | 0*1 | ### [Legend] P: Block size (CRAH and CRAL value) Note: 1. When transfer information read is skipped - 2. In full address mode operation - 3. In short address mode operation - 4. When the SAR or DAR is in fixed mode - 5. When the SAR and DAR are in fixed mode - 6. When a longword is transferred while an odd address is specified in the address register - 7. When a word is transferred while an odd address is specified in the address register or when a longword is transferred while address 4n + 2 is specified Table 8.10 Number of Cycles Required for Each Execution State | Object to | o be Accessed | On-Chip<br>RAM | On-Chip<br>ROM | | n-Chi<br>Regist | - | | External [ | Device | es | |-----------|-------------------------------------------|----------------|----------------|---|-----------------|----|---|------------|--------|--------| | Bus widtl | n | 32 | 32 | 8 | 16 | 32 | | 8 | | 16 | | Access c | ycles | 1 | 1 | 2 | 2 | 2 | 2 | 3 | 2 | 3 | | Execution | Vector read S <sub>i</sub> | 1 | 1 | _ | _ | _ | 8 | 12 + 4m | 4 | 6 + 2m | | status | Transfer information read S <sub>J</sub> | 1 | 1 | _ | _ | _ | 8 | 12 + 4m | 4 | 6 + 2m | | | Transfer information write S <sub>k</sub> | 1 | 1 | _ | _ | _ | 8 | 12 + 4m | 4 | 6 + 2m | | | Byte data read S <sub>L</sub> | 1 | 1 | 2 | 2 | 2 | 2 | 3 + m | 2 | 3 + m | | | Word data read S <sub>⊾</sub> | 1 | 1 | 4 | 2 | 2 | 4 | 4 + 2m | 2 | 3 + m | | | Longword data read S <sub>L</sub> | 1 | 1 | 8 | 4 | 2 | 8 | 12 + 4m | 4 | 6 + 2m | | | Byte data write S <sub>M</sub> | 1 | 1 | 2 | 2 | 2 | 2 | 3 + m | 2 | 3 + m | | | Word data write S <sub>M</sub> | 1 | 1 | 4 | 2 | 2 | 4 | 4 + 2m | 2 | 3 + m | | | Longword data write S <sub>M</sub> | 1 | 1 | 8 | 4 | 2 | 8 | 12 + 4m | 4 | 6 + 2m | | | Internal operation S <sub>N</sub> | | | | | | 1 | | | | [Legend] m: Number of wait cycles 0 to 7 (For details, see section 6, Bus Controller (BSC).) The number of execution cycles is calculated from the formula below. Note that $\Sigma$ means the sum of all transfers activated by one activation event (the number in which the CHNE bit is set to 1, plus 1). Number of execution cycles = $$I \cdot S_I + \Sigma (J \cdot S_J + K \cdot S_K + L \cdot S_L + M \cdot S_M) + N \cdot S_N$$ ## 8.5.10 DTC Bus Release Timing The DTC requests the bus mastership to the bus arbiter when an activation request occurs. The DTC releases the bus after a vector read, transfer information read, a single data transfer, or transfer information writeback. The DTC does not release the bus during transfer information read, single data transfer, or transfer information writeback. ## **8.5.11** DTC Priority Level Control to the CPU The priority of the DTC activation sources over the CPU can be controlled by the CPU priority level specified by bits CPUP2 to CPUP0 in CPUPCR and the DTC priority level specified by bits DTCP2 to DTCP0. For details, see section 5, Interrupt Controller. # 8.6 DTC Activation by Interrupt The procedure for using the DTC with interrupt activation is shown in figure 8.15. Figure 8.15 DTC with Interrupt Activation # 8.7 Examples of Use of the DTC #### 8.7.1 Normal Transfer Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - 1. Set MRA to fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal transfer mode (MD1 = MD0 = 0), and byte size (Sz1 = Sz0 = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the RDR address of the SCI in SAR, the start address of the RAM area where the data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - 2. Set the start address of the transfer information for an RXI interrupt at the DTC vector address. - 3. Set the corresponding bit in DTCER to 1. - 4. Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the receive end (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - 5. Each time reception of one byte of data ends on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. - 6. When CRA becomes 0 after the 128 data transfers have ended, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. #### 8.7.2 Chain Transfer An example of DTC chain transfer is shown in which pulse output is performed using the PPG. Chain transfer can be used to perform pulse output data transfer and PPG output trigger cycle updating. Repeat mode transfer to the PPG's NDR is performed in the first half of the chain transfer, and normal mode transfer to the TPU's TGR in the second half. This is because clearing of the activation source and interrupt generation at the end of the specified number of transfers are restricted to the second half of the chain transfer (transfer when CHNE = 0). - Perform settings for transfer to the PPG's NDR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), repeat mode (MD1 = 0, MD0 = 1), and word size (Sz1 = 0, Sz0 = 1). Set the source side as a repeat area (DTS = 1). Set MRB to chain transfer mode (CHNE = 1, CHNS = 0, DISEL = 0). Set the data table start address in SAR, the NDRH address in DAR, and the data table size in CRAH and CRAL. CRB can be set to any value. - 2. Perform settings for transfer to the TPU's TGR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), normal mode (MD1 = MD0 = 0), and word size (Sz1 = 0, Sz0 = 1). Set the data table start address in SAR, the TGRA address in DAR, and the data table size in CRA. CRB can be set to any value. - 3. Locate the TPU transfer information consecutively after the NDR transfer information. - 4. Set the start address of the NDR transfer information to the DTC vector address. - 5. Set the bit corresponding to the TGIA interrupt in DTCER to 1. - 6. Set TGRA as an output compare register (output disabled) with TIOR, and enable the TGIA interrupt with TIER. - 7. Set the initial output value in PODR, and the next output value in NDR. Set bits in DDR and NDER for which output is to be performed to 1. Using PCR, select the TPU compare match to be used as the output trigger. - 8. Set the CST bit in TSTR to 1, and start the TCNT count operation. - Each time a TGRA compare match occurs, the next output value is transferred to NDR and the set value of the next output trigger period is transferred to TGRA. The activation source TGFA flag is cleared. - 10. When the specified number of transfers are completed (the TPU transfer CRA value is 0), the TGFA flag is held at 1, the DTCE bit is cleared to 0, and a TGIA interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. ### 8.7.3 Chain Transfer when Counter = 0 By executing a second data transfer and performing re-setting of the first data transfer only when the counter value is 0, it is possible to perform 256 or more repeat transfers. An example is shown in which a 128-kbyte input buffer is configured. The input buffer is assumed to have been set to start at lower address H'0000. Figure 8.16 shows the chain transfer when the counter value is 0. - 1. For the first transfer, set the normal transfer mode for input data. Set the fixed transfer source address, CRA = H'0000 (65,536 times), CHNE = 1, CHNS = 1, and DISEL = 0. - 2. Prepare the upper 8-bit addresses of the start addresses for 65,536-transfer units for the first data transfer in a separate area (in ROM, etc.). For example, if the input buffer is configured at addresses H'200000 to H'21FFFF, prepare H'21 and H'20. - 3. For the second transfer, set repeat transfer mode (with the source side as the repeat area) for resetting the transfer destination address for the first data transfer. Use the upper eight bits of DAR in the first transfer information area as the transfer destination. Set CHNE = DISEL = 0. If the above input buffer is specified as H'200000 to H'21FFFF, set the transfer counter to 2. - 4. Execute the first data transfer 65536 times by means of interrupts. When the transfer counter for the first data transfer reaches 0, the second data transfer is started. Set the upper eight bits of the transfer source address for the first data transfer to H'21. The lower 16 bits of the transfer destination address of the first data transfer and the transfer counter are H'0000. - 5. Next, execute the first data transfer the 65536 times specified for the first data transfer by means of interrupts. When the transfer counter for the first data transfer reaches 0, the second data transfer is started. Set the upper eight bits of the transfer source address for the first data transfer to H'20. The lower 16 bits of the transfer destination address of the first data transfer and the transfer counter are H'0000. - 6. Steps 4 and 5 are repeated endlessly. As repeat mode is specified for the second data transfer, no interrupt request is sent to the CPU. Figure 8.16 Chain Transfer when Counter = 0 ## 8.8 Interrupt Sources An interrupt request is issued to the CPU when the DTC finishes the specified number of data transfers or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and priority level control in the interrupt controller. ## 8.9 Usage Notes ### 8.9.1 Module Stop State Setting Operation of the DTC can be disabled or enabled using the module stop control register. The initial setting is for operation of the DTC to be enabled. Register access is disabled by setting the module stop state. The module stop state cannot be set while the DTC is activated. For details, refer to section 23, Power-Down Modes. ### 8.9.2 On-Chip RAM Transfer information can be located in on-chip RAM. In this case, the RAME bit in SYSCR must not be cleared to 0. ### 8.9.3 DMAC Transfer End Interrupt When the DTC is activated by a DMAC transfer end interrupt, the DTE bit of DMDR is not controlled by the DTC but its value is modified with the write data regardless of the transfer counter value and DISEL bit setting. Accordingly, even if the DTC transfer counter value becomes 0, no interrupt request may be sent to the CPU in some cases. ## 8.9.4 DTCE Bit Setting For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are disabled, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. #### 8.9.5 Chain Transfer When chain transfer is used, clearing of the activation source or DTCER is performed when the last of the chain of data transfers is executed. At this time, SCI and A/D converter interrupt/activation sources, are cleared when the DTC reads or writes to the relevant register. Therefore, when the DTC is activated by an interrupt or activation source, if a read/write of the relevant register is not included in the last chained data transfer, the interrupt or activation source will be retained. #### 8.9.6 Transfer Information Start Address, Source Address, and Destination Address The transfer information start address to be specified in the vector table should be address 4n. If an address other than address 4n is specified, the lower 2 bits of the address are regarded as 0s. The source and destination addresses specified in SAR and DAR, respectively, will be transferred in the divided bus cycles depending on the address and data size. #### 8.9.7 Transfer Information Modification When IBCCS = 1 and the DMAC is used, clear the IBCCS bit to 0 and then set to 1 again before modifying the DTC transfer information in the CPU exception handling routine initiated by a DTC transfer end interrupt. #### 8.9.8 Endian Format The DTC supports big and little endian formats. The endian formats used when transfer information is written to and when transfer information is read from by the DTC must be the same. # Section 9 I/O Ports Table 9.1 summarizes the port functions. The pins of each port also have other functions such as input/output pins of on-chip peripheral modules or external interrupt input pins. Each I/O port includes a data direction register (DDR) that controls input/output, a data register (DR) that stores output data, a port register (PORT) used to read the pin states, and an input buffer control register (ICR) that controls input buffer on/off. Port 5 does not have a DR or a DDR register. Ports D to F, H, and I have internal input pull-up MOSs and a pull-up MOS control register (PCR) that controls the on/off state of the input pull-up MOSs. Ports 2 and F include an open-drain control register (ODR) that controls on/off of the output buffer PMOSs. All of the I/O ports can drive a single TTL load and capacitive loads up to 30 pF. All of the I/O ports can drive Darlington transistors when functioning as output ports. Port 2 and 3 are Schmitt-trigger input. Schmitt-trigger inputs for other ports are enabled when used as the $\overline{IRQ}$ , TPU, TMR, or IIC2 inputs. **Table 9.1 Port Functions** | | | | | Function | | - Schmitt- | Input<br>Pull-up | Open-<br>Drain | |--------|--------------------------------------------------------|-------|----------|---------------------------------------|----------------|--------------------------------|------------------|--------------------| | Port | Description | Bit | I/O | Input | Output | Trigger<br>Input* <sup>1</sup> | MOS<br>Function | Output<br>Function | | Port 1 | General I/O port also functioning as interrupt inputs, | 7 | P17/SCL0 | IRQ7-A/<br>TCLKD-B | _ | IRQ7-A,<br>TCLKD-B,<br>SCL0 | _ | _ | | | SCI I/Os, DMAC<br>I/Os, A/D<br>converter inputs, | 6 | P16/SDA0 | IRQ6-A/<br>TCLKC-B | DACK1-A | IRQ6-A,<br>TCLKC-B,<br>SDA0 | | | | | TPU inputs, and IIC2 I/Os | ' ' - | P15/SCL1 | IRQ5-A/<br>TCLKB-B/<br>RxD5/<br>IrRXD | TEND1-A | IRQ5-A,<br>TCLKB-B,<br>SCL1 | | | | | | 4 | P14/SDA1 | DREQ1-A/<br>IRQ4-A/<br>TCLKA-B | TxD5/<br>IrTxD | IRQ4-A,<br>TCLKA-B,<br>SDA1 | • | | | | | 3 | P13 | ADTRG0/<br>IRQ3-A | _ | IRQ3-A | • | | | | | | | Function | | Schmitt- | Input<br>Pull-up | Open-<br>Drain | | |----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------------------------|-----------------------------|-------------------|------------------------------------------------|------------------|--------------------|--| | Port | Description | Bit | I/O | Input | Output | Trigger<br>Input *1 | MOS<br>Function | Output<br>Function | | | Port 1 | General I/O port | 2 | P12/SCK2 | ĪRQ2-A | DACK0-A | ĪRQ2-A | _ | _ | | | | also functioning<br>as interrupt inputs,<br>SCI I/Os, DMAC | 1 | P11 | RxD2/<br>IRQ1-A | TEND0-A | ĪRQ1-A | | | | | I/Os, A/D<br>converter inputs,<br>TPU inputs, and<br>IIC2 I/Os | 0 | P10 | DREQ0-A/<br>IRQ0-A | TxD2 | ĪRQ0-A | | | | | | Port 2 | Port 2 General I/O port 7 also functioning as interrupt inputs, PPG outputs, TPU 6 I/Os, TMR I/Os, and SCI I/Os — | 7 | P27/<br>TIOCB5 | TIOCA5 | PO7 | P27,<br>TIOCB5,<br>TIOCA5 | _ | 0 | | | | | 6 | P26/<br>TIOCA5 | _ | PO6/TMO1/<br>TxD1 | All input functions | - | | | | | | 5 | P25/<br>TIOCA4 | TMCI1/<br>RxD1 | PO5 | P25,<br>TIOCA4,<br>TMCI1 | | | | | | | 4 | P24/<br>TIOCB4/<br>SCK1 | TIOCA4/<br>TMRI1 | PO4 | P24,<br>TIOCB4,<br>TIOCA4,<br>TMRI1 | _ | | | | | | | P23/<br>TIOCD3 | IRQ11-A/<br>TIOCC3 | PO3 | P23,<br>TIOCD3,<br>IRQ11-A | - | | | | | | | P22/<br>TIOCC3 | ĪRQ10-A | PO2/TMO0/<br>TxD0 | All input functions | _ | | | | | | 1 | P21/<br>TIOCA3 | TMCI0/<br>RxD0/<br>IRQ9-A | PO1 | P21,<br>IRQ9-A,<br>TIOCA3,<br>TMCI0 | | | | | | | 0 | P20/<br>TIOCB3/<br>SCK0 | TIOCA3/<br>TMRI0/<br>IRQ8-A | PO0 | P20,<br>IRQ8-A,<br>TIOCB3,<br>TIOCA3,<br>TMRI0 | | | | | | | | | Function | | Schmitt- | Input<br>Pull-up | Open-<br>Drain | |--------|----------------------------------------------------------|-----|----------------|--------------------------------|------------------|---------------------|------------------|--------------------| | Port | Description | Bit | I/O | Input | Output | Trigger<br>Input *1 | MOS<br>Function | Output<br>Function | | Port 3 | also functioning | 7 | P37/<br>TIOCB2 | TIOCA2/<br>TCLKD-A | PO15 | All input functions | _ | _ | | | as PPG outputs,<br>DMAC I/Os, and<br>TPU I/Os | 6 | P36/<br>TIOCA2 | _ | PO14 | All input functions | | | | | 0 #00 | 5 | P35/<br>TIOCB1 | TIOCA1/<br>TCLKC-A | PO13/<br>DACK1-B | All input functions | | | | | | 4 | P34/<br>TIOCA1 | _ | PO12/<br>TEND1-B | All input functions | | | | | | 3 | P33/<br>TIOCD0 | TIOCCO/<br>TCLKB-A/<br>DREQ1-B | PO11 | All input functions | | | | | | 2 | P32/<br>TIOCC0 | TCLKA-A | PO10/<br>DACK0-B | All input functions | | | | | | 1 | P31/<br>TIOCB0 | TIOCA0 | PO9/<br>TEND0-B | All input functions | | | | | | 0 | P30/<br>TIOCA0 | DREQ0-B | PO8 | All input functions | | | | Port 5 | also functioning | | _ | P57/AN7/<br>IRQ7-B | DA1 | ĪRQ7-B | _ | _ | | | as interrupt inputs,<br>A/D converter<br>inputs, and D/A | 6 | _ | P56/AN6/<br>IRQ6-B | DA0 | ĪRQ6-B | _ | | | | converter outputs | 5 | _ | P55/AN5/<br>IRQ5-B | _ | ĪRQ5-B | _ | | | | | 4 | _ | P54/AN4/<br>IRQ4-B | _ | ĪRQ4-B | _ | | | | | 3 | _ | P53/AN3/<br>IRQ3-B | _ | ĪRQ3-B | _ | | | | | 2 | _ | P52/AN2/<br>IRQ2-B | _ | ĪRQ2-B | _ | | | | | 1 | _ | P51/AN1/<br>IRQ1-B | _ | IRQ1-B | _ | | | | | 0 | _ | P50/AN0/<br>IRQ0-B | _ | ĪRQ0-B | _ | | | | | | | Function | Schmitt- | Input<br>Pull-up | Open-<br>Drain | | |--------|-------------------------------------------------------|-----|----------|-------------------------------------|------------------|--------------------------------|-----------------|--------------------| | Port | Description | Bit | I/O | Input | Output | Trigger<br>Input* <sup>1</sup> | MOS<br>Function | Output<br>Function | | Port 6 | • | 7 | _ | _ | _ | _ | _ | _ | | | also functioning as SCI inputs, | 6 | _ | _ | _ | _ | _ | | | | DMAC I/Os,<br>H-UDI inputs, and | 5 | P65 | TCK | TMO3/<br>DACK3 | _ | _ | | | | interrupt inputs | 4 | P64 | TMCI3/TDI | TEND3 | TMCI3 | _ | | | | | 3 | P63 | TMRI3/<br>DREQ3/<br>IRQ11-B/<br>TMS | _ | TMRI3,<br>IRQ11-B | _ | | | | | 2 | P62/SCK4 | TRST | TMO2/<br>DACK2 | ĪRQ10-B | - | | | | | 1 | P61 | TMCI2/<br>RxD4/<br>IRQ9-B | TEND2 | TMCI2,<br>ĪRQ9-B | _ | | | | | 0 | P60 | TMRI2/<br>DREQ2/<br>IRQ8-B | TxD4 | TMRI2,<br>ĪRQ8-B | _ | | | Port A | General I/O port | 7 | _ | PA7 | Вф | _ | _ | _ | | | also functioning<br>as system clock<br>output and bus | 6 | PA6 | _ | AS/AH/<br>BS-B | - | | | | | control I/Os | 5 | PA5 | _ | RD | - | | | | | | 4 | PA4 | _ | LHWR/LUB | _ | | | | | | 3 | PA3 | _ | LLWR/LLB | _ | | | | | | 2 | PA2 | BREQ/<br>WAIT | _ | _ | | | | | | 1 | PA1 | _ | BACK/<br>(RD/WR) | _ | | | | | | 0 | PA0 | _ | BREQO/<br>BS-A | _ | | | | | | | | Function | | Cabonist | Input<br>Pull-up | Open-<br>Drain | |--------|-----------------------------------|-----|-----|----------|---------------------------------------------|--------------------------------------------|------------------|--------------------| | Port | Description | Bit | I/O | Input | Output | Schmitt-<br>Trigger<br>Input* <sup>1</sup> | MOS<br>Function | Output<br>Function | | | - | | | | • | iliput | runction | Function | | Port B | General I/O port also functioning | 7 | PB7 | _ | SD <sub>\phi</sub> | _ | _ | _ | | | as bus control outputs | 6 | PB6 | _ | CS6-D<br>(RD/WR-B) | _ | | | | | Carpailo | 5 | PB5 | _ | CS5-D/<br>OE/CKE | | | | | | | 4 | PB4 | _ | CS4-B/WE | _ | | | | | | 3 | PB3 | _ | CS3-A/<br>CS7-A/<br>CAS | _ | | | | | | 2 | PB2 | _ | CS2-A/<br>CS6-A/<br>RAS | | | | | | | | PB1 | _ | CS1/<br>CS2-B/<br>CS5-A/<br>CS6-B/<br>CS7-B | _ | | | | | | 0 | PB0 | _ | CS0/<br>CS4-A/<br>CS5-B | _ | | | | Port C | General I/O port | 7 | _ | _ | _ | _ | _ | _ | | | also functioning as bus control | 6 | _ | _ | _ | _ | | | | | I/Os and A/D | 5 | _ | _ | _ | _ | | | | | converter inputs | 4 | _ | _ | _ | _ | | | | | | 3 | PC3 | _ | LLCAS/<br>DQMLL | - | | | | | | 2 | PC2 | _ | LUCAS/<br>DQMLU | - | | | | | | | _ | _ | _ | = | | | | | | 0 | _ | _ | _ | _ | | | | | | | | Function | n | | Input<br>- Pull-up | Open- | |--------|-------------------------------------------|-----|-----|----------|--------|--------------------------------------------|--------------------|-----------------------------| | Port | Description | Bit | I/O | Input | Output | Schmitt-<br>Trigger<br>Input* <sup>1</sup> | MOS<br>Function | Drain<br>Output<br>Function | | Port D | General I/O port | 7 | PD7 | _ | A7 | _ | 0 | _ | | | also functioning | 6 | PD6 | _ | A6 | <del></del> | | | | | as address<br>outputs | 5 | PD5 | _ | A5 | <del></del> | | | | | | 4 | PD4 | _ | A4 | | | | | | | 3 | PD3 | _ | A3 | _ | | | | | | 2 | PD2 | _ | A2 | | | | | | | 1 | PD1 | _ | A1 | _ | | | | | | 0 | PD0 | _ | A0 | _ | | | | Port E | General I/O port | 7 | PE7 | _ | A15 | _ | 0 | _ | | | also functioning<br>as address<br>outputs | 6 | PE6 | _ | A14 | _ | | | | | | 5 | PE5 | _ | A13 | _ | | | | | | 4 | PE4 | _ | A12 | _ | | | | | | 3 | PE3 | _ | A11 | _ | | | | | | 2 | PE2 | _ | A10 | _ | | | | | | 1 | PE1 | _ | A9 | _ | | | | | | 0 | PE0 | _ | A8 | _ | | | | Port F | General I/O port | 7 | PF7 | _ | A23 | _ | 0 | 0 | | | also functioning as address | 6 | PF6 | _ | A22 | <del></del> | | | | | outputs | 5 | PF5 | _ | A21 | <del></del> | | | | | | 4 | PF4 | _ | A20 | <del></del> | | | | | | 3 | PF3 | _ | A19 | _ | | | | | | 2 | PF2 | _ | A18 | _ | | | | | | 1 | PF1 | _ | A17 | <del>_</del> | | | | | | 0 | PF0 | _ | A16 | | | | | | | | | Functio | n | | Input | Open- | |--------|---------------------------------------------------|-----|----------------------|---------|--------|--------------------------------------------|----------------------------|-----------------------------| | Port | Description | Bit | I/O | Input | Output | Schmitt-<br>Trigger<br>Input* <sup>1</sup> | Pull-up<br>MOS<br>Function | Drain<br>Output<br>Function | | Port H | General I/O port | 7 | PH7/D7*2 | _ | _ | _ | 0 | _ | | | also functioning | 6 | PH6/D6*2 | _ | _ | <u> </u> | | | | | as bi-directional data bus | 5 | PH5/D5*2 | _ | _ | <u> </u> | | | | | | 4 | PH4/D4* <sup>2</sup> | _ | _ | | | | | | | 3 | PH3/D3*2 | _ | | <del></del> | | | | | | 2 | PH2/D2*2 | _ | _ | _ | | | | | | 1 | PH1/D1*2 | _ | _ | | | | | | | 0 | PH0/D0*2 | _ | _ | | | | | Port I | General I/O port | 7 | PI7/D15*2 | _ | _ | _ | 0 | _ | | | also functioning<br>as bi-directional<br>data bus | 6 | PI6/D14*2 | _ | _ | | | | | | | 5 | PI5/D13*2 | _ | | <del></del> | | | | | | 4 | PI4/D12*2 | _ | _ | | | | | | | 3 | PI3/D11*2 | _ | | <del></del> | | | | | | 2 | PI2/D10*2 | _ | | | | | | | | 1 | PI1/D9*2 | _ | _ | | | | | | | 0 | PI0/D8*2 | _ | _ | | | | | Port M | General I/O port | 7 | _ | _ | _ | _ | _ | _ | | | also functioning as SCI I/Os | 6 | _ | _ | _ | | | | | | as SCI I/Os | 5 | _ | _ | _ | | | | | | | 4 | PM4 | _ | _ | | | | | | | 3 | PM3 | _ | _ | <del></del> | | | | | | 2 | PM2 | _ | _ | <del></del> | | | | | | 1 | PM1 | RxD6 | _ | | | | | | | 0 | PM0 | _ | TxD6 | | | | Notes: 1. Pins without Schmitt-trigger input buffer have CMOS input buffer. 2. Addresses are also output when accessing to the address/data multiplexed I/O space. # 9.1 Register Descriptions Table 9.2 lists each port registers. **Table 9.2** Register Configuration in Each Port | | Number of | Registers | | | | | | | | | |---------|-----------|-----------|----|------|-----|-----|-----|--|--|--| | Port | Pins | DDR | DR | PORT | ICR | PCR | ODR | | | | | Port 1 | 8 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port 2 | 8 | 0 | 0 | 0 | 0 | _ | 0 | | | | | Port 3 | 8 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port 5 | 8 | _ | _ | 0 | 0 | _ | _ | | | | | Port 6 | 6 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port A | 8 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port B | 4 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port C* | 2 | 0 | 0 | 0 | 0 | _ | _ | | | | | Port D | 8 | 0 | 0 | 0 | 0 | 0 | _ | | | | | Port E | 8 | 0 | 0 | 0 | 0 | 0 | | | | | | Port F | 8 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Port H | 8 | 0 | 0 | 0 | 0 | 0 | _ | | | | | Port I | 8 | 0 | 0 | 0 | 0 | 0 | _ | | | | | Port M | 5 | 0 | 0 | 0 | 0 | _ | _ | | | | [Legend] O: Register exists —: No register exists Note: \* The write value should always be the initial value. ### 9.1.1 Data Direction Register (PnDDR) (n = 1, 2, 3, 6, A to F, H, I, and M) DDR is an 8-bit write-only register that specifies the port input or output for each bit. A read from the DDR is invalid and DDR is always read as an undefined value. When the general I/O port function is selected, the corresponding pin functions as an output port by setting the corresponding DDR bit to 1; the corresponding pin functions as an input port by clearing the corresponding DDR bit to 0. The initial DDR values are shown in table 9.3. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | Pn7DDR | Pn6DDR | Pn5DDR | Pn4DDR | Pn3DDR | Pn2DDR | Pn1DDR | Pn0DDR | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | W | W | W | W | W | W | W | W | Note: The lower six bits are valid and the upper two bits are reserved for port 6 registers. The lower five bits are valid and the upper three bits are reserved for port M registers. Bits 2 and 3 are valid and the other bits are reserved for port C registers. **Table 9.3** Startup Mode and Initial Value | Port | External Extended Mode | Single-Chip Mode | |-------------|------------------------|------------------| | Port A | H'80 | H'00 | | Other ports | I | H'00 | ### 9.1.2 Data Register (PnDR) (n = 1, 2, 3, 6, A to F, H, I, and M) DR is an 8-bit readable/writable register that stores the output data of the pins to be used as the general output port. The initial value of DR is H'00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | Pn7DR | Pn6DR | Pn5DR | Pn4DR | Pn3DR | Pn2DR | Pn1DR | Pn0DR | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Note: The lower six bits are valid and the upper two bits are reserved for port 6 registers. The lower five bits are valid and the upper three bits are reserved for port M registers. Bits 2 and 3 are valid and the other bits are reserved for port C registers. ### 9.1.3 Port Register (PORTn) (n = 1, 2, 3, 5, 6, A to F, H, I, and M) PORT is an 8-bit read-only register that reflects the port pin state. A write to PORT is invalid. When PORT is read, the DR bits that correspond to the respective DDR bits set to 1 are read and the status of each pin whose corresponding DDR bit is cleared to 0 is also read regardless of the ICR value. The initial value of PORT is undefined and is determined based on the port pin state. Note: The lower six bits are valid and the upper two bits are reserved for port 6 registers. The lower five bits are valid and the upper three bits are reserved for port M registers. Bits 2 and 3 are valid and the other bits are reserved for port C registers. ## 9.1.4 Input Buffer Control Register (PnICR) (n = 1, 2, 3, 5, 6, A to F, H, I, and M) ICR is an 8-bit readable/writable register that controls the port input buffers. For bits in ICR set to 1, the input buffers of the corresponding pins are valid. For bits in ICR cleared to 0, the input buffers of the corresponding pins are invalid and the input signals are fixed high. When the pin functions as an input for the peripheral modules, the corresponding bits should be set to 1. The initial value should be written to a bit whose corresponding pin is not used as an input or is used as an analog input/output pin. When PORT is read, the pin state is always read regardless of the ICR value. When the ICR value is cleared to 0 at this time, the read pin state is not reflected in a corresponding on-chip peripheral module. If ICR is modified, an internal edge may occur depending on the pin state. Accordingly, ICR should be modified when the corresponding input pins are not used. For example, an $\overline{IRQ}$ input, modify ICR while the corresponding interrupt is disabled, clear the IRQF flag in ISR of the interrupt controller to 0, and then enable the corresponding interrupt. If an edge occurs after the ICR setting, the edge should be cancelled. The initial value of ICR is H'00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | Pn7ICR | Pn6ICR | Pn5ICR | Pn4ICR | Pn3ICR | Pn2ICR | Pn1ICR | Pn0ICR | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W Note: The lower six bits are valid and the upper two bits are reserved for port 6 registers. The lower five bits are valid and the upper three bits are reserved for port M registers. Bits 2 and 3 are valid and the other bits are reserved for port C registers. ## 9.1.5 Pull-Up MOS Control Register (PnPCR) (n = D to F, H, and I) PCR is an 8-bit readable/writable register that controls on/off of the port input pull-up MOS. If a bit in PCR is set to 1 while the pin is in input state, the input pull-up MOS corresponding to the bit in PCR is turned on. Table 9.4 shows the input pull-up MOS status. The initial value of PCR is H'00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | Pn7PCR | Pn6PCR | Pn5PCR | Pn4PCR | Pn3PCR | Pn2PCR | Pn1PCR | Pn0PCR | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W **Table 9.4** Input Pull-Up MOS State | Port | Pin State | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | Other<br>Operation | |--------|-------------------|-------|--------------------------|--------------------------|--------------------| | Port D | Address output | | | OFF | | | | Port output | | | OFF | | | | Port input | | OFF | ON/C | )FF | | Port E | Address output | | | OFF | | | | Port output | | | OFF | | | | Port input | | OFF | ON/C | )FF | | Port F | Address output | | | OFF | | | | Port output | | | OFF | | | | Port input | | OFF | ON/C | )FF | | Port H | Data input/output | | | OFF | | | | Port output | | | OFF | | | | Port input | | OFF | ON/C | )FF | | Port I | Data input/output | | | OFF | | | | Port output | | | OFF | | | | Port input | | OFF | ON/C | )FF | [Legend] OFF: The input pull-up MOS is always off. ON/OFF: If PCR is set to 1, the input pull-up MOS is on; if PCR is cleared to 0, the input pull-up MOS is off. ### 9.1.6 Open-Drain Control Register (PnODR) (n = 2 and F) ODR is an 8-bit readable/writable register that selects the open-drain output function. If a bit in ODR is set to 1, the pin corresponding to that bit in ODR functions as an NMOS opendrain output. If a bit in ODR is cleared to 0, the pin corresponding to that bit in ODR functions as a CMOS output. The initial value of ODR is H'00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | Pn7ODR | Pn6ODR | Pn5ODR | Pn4ODR | Pn3ODR | Pn2ODR | Pn1ODR | Pn0ODR | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 9.2 Output Buffer Control This section describes the output priority of each pin. The name of each peripheral module pin is followed by "\_OE". This (for example: TIOCA4\_OE) indicates whether the output of the corresponding function is valid (1) or if another setting is specified (0). Table 9.5 lists each port output signal's valid setting. For details on the corresponding output signals, see the register description of each peripheral module. If the name of each peripheral module pin is followed by A or B, the pin function can be modified by the port function control register (PFCR). For details, see section 9.3, Port Function Controller. For a pin whose initial value changes according to the activation mode, "Initial value E" indicates the initial value when the LSI is started up in external extended mode and "Initial value S" indicates the initial value when the LSI is started in single-chip mode. ### 9.2.1 Port 1 # (1) P17/IRQ7-A/TCLKD-B/SCL0 The pin function is switched as shown below according to the combination of the IIC2 register setting and P17DDR bit setting. | | | | Setting | | |--------------------|--------------------------------|----------|----------|--| | | | IIC2 | I/O Port | | | <b>Module Name</b> | Pin Function | SCL0_OE* | P17DDR | | | IIC2 | SCL0 input/output | 1 | _ | | | I/O port | P17 output | 0 | 1 | | | | P17 input<br>(initial setting) | 0 | 0 | | Note: \* When pin functions as I/O: 1 # (2) P16/DACK1-A/IRQ6-A/TCLKC-B/SDA0 The pin function is switched as shown below according to the combination of the DMAC and IIC2 register setting and P16DDR bit setting. | | | Setting | | | | | |--------------------|--------------------------------|------------|----------|----------|--|--| | | | DMAC | IIC2 | I/O Port | | | | <b>Module Name</b> | Pin Function | DACK1A_OE* | SDA0_OE* | P16DDR | | | | DMAC | DACK1-A output | 1 | _ | _ | | | | IIC2 | SDA0 input/output | 0 | 1 | _ | | | | I/O port | P16 output | 0 | 0 | 1 | | | | | P16 input<br>(initial setting) | 0 | 0 | 0 | | | Note: \* When pin functions as I/O: 1 # (3) P15/RxD5/IrRXD/TEND1-A/IRQ5-A/TCLKB-B/SCL1 The pin function is switched as shown below according to the combination of the DMAC and IIC2 register setting and P15DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|------------|----------|----------|--|--| | | | DMAC | IIC2 | I/O Port | | | | Module Name | Pin Function | TEND1A_OE* | SCL1_OE* | P15DDR | | | | DMAC | TEND1-A output | 1 | _ | _ | | | | IIC2 | SCL1 input/output | 0 | 1 | _ | | | | I/O port | P15 output | 0 | 0 | 1 | | | | | P15 input<br>(initial setting) | 0 | 0 | 0 | | | Note: \* When pin functions as I/O: 1 # (4) P14/TxD5/IrTXD/\overline{\overline{DREQ1}}-A/\overline{\overline{IRQ4}}-A/TCLKA-B/SDA1 The pin function is switched as shown below according to the combination of the SCI, IrDA, and IIC2 register setting and P14DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|---------|----------|----------|----------|--| | | | SCI | IrDA | IIC2 | I/O Port | | | Module Name | Pin Function | TxD5_OE | IrTXD_OE | SDA1_OE* | P14DDR | | | SCI | TxD5 output | 1 | _ | _ | _ | | | IrDA | IrTXD output | 0 | 1 | _ | _ | | | IIC2 | SDA1 input/output | 0 | 0 | 1 | _ | | | I/O port | P14 output | 0 | 0 | 0 | 1 | | | | P14 input<br>(initial setting) | 0 | 0 | 0 | 0 | | Note: \* When pin functions as I/O: 1 ## (5) P13/ADTRG0/IRQ3-A The pin function is switched as shown below according to the P13DDR bit setting. | | | Setting | |-------------|--------------------------------|----------| | | | I/O Port | | Module Name | Pin Function | P13DDR | | I/O port | P13 output | 1 | | | P13 input<br>(initial setting) | 0 | # (6) P12/SCK2/DACK0-A/IRQ2-A The pin function is switched as shown below according to the combination of the DMAC and SCI register settings and P12DDR bit setting. | | | DMAC | SCI | I/O Port | |--------------------|--------------------------------|-----------|---------|----------| | <b>Module Name</b> | Pin Function | DACK0A_OE | SCK2_OE | P12DDR | | DMAC | DACK0-A output | 1 | _ | _ | | SCI | SCK2 output | 0 | 1 | _ | | I/O port | P12 output | 0 | 0 | 1 | | | P12 input<br>(initial setting) | 0 | 0 | 0 | # (7) P11/RxD2/TEND0-A/IRQ1-A The pin function is switched as shown below according to the combination of the DMAC register setting and P11DDR bit setting. | | | Setting | | | |-------------|--------------------------------|-----------|----------|---| | | | DMAC | I/O Port | | | Module Name | Pin Function | TEND0A_OE | P11DDR | | | DMAC | TEND0-A output | 1 | _ | | | I/O port | P11 output | 0 | 1 | | | | P11 input<br>(initial setting) | 0 | 0 | _ | # (8) P10/TxD2/DREQ0-A/IRQ0-A: The pin function is switched as shown below according to the combination of the SCI register setting and P10DDR bit setting. | | | Setting | | | |-------------|--------------------------------|---------|----------|--| | | | SCI | I/O Port | | | Module Name | Pin Function | TxD2_OE | P10DDR | | | SCI | TxD2 output | 1 | _ | | | I/O port | P10 output | 0 | 1 | | | | P10 input<br>(initial setting) | 0 | 0 | | ### 9.2.2 Port 2 ### (1) P27/PO7/TIOCA5/TIOCB5 The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P27DDR bit setting. | | | Setting | | | | |-------------|-----------------------------|-----------|--------|----------|--| | | | TPU | PPG | I/O Port | | | Module Name | Pin Function | TIOCB5_OE | PO7_OE | P27DDR | | | TPU | TIOCB5 output | 1 | _ | _ | | | PPG | PO7 output | 0 | 1 | _ | | | I/O port | P27 output | 0 | 0 | 1 | | | | P27 input (initial setting) | 0 | 0 | 0 | | ### (2) P26/PO6/TIOCA5/TMO1/TxD1 The pin function is switched as shown below according to the combination of the TPU, TMR, SCI, and PPG register settings and P26DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|-----------|---------|---------|--------|----------| | | | TPU | TMR | SCI | PPG | I/O Port | | Module Name | Pin Function | TIOCA5_OE | TMO1_OE | TxD1_OE | PO6_OE | P26DDR | | TPU | TIOCA5 output | 1 | _ | _ | _ | _ | | TMR | TMO1 output | 0 | 1 | _ | _ | _ | | SCI | TxD1 output | 0 | 0 | 1 | _ | _ | | PPG | PO6 output | 0 | 0 | 0 | 1 | _ | | I/O port | P26 output | 0 | 0 | 0 | 0 | 1 | | | P26 input<br>(initial setting) | 0 | 0 | 0 | 0 | 0 | ### (3) P25/PO5/TIOCA4/TMCI1/RxD1 The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P25DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|--------|----------|--| | | | TPU | PPG | I/O Port | | | Module Name | Pin Function | TIOCA4_OE | PO5_OE | P25DDR | | | TPU | TIOCA4 output | 1 | _ | _ | | | PPG | PO5 output | 0 | 1 | _ | | | I/O port | P25 output | 0 | 0 | 1 | | | | P25 input<br>(initial setting) | 0 | 0 | 0 | | ### (4) P24/PO4/TIOCA4/TIOCB4/TMRI1/SCK1 The pin function is switched as shown below according to the combination of the TPU, SCI, and PPG register settings and P24DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|-----------|---------|--------|----------|--| | | | TPU | SCI | PPG | I/O Port | | | Module Name | Pin Function | TIOCB4_OE | SCK1_OE | PO4_OE | P24DDR | | | TPU | TIOCB4 output | 1 | _ | _ | _ | | | SCI | SCK1 output | 0 | 1 | _ | _ | | | PPG | PO4 output | 0 | 0 | 1 | _ | | | I/O port | P24 output | 0 | 0 | 0 | 1 | | | | P24 input<br>(initial setting) | 0 | 0 | 0 | 0 | | # (5) P23/PO3/TIOCC3/TIOCD3/<del>IRQ11</del>-A The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P23DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|--------|----------|--| | | | TPU | PPG | I/O Port | | | Module Name | Pin Function | TIOCD3_OE | PO3_OE | P23DDR | | | TPU | TIOCD3 output | 1 | _ | _ | | | PPG | PO3 output | 0 | 1 | _ | | | I/O port | P23 output | 0 | 0 | 1 | | | | P23 input<br>(initial setting) | 0 | 0 | 0 | | Catting # (6) P22 /PO2/TIOCC3/TMO0/TxD0/<del>IRQ10</del>-A The pin function is switched as shown below according to the combination of the TPU, TMR, SCI, and PPG register settings and P22DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|-----------|---------|---------|--------|----------| | | | TPU | TMR | SCI | PPG | I/O Port | | Module Name | Pin Function | TIOCC3_OE | TMO0_OE | TxD0_OE | PO2_OE | P22DDR | | TPU | TIOCC3 output | 1 | _ | _ | _ | _ | | TMR | TMO0 output | 0 | 1 | _ | _ | _ | | SCI | TxD0 output | 0 | 0 | 1 | _ | _ | | PPG | PO2 output | 0 | 0 | 0 | 1 | _ | | I/O port | P22 output | 0 | 0 | 0 | 0 | 1 | | | P22 input<br>(initial setting) | 0 | 0 | 0 | 0 | 0 | # (7) P21/PO1/TIOCA3/TMCI0/RxD0/IRQ9-A The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P21DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|--------|----------|--| | | | TPU | PPG | I/O Port | | | Module Name | Pin Function | TIOCA3_OE | PO1_OE | P21DDR | | | TPU | TIOCA3 output | 1 | _ | _ | | | PPG | PO1 output | 0 | 1 | _ | | | I/O port | P21 output | 0 | 0 | 1 | | | | P21 input<br>(initial setting) | 0 | 0 | 0 | | ## (8) P20/PO0/TIOCA3/TIOCB3/TMRI0/SCK0/IRQ8-A The pin function is switched as shown below according to the combination of the TPU, SCI, and PPG register settings and P20DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|---------|--------|----------| | | | TPU | SCI | PPG | I/O Port | | Module Name | Pin Function | TIOCB3_OE | SCK0_OE | PO0_OE | P20DDR | | TPU | TIOCB3 output | 1 | _ | _ | _ | | SCI | SCK0 output | 0 | 1 | _ | _ | | PPG | PO0 output | 0 | 0 | 1 | _ | | I/O port | P20 output | 0 | 0 | 0 | 1 | | | P20 input<br>(initial setting) | 0 | 0 | 0 | 0 | ### 9.2.3 Port 3 ## (1) P37/PO15/TIOCA2/TIOCB2/TCLKD-A The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P37DDR bit setting. | | | Setting | | | | |-------------|-----------------------------|-----------|---------|----------|--| | | | TPU | PPG | I/O Port | | | Module Name | Pin Function | TIOCB2_OE | PO15_OE | P37DDR | | | TPU | TIOCB2 output | 1 | _ | _ | | | PPG | PO15 output | 0 | 1 | _ | | | I/O port | P37 output | 0 | 0 | 1 | | | | P37 input (initial setting) | 0 | 0 | 0 | | ### (2) P36/PO14/TIOCA2 The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P36DDR bit setting. | | | Setting | | | |-------------|--------------------------------|-----------|---------|----------| | | | TPU | PPG | I/O Port | | Module Name | Pin Function | TIOCA2_OE | PO14_OE | P36DDR | | TPU | TIOCA2 output | 1 | _ | _ | | PPG | PO14 output | 0 | 1 | _ | | I/O port | P36 output | 0 | 0 | 1 | | | P36 input<br>(initial setting) | 0 | 0 | 0 | ## (3) P35/PO13/TIOCA1/TIOCB1/TCLKC-A/DACK1-B The pin function is switched as shown below according to the combination of the DMAC, TPU, and PPG register settings and P35DDR bit setting. Catting Catting | | | Setting | | | | |-------------|--------------------------------|-----------|-----------|---------|----------| | | | DMAC | TPU | PPG | I/O Port | | Module Name | Pin Function | DACK1B_OE | TIOCB1_OE | PO13_OE | P35DDR | | DMAC | DACK1-B output | 1 | _ | _ | _ | | TPU | TIOCB1 output | 0 | 1 | _ | _ | | PPG | PO13 output | 0 | 0 | 1 | _ | | I/O port | P35 output | 0 | 0 | 0 | 1 | | | P35 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (4) P34/PO12/TIOCA1/TEND1-B The pin function is switched as shown below according to the combination of the DMAC, TPU, and PPG register settings and P34DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|-----------|---------|----------| | | | DMAC | TPU | PPG | I/O Port | | Module Name | Pin Function | TEND1B_OE | TIOCA1_OE | PO12_OE | P34DDR | | DMAC | TEND1-B output | 1 | _ | _ | _ | | TPU | TIOCA1 output | 0 | 1 | _ | _ | | PPG | PO12 output | 0 | 0 | 1 | _ | | I/O port | P34 output | 0 | 0 | 0 | 1 | | | P34 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (5) P33/PO11/TIOCC0/TIOCD0/TCLKB-A/DREQ1-B The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P33DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|-----------|---------|----------|--|--| | | | TPU | PPG | I/O Port | | | | Module Name | Pin Function | TIOCD0_OE | PO11_OE | P33DDR | | | | TPU | TIOCD0 output | 1 | _ | _ | | | | PPG | PO11 output | 0 | 1 | _ | | | | I/O port | P33 output | 0 | 0 | 1 | | | | | P33 input<br>(initial setting) | 0 | 0 | 0 | | | Catting ## (6) P32/PO10/TIOCC0/TCLKA-A/DACKO-B The pin function is switched as shown below according to the combination of the DMAC, TPU, and PPG register settings and P32DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|-----------|---------|----------| | | | DMAC | TPU | PPG | I/O Port | | Module Name | Pin Function | DACK0B_OE | TIOCC0_OE | PO10_OE | P32DDR | | DMAC | DACK0-B output | 1 | _ | _ | _ | | TPU | TIOCC0 output | 0 | 1 | _ | _ | | PPG | PO10 output | 0 | 0 | 1 | _ | | I/O port | P32 output | 0 | 0 | 0 | 1 | | | P32 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (7) P31/PO9/TIOCA0/TIOCB0/TENDO-B The pin function is switched as shown below according to the combination of the DMAC, TPU, and PPG register settings and P31DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|-----------|-----------|--------|----------| | | | DMAC | TPU | PPG | I/O Port | | Module Name | Pin Function | TEND0B_OE | TIOCB0_OE | PO9_OE | P31DDR | | DMAC | TEND0-B output | 1 | _ | _ | _ | | TPU | TIOCB0 output | 0 | 1 | _ | _ | | PPG | PO9 output | 0 | 0 | 1 | _ | | I/O port | P31 output | 0 | 0 | 0 | 1 | | | P31 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (8) P30/PO8/TIOCA0/DREQ0-B The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P33DDR bit setting. | | | Setting | | | | |--------------------|--------------------------------|-----------|--------|----------|--| | | | TPU | PPG | I/O Port | | | <b>Module Name</b> | Pin Function | TIOCA0_OE | PO8_OE | P30DDR | | | TPU | TIOCA0 output | 1 | _ | _ | | | PPG | PO8 output | 0 | 1 | _ | | | I/O port | P30 output | 0 | 0 | 1 | | | | P30 input<br>(initial setting) | 0 | 0 | 0 | | #### 9.2.4 Port 5 ## (1) P57/AN7/DA1/<del>IRQ7</del>-B | Module Name | Pin Function | |---------------|--------------| | D/A converter | DA1 output | ## (2) $P56/AN6/DA0/\overline{IRQ6}-B$ | Module Name | Pin Function | |---------------|--------------| | D/A converter | DA0 output | #### 9.2.5 Port 6 ## (1) P65/TMO3/<del>DACK3</del>/TCK The pin function is switched as shown below according to the combination of the DMAC and TMR register settings and P65DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|----------|---------|----------|--| | | | DMAC | TMR | I/O Port | | | Module Name | Pin Function | DACK3_OE | TMO3_OE | P65DDR | | | DMAC | DACK3 output | 1 | _ | _ | | | TMR | TMO3 output | 0 | 1 | _ | | | I/O port | P65 output | 0 | 0 | 1 | | | | P65 input<br>(initial setting) | 0 | 0 | 0 | | ## (2) P64/TMCI3/TEND3/TDI The pin function is switched as shown below according to the combination of the DMAC register setting and P64DDR bit setting. | | | Setting | | | | |-------------|-----------------------------|----------|----------|--|--| | | | DMAC | I/O Port | | | | Module Name | Pin Function | TEND3_OE | P64DDR | | | | DMAC | TEND3 output | 1 | _ | | | | I/O port | P64 output | 0 | 1 | | | | | P64 input (initial setting) | 0 | 0 | | | ## (3) P63/TMRI3/DREQ3/IRQ11-B/TMS The pin function is switched as shown below according to the P63DDR bit setting. | | | Setting | |-------------|--------------------------------|----------| | | | I/O Port | | Module Name | Pin Function | P63DDR | | I/O port | P63 output | 1 | | | P63 input<br>(initial setting) | 0 | ## (4) P62/TMO2/SCK4/DACK2/IRQ10-B/TRST The pin function is switched as shown below according to the combination of the DMAC, TMR, and SCI register settings and P62DDR bit setting. | | | Setting | | | | |-------------|--------------------------------|----------|---------|---------|----------| | | | DMAC | TMR | SCI | I/O Port | | Module Name | Pin Function | DACK2_OE | TMO2_OE | SCK4_OE | P62DDR | | DMAC | DACK2 output | 1 | _ | _ | _ | | TMR | TMO2 output | 0 | 1 | _ | _ | | SCI | SCK4 output | 0 | 0 | 1 | _ | | I/O port | P62 output | 0 | 0 | 0 | 1 | | | P62 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (5) P61/TMCI2/RxD4/TEND2/IRQ9-B The pin function is switched as shown below according to the combination of the DMAC register setting and P61DDR bit setting. | | | Setting | | | |-------------|-----------------------------|----------|----------|--| | | | DMAC | I/O Port | | | Module Name | Pin Function | TEND2_OE | P61DDR | | | DMAC | TEND2 output | 1 | _ | | | I/O port | P61 output | 0 | 1 | | | | P61 input (initial setting) | 0 | 0 | | ## (6) P60/TMRI2/TxD4/DREQ2/IRQ8-B The pin function is switched as shown below according to the combination of the SCI register setting and P60DDR bit setting. | | | Setting | | | |-------------|--------------------------------|---------|----------|--| | | | SCI | I/O Port | | | Module Name | Pin Function | TxD4_OE | P60DDR | | | SCI | TxD4 output | 1 | _ | | | I/O port | P60 output | 0 | 1 | | | | P60 input<br>(initial setting) | 0 | 0 | | #### 9.2.6 Port A #### (1) PA7/Bø The pin function is switched as shown below according to the PA7DDR bit setting. | | | Setting | |--------------------|-----------------------------------|----------| | | | I/O Port | | <b>Module Name</b> | Pin Function | PA7DDR | | I/O port | Bφ output*<br>(initial setting E) | 1 | | | PA7 input<br>(initial setting S) | 0 | #### [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode Note: \* The type of $\phi$ to be output switches according to the POSEL1 bit in SCKCR. For details, see section 22.1.1, System Clock Control Register (SCKCR). ## (2) PA6/AS/AH/BS-B The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PA6DDR bit settings. | | | Bus<br>Controller | I/O Port | | | |----------------|--------------------------------|-------------------|----------|-------|--------| | Module Name | Pin Function | AH_OE | BSB_OE | AS_OE | PA6DDR | | Bus controller | AH output* | 1 | _ | _ | | | | BS-B output* | 0 | 1 | | | | | AS output* (initial setting E) | 0 | 0 | 1 | _ | | I/O port | PA6 output | 0 | 0 | 0 | 1 | | | PA6 input (initial setting S) | 0 | 0 | 0 | 0 | #### [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode Note: \* Valid in external extended mode (EXPE = 1) ## (3) PA5/RD The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, and the PA5DDR bit settings. | | | Setting | | | | |----------------|----------------------------------|--------------------|----------|--|--| | | | MCU Operating Mode | I/O Port | | | | Module Name | Pin Function | EXPE | PA5DDR | | | | Bus controller | RD output* (Initial setting E) | 1 | _ | | | | I/O port | PA5 output | 0 | 1 | | | | | PA5 input<br>(initial setting S) | 0 | 0 | | | #### [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode ## (4) PA4/LHWR/LUB The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PA4DDR bit settings. | | | Setting | | | | |----------------|-----------------------------------|-----------------------|-----------|----------|--| | | | <b>Bus Controller</b> | | I/O Port | | | Module Name | Pin Function | LUB_OE*2 | LHWR_OE*2 | PA4DDR | | | Bus controller | LUB output*1 | 1 | _ | _ | | | | LHWR output*1 (initial setting E) | _ | 1 | _ | | | I/O port | PA4 output | 0 | 0 | 1 | | | | PA4 input<br>(initial setting S) | 0 | 0 | 0 | | C-44:--- #### [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode Notes: 1. Valid in external extended mode (EXPE = 1) When the byte control SRAM space is accessed while the byte control SRAM space is specified or while LHWROE = 1, this pin functions as the LUB output; otherwise, the LHWR output. ## (5) PA3/LLWR/LLB The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, and the PA3DDR bit settings. | | | Setting | | | |--------------------|-----------------------------------|-----------------------|-----------|----------| | | | <b>Bus Controller</b> | | I/O Port | | <b>Module Name</b> | Pin Function | LLB_OE*2 | LLWR_OE*2 | PA3DDR | | Bus controller | LLB output*1 | 1 | _ | _ | | | LLWR output*1 (initial setting E) | _ | 1 | _ | | I/O port | PA3 output | 0 | 0 | 1 | | | PA3 input (initial setting S) | 0 | 0 | 0 | Catting #### [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode Notes: 1. Valid in external extended mode (EXPE = 1) If the byte control SRAM space is accessed, this pin functions as the LLB output; otherwise, the LLWR. ## (6) PA2/BREQ/WAIT The pin function is switched as shown below according to the combination of the bus controller register setting and the PA2DDR bit setting. | | | Setting | | | | | |--------------------|--------------------------------|----------|--------------|----------|--|--| | | | Bus | S Controller | I/O Port | | | | <b>Module Name</b> | Pin Function | BCR_BRLE | BCR_WAITE | PA2DDR | | | | Bus controller | BREQ input | 1 | _ | _ | | | | | WAIT input | 0 | 1 | _ | | | | I/O port | PA2 output | 0 | 0 | 1 | | | | | PA2 input<br>(initial setting) | 0 | 0 | 0 | | | ## (7) $PA1/\overline{BACK}/(RD/\overline{WR})$ The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PA1DDR bit settings. | | | Bus | Controller | I/O Port | | |----------------|-----------------------------|---------|-----------------------------------|-------------------------|--------| | Module Name | Pin Function | BACK_OE | Byte control<br>SRAM<br>Selection | (RD/ <del>WR</del> )_OE | PA1DDR | | Bus controller | BACK output * | 1 | _ | _ | _ | | | RD/WR output * | 0 | 1 | _ | _ | | | | 0 | 0 | 1 | | | I/O port | PA1 output | 0 | 0 | 0 | 1 | | | PA1 input (initial setting) | 0 | 0 | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) ## (8) PA0/BREQO/BS-A The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PA0DDR bit settings. | | | Setting | | | |----------------|--------------------------------|----------|----------------|----------| | | | I/O Port | Bus Controller | I/O Port | | Module Name | Pin Function | BSA_OE | BREQO_OE | PA0DDR | | Bus controller | BS-A output* | 1 | _ | _ | | | BREQO output* | 0 | 1 | _ | | I/O port | PA0 output | 0 | 0 | 1 | | | PA0 input<br>(initial setting) | 0 | 0 | 0 | #### 9.2.7 Port B #### (1) PB7/SD¢ The pin function is switched as shown below according to the combination of operating mode, EXPE bit, port function control register (PFCR), and the PB7DDR bit settings. | | | Setting | | | | |-----------------------|-----------------------------|--------------------|----------|--|--| | | | MCU Operating Mode | I/O Port | | | | Module Name | Pin Function | SDRAM Mode | PB7DDR | | | | Clock pulse generator | SD | 1 | _ | | | | I/O port | PB7 output | 0 | 1 | | | | | PB7 input (initial setting) | 0 | 0 | | | C-44:--- Note: \* Valid in SDRAM mode ## (2) $PB6/\overline{CS6}-D/(RD/\overline{WR}-B)$ The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PB6DDR bit settings. | | | Setting | | | | | | |----------------|--------------------------------|-----------------------------------|--------------|---------|--------|--|--| | | | | I/O Port | | | | | | Module Name | Pin Function | Byte control<br>SRAM<br>Selection | (RD/WR)-B_OE | CS6D_OE | PB6DDR | | | | Bus controller | RD/WR-B output* | 1 | _ | _ | _ | | | | | | 0 | 1 | _ | _ | | | | | CS6-D output* | 0 | 0 | 1 | _ | | | | I/O port | PB6 output | 0 | 0 | 0 | 1 | | | | | PB6 input<br>(initial setting) | 0 | 0 | 0 | 0 | | | ## (3) $PB5/\overline{CS5}-D/\overline{OE}/CKE$ The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PB5DDR bit settings. | | | Setting | | | | |----------------|--------------------------------|---------|-------|---------|--------| | | | | I/C | Port | | | Module Name | Pin Function | CKE_OE | OE_OE | CS5D_OE | PB5DDR | | Bus controller | CKE output* | 1 | _ | _ | _ | | | OE output* | 0 | 1 | _ | _ | | | CS5-D output* | 0 | 0 | 1 | _ | | I/O port | PB5 output | 0 | 0 | 0 | 1 | | | PB5 input<br>(initial setting) | 0 | 0 | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) ## (4) PB4/CS4-B/WE The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PB4DDR bit settings. | | | Bus Controller I/O P | | I/O Port | |----------------|-----------------------------|----------------------|---------|----------| | Module Name | Pin Function | WE_OE | CS4B_OE | PB4DDR | | Bus controller | WE output* | 1 | _ | _ | | | CS4-B output* | 0 | 1 | _ | | I/O port | PB4 output | 0 | 0 | 1 | | | PB4 input (initial setting) | 0 | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) Setting #### PB3/CS3-A/CS7-A/CAS **(5)** The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PB3DDR bit settings. | | | J | | | | |----------------|---------------|-----------------------|---------|----------|--------| | | | <b>Bus Controller</b> | | I/O Port | | | Module Name | Pin Function | CAS_OE | CS3A_OE | CS7A_OE | PB3DDR | | Bus controller | CAS output* | 1 | _ | _ | _ | | | CS3-A output* | 0 | 1 | _ | _ | | | CS7-A output* | 0 | _ | 1 | _ | | I/O port | PB3 output | 0 | 0 | 0 | 1 | 0 Setting Satting (initial setting) Valid in external extended mode (EXPE = 1) Note: PB3 input ## PB2/CS2-A/CS6-A/RAS The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, port function control register (PFCR), and the PB2DDR bit settings. | | | Setting | | | | |----------------|--------------------------------|-------------------------|---------|---------|--------| | | | Bus Controller I/O Port | | | | | Module Name | Pin Function | RAS_OE | CS2A_OE | CS6A_OE | PB2DDR | | Bus controller | RAS output* | 1 | _ | _ | _ | | | CS2-A output* | 0 | 1 | | | | | CS6-A output* | 0 | _ | 1 | _ | | I/O port | PB2 output | 0 | 0 | 0 | 1 | | | PB2 input<br>(initial setting) | 0 | 0 | 0 | 0 | ## (7) $PB1/\overline{CS1}/\overline{CS2}-B/\overline{CS5}-A/\overline{CS6}-B/\overline{CS7}-B$ The pin function is switched as shown below according to the combination of operating mode, EXPE bit, port function control register (PFCR), and the PB1DDR bit settings. | | | Setting | | | | | | |--------------------|-----------------------------|---------|---------|---------|---------|---------|--------| | | | | | I/O | Port | | | | <b>Module Name</b> | Pin Function | CS1_OE | CS2B_OE | CS5A_OE | CS6B_OE | CS7B_OE | PB1DDR | | Bus controller | CS1 output* | 1 | _ | _ | _ | _ | _ | | | CS2-B output* | _ | 1 | _ | _ | _ | _ | | | CS5-A output* | _ | _ | 1 | _ | _ | _ | | | CS6-B output* | | | _ | 1 | _ | _ | | | CS7-B output* | _ | _ | _ | _ | 1 | _ | | I/O port | PB1 output | 0 | 0 | 0 | 0 | 0 | 1 | | | PB1 input (initial setting) | 0 | 0 | 0 | 0 | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) ### (8) $PB0/\overline{CS0}/\overline{CS4}/\overline{CS5}$ -B The pin function is switched as shown below according to the combination of operating mode, EXPE bit, port function control register (PFCR), and the PB0DDR bit settings. | | | Setting | | | | | |----------------|-----------------------------------|---------|--------|---------|--------|--| | | | | I/O | Port | _ | | | Module Name | Pin Function | CS0_OE | CS4_OE | CS5B_OE | PB0DDR | | | Bus controller | CS0 output<br>(initial setting E) | 1 | _ | _ | | | | | CS4 output | | 1 | _ | _ | | | | CS5-B output | _ | _ | 1 | | | | I/O port | PB0 output | 0 | 0 | 0 | 1 | | | | PB0 input (initial setting S) | 0 | 0 | 0 | 0 | | [Legend] Initial setting E: Initial setting in on-chip ROM disabled external extended mode Initial setting S: Initial setting in other modes #### 9.2.8 Port C ## (1) PC3/LLCAS/DQMLL The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, and the PC3DDR bit settings. | S | ett | in | α | |---|-----|----|---| | • | ••• | | - | | | | Bu | s Controller | I/O Port | |----------------|-----------------------------|----------|--------------|----------| | Module Name | Pin Function | LLCAS_OE | DQMLL_OE | PC3DDR | | Bus controller | LLCAS output* | 1 | _ | _ | | | DQMLL output* | _ | 1 | | | I/O port | PC3 output | 0 | 0 | 1 | | | PC3 input (initial setting) | 0 | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) ## (2) PC2/LUCAS/DQMLU The pin function is switched as shown below according to the combination of operating mode, EXPE bit, bus controller register, and the PC2DDR bit settings. Setting | | | Bus Controller | | I/O Port | |----------------|--------------------------------|----------------|----------|----------| | Module Name | Pin Function | LUCAS_OE | DQMLU_OE | PC2DDR | | Bus controller | LUCAS output* | 1 | _ | _ | | | DQMLU output* | | 1 | _ | | I/O port | PC2 output | 0 | 0 | 1 | | | PC2 input<br>(initial setting) | 0 | 0 | 0 | #### 9.2.9 Port D #### (1) PD7/A7, PD6/A6, PD5/A5, PD4/A4, PD3/A3, PD2/A2, PD1/A1, PD0/A0 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, and the PDnDDR bit settings. C-44:--- 0 - 44!-- -- | | | Setting | | |--------------------|-----------------------------|-----------------------------------------------------|----------| | | | | I/O Port | | <b>Module Name</b> | Pin Function | MCU Operating Mode | PDnDDR | | Bus controller | Address output | On-chip ROM disabled extended mode | _ | | | | On-chip ROM enabled extended mode | 1 | | I/O port | PDn output | Single-chip mode* | 1 | | | PDn input (initial setting) | Modes other than on-chip ROM disabled extended mode | 0 | #### [Legend] n: 0 to 7 Note: \* Address output is enabled by setting PDnDDR = 1 in external extended mode (EXPE = 1) #### 9.2.10 Port E ## (1) PE7/A15, PE6/A14, PE5/A13, PE4/A12, PE3/A11, PE2/A10, PE1/A9, PE0/A8 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, and the PEnDDR bit settings. | | | Setting | | |----------------|-----------------------------|-----------------------------------------------------|----------| | | | | I/O Port | | Module Name | Pin Function | MCU Operating Mode | PEnDDR | | Bus controller | Address output | On-chip ROM disabled extended mode | _ | | | | On-chip ROM enabled extended mode | 1 | | I/O port | PEn output | Single-chip mode* | 1 | | | PEn input (initial setting) | Modes other than on-chip ROM disabled extended mode | 0 | #### [Legend] n: 0 to 7 Note: \* Address output is enabled by setting PDnDDR = 1 in external extended mode (EXPE = 1) #### 9.2.11 Port F #### (1) PF7/A23 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF7DDR bit settings. | | | Setting | | | |----------------|-----------------------------|----------|----------|--| | MCU | | I/O Port | I/O Port | | | Operating Mode | Pin Function | A23_OE | PF7DDR | | | Bus controller | A23 output* | 1 | _ | | | I/O port | PF7 output | 0 | 1 | | | | PF7 input (initial setting) | 0 | 0 | | Note: \* Valid in external extended mode (EXPE = 1) #### (2) PF6/A22 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF6DDR bit settings. | | | Setting | | | | |----------------|-----------------------------|----------|----------|---|--| | MCU | | I/O Port | I/O Port | | | | Operating Mode | Pin Function | A22_OE | PF6DDR | | | | Bus controller | A22 output* | 1 | _ | , | | | I/O port | PF6 output | 0 | 1 | | | | | PF6 input (initial setting) | 0 | 0 | | | #### (3) PF5/A21 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF5DDR bit settings. | | | Setting | | | |----------------|-----------------------------|----------|----------|--| | MCU | | I/O Port | I/O Port | | | Operating Mode | Pin Function | A21_OE | PF5DDR | | | Bus controller | A21 output* | 1 | _ | | | I/O port | PF5 output | 0 | 1 | | | | PF5 input (initial setting) | 0 | 0 | | Note: \* Valid in external extended mode (EXPE = 1) #### (4) PF4/A20 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF4DDR bit settings. | | | | Setting | | |--------------------------------------------------------------|----------------|--------------------------------|----------|----------| | MCU | | | I/O Port | I/O Port | | Operating Mode | Module Name | Pin Function | A20_OE | PF4DDR | | On-chip ROM disabled extended mode | Bus controller | A20 output | _ | _ | | Modes other than<br>on-chip ROM<br>disabled extended<br>mode | Bus controller | A20 output* | 1 | _ | | | I/O port | PF4 output | 0 | 1 | | | | PF4 input<br>(initial setting) | 0 | 0 | #### (5) PF3/A19 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF3DDR bit settings. | | | | | Setting | |--------------------------------------------------------------|--------------------------|-----------------------------|----------|----------| | MCU | | | I/O Port | I/O Port | | Operating Mode | Module Name Pin Function | Pin Function | A19_OE | PF3DDR | | On-chip ROM disabled extended mode | Bus controller | A19 output | _ | _ | | Modes other than<br>on-chip ROM<br>disabled extended<br>mode | Bus controller | A19 output* | 1 | _ | | | I/O port | PF3 output | 0 | 1 | | | | PF3 input (initial setting) | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) #### (6) PF2/A18 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF2DDR bit settings. | | | | | Setting | | |--------------------------------------------------------------|--------------------------|-----------------------------|----------|----------|--| | MCU | | | I/O Port | I/O Port | | | Operating Mode | Module Name Pin Function | Pin Function | A18_OE | PF2DDR | | | On-chip ROM disabled extended mode | Bus controller | A18 output | _ | _ | | | Modes other than<br>on-chip ROM<br>disabled extended<br>mode | Bus controller | A18 output* | 1 | _ | | | | I/O port | PF2 output | 0 | 1 | | | | | PF2 input (initial setting) | 0 | 0 | | #### (7) PF1/A17 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF1DDR bit settings. | | | | Setting | | |------------------------------------------------|----------------------|-----------------------------|----------|----------| | MCU | | | I/O Port | I/O Port | | Operating Mode | Module Name Pin Fund | Pin Function | A17_OE | PF1DDR | | On-chip ROM disabled extended mode | Bus controller | A17 output | _ | _ | | Modes other than on-chip ROM disabled extended | Bus controller | A17 output* | 1 | _ | | | I/O port | PF1 output | 0 | 1 | | mode | | PF1 input (initial setting) | 0 | 0 | Note: \* Valid in external extended mode (EXPE = 1) #### (8) PF0/A16 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, port function control register (PFCR), and the PF0DDR bit settings. | | | | | Setting | |--------------------------------------------------------------|---------------------|-----------------------------|----------|----------| | MCU | | | I/O Port | I/O Port | | Operating Mode | Module Name Pin Fun | Pin Function | A16_OE | PF0DDR | | On-chip ROM disabled extended mode | Bus controller | A16 output | _ | _ | | Modes other than<br>on-chip ROM<br>disabled extended<br>mode | Bus controller | A16 output* | 1 | _ | | | I/O port | PF0 output | 0 | 1 | | | | PF0 input (initial setting) | 0 | 0 | #### 9.2.12 Port H ## (1) PH7/D7, PH6/D6, PH5/D5, PH4/D4, PH3/D3, PH2/D2, PH1/D1, PH0/D0 The pin function is switched as shown below according to the combination of operating mode, the EXPE bit, and the PHnDDR bit settings. Satting | | | Setting | | | |----------------|----------------------------------|--------------------|----------|--| | | | MCU Operating Mode | I/O Port | | | Module Name | Pin Function | EXPE | PHnDDR | | | Bus controller | Data I/O*<br>(initial setting E) | 1 | _ | | | I/O port | PHn output | 0 | 1 | | | | PHn input (initial setting S) | 0 | 0 | | [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode n: 0 to 7 #### 9.2.13 Port I ## (1) PI7/D15, PI6/D14, PI5/D13, PI4/D12, PI3/D11, PI2/D10, PI1/D9, PI0/D8 The pin function is switched as shown below according to the combination of operating mode, bus mode, the EXPE bit, and the PInDDR bit settings. | | | Bus Controller | I/O Port | |----------------|----------------------------------|-----------------|----------| | Module Name | Pin Function | 16-Bit Bus Mode | PInDDR | | Bus controller | Data I/O*<br>(initial setting E) | 1 | _ | | I/O port | PIn output | 0 | 1 | | | PIn input (initial setting S) | 0 | 0 | [Legend] Initial setting E: Initial setting in external extended mode Initial setting S: Initial setting in single-chip mode n: 0 to 7 #### 9.2.14 Port M #### (1) PM4 The pin function is switched as shown below according to the combination of the USB register setting and PM4DDR bit setting. | | | Setting | | | |-------------|--------------------------------|----------|----------|--| | | | USB | I/O Port | | | Module Name | Pin Function | PULLUP_E | PM4DDR | | | USB | PULLUP control output | 1 | _ | | | I/O port | PM4 output | 0 | 1 | | | | PM4 input<br>(initial setting) | 0 | 0 | | ## (2) PM3 The pin function is switched as shown below according to the combination of the PM3DDR bit setting. | | | Setting | |--------------------|-----------------------------|----------| | | | I/O Port | | <b>Module Name</b> | Pin Function | PM3DDR | | I/O port | PM3 output | 1 | | | PM3 input (initial setting) | 0 | ## (3) PM2 The pin function is switched as shown below according to the combination of the PM2DDR bit setting. | | | Setting | |--------------------|--------------------------------|----------| | | | I/O Port | | <b>Module Name</b> | Pin Function | PM2DDR | | I/O port | PM2 output | 1 | | | PM2 input<br>(initial setting) | 0 | #### (4) PM1/RxD6 The pin function is switched as shown below according to the combination of the PM1DDR bit setting. | | | Setting | |-------------|--------------------------------|----------| | | | I/O Port | | Module Name | Pin Function | PM1DDR | | I/O port | PM1 output | 1 | | | PM1 input<br>(initial setting) | 0 | ## (5) PM0/TxD6 The pin function is switched as shown below according to the combination of the SCI register setting and PM0DDR bit setting. | | | Setting | | | | | |-------------|--------------------------------|---------|----------|--|--|--| | | | SCI | I/O Port | | | | | Module Name | Pin Function | TxD6_OE | PM0DDR | | | | | SCI | TxD6 output | 1 | _ | | | | | I/O port | PM0 output | 0 | 1 | | | | | | PM0 input<br>(initial setting) | 0 | 0 | | | | Table 9.5 Available Output Signals and Settings in Each Port | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P1 | 7 | SCL0_OE | SCL0 | | ICCRA.ICE = 1 | | | 6 | DACK1A_OE | DACK1 | PFCR7.DMAS1[A,B] = 00 | DACR.AMS = 1, DMDR.DACKE = 1 | | | | SDA0_OE | SDA0 | | ICCRA.ICE = 1 | | | 5 | TEND1A_OE | TEND1 | PFCR7.DMAS1[A,B] = 00 | DMDR.TENDE = 1 | | | | SCL1_OE | SCL1 | | ICCRA.ICE = 1 | | | 4 | TxD5_OE | TxD5 | | SCR.TE = 1, IrCR.IrE = 0 | | | | IrTxD5_OE | IrTxD5 | | SCR.TE = 1, IrCR.IrE = 1 | | | | SDA1_OE | SDA1 | | ICCRA.ICE = 1 | | | 3 | _ | _ | _ | _ | | | 2 | DACK0A_OE | DACK0 | PFCR7.DMAS0[A,B] = 00 | DACR.AMS = 1, DMDR.DACKE = 1 | | | | SCK2_OE | SCK2 | | When SCMR.SMIF = 1: SCR.TE = 1 or SCR.RE = 1 while SMR.GM = 0, SCR.CKE [1, 0] = 01 or while SMR.GM = 1 When SCMR.SMIF = 0: SCR.TE = 1 or SCR.RE = 1 while SMR.C/A = 0, SCR.CKE [1, 0] = 01 or while SMR.C/A = 1, SCR.CKE 1 = 0 | | | 1 | TEND0A_OE | TEND0 | PFCR7.DMAS0[A,B] = 00 | DMDR.TENDE = 1 | | | 0 | TxD2_OE | TxD2 | | SCR.TE = 1 | | P2 | 7 | TIOCB5_OE | TIOCB5 | | TPU.TIOR5.IOB3 = 0,<br>TPU.TIOR5.IOB[1,0] = 01/10/11 | | | | PO7_OE | PO7 | | NDERL.NDER7 = 1 | | | 6 | TIOCA5_OE | TIOCA5 | | TPU.TIOR5.IOA3 = 0,<br>TPU.TIOR5.IOA[1,0] = 01/10/11 | | | | TMO1_OE | TMO1 | | TCSR.OS3,2 = 01/10/11 or<br>TCSR.OS[1,0] = 01/10/11 | | | | TxD1_OE | TxD1 | | SCR.TE = 1 | | | | PO6_OE | PO6 | | NDERL.NDER6 = 1 | | | 5 | TIOCA4_OE | TIOCA4 | | TPU.TIOR4.IOA3 = 0,<br>TPU.TIOR4.IOA[1,0] = 01/10/11 | | | | PO5_OE | PO5 | | NDERL.NDER5 = 1 | | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P2 | 4 | TIOCB4_OE | TIOCB4 | | TPU.TIOR4.IOB3 = 0,<br>TPU.TIOR4.IOB[1,0] = 01/10/11 | | | | SCK1_OE | SCK1 | | When SCMR.SMIF = 1: SCR.TE = 1 or SCR.RE = 1 while SMR.GM = 0, SCR.CKE [1, 0] = 01 or while SMR.GM = 1 When SCMR.SMIF = 0: SCR.TE = 1 or SCR.RE = 1 while SMR.C/A = 0, SCR.CKE [1, 0] = 01 or while SMR.C/A = 1, SCR.CKE 1 = 0 | | | | PO4_OE | PO4 | | NDERL.NDER4 = 1 | | | 3 | TIOCD3_OE | TIOCD3 | | TPU.TMDR.BFB = 0,<br>TPU.TIORL3.IOD3 = 0,<br>TPU.TIORL3.IOD[1,0] = 01/10/11 | | | | PO3_OE | PO3 | | NDERL.NDER3 = 1 | | | 2 | TIOCC3_OE | TIOCC3 | | TPU.TMDR.BFA = 0,<br>TPU.TIORL3.IOC3 = 0,<br>TPU.TIORL3.IOD[1,0] = 01/10/11 | | | | TMO0_OE | TMO0 | | TCSR.OS[3,2] = 01/10/11 or<br>TCSR.OS[1,0] = 01/10/11 | | | | TxD0_OE | TxD0 | | SCR.TE = 1 | | | | PO2_OE | PO2 | | NDERL.NDER2 = 1 | | | 1 | TIOCA3_OE | TIOCA3 | | TPU.TIORH3.IOA3 = 0,<br>TPU.TIORH3.IOA[1,0] = 01/10/11 | | | | PO1_OE | PO1 | | NDERL.NDER1 = 1 | | | 0 | TIOCB3_OE | TIOCB3 | | TPU.TIORH3.IOB3 = 0,<br>TPU.TIORH3.IOB[1,0] = 01/10/11 | | | | SCK0_OE | SCK0 | | When SCMR.SMIF = 1: SCR.TE = 1 or SCR.RE = 1 while SMR.GM = 0, SCR.CKE [1, 0] = 01 or while SMR.GM = 1 When SCMR.SMIF = 0: SCR.TE = 1 or SCR.RE = 1 while SMR.C/A = 0, SCR.CKE [1, 0] = 01 or while SMR.C/A = 1, SCR.CKE 1 = 0 | | | | PO0_OE | PO0 | | NDERL.NDER0 = 1 | | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|-----------------------------------------------------------------------------| | P3 | 7 | TIOCB2_OE | TIOCB2 | | TPU.TIOR2.IOB3 = 0,<br>TPU.TIOR2.IOB[1,0] = 01/10/11 | | | | PO15_OE | PO15 | | NDERH.NDER15 = 1 | | | 6 | TIOCA2_OE | TIOCA2 | | TPU.TIOR2.IOA3 = 0,<br>TPU.TIOR2.IOA[1,0] = 01/10/11 | | | | PO14_OE | PO14 | | NDERH.NDER14 = 1 | | | 5 | DACK1B_OE | DACK1 | PFCR7.DMAS1[A,B] = 01 | DACR.AMS = 1,DMDR.DACKE = 1 | | | | TIOCB1_OE | TIOCB1 | | TPU.TIOR1.IOB3 = 0,<br>TPU.TIOR1.IOB[1,0] = 01/10/11 | | | | PO13_OE | PO13 | | NDERH.NDER13 = 1 | | | 4 | TEND1B_OE | TEND1 | PFCR7.DMAS1[A,B] = 01 | DMDR.TENDE = 1 | | | | TIOCA1_OE | TIOCA1 | | TPU.TIOR1.IOA3 = 0,<br>TPU.TIOR1.IOA[1,0] = 01/10/11 | | | | PO12_OE | PO12 | | NDERH.NDER12 = 1 | | | 3 | TIOCD0_OE | TIOCD0 | | TPU.TMDR.BFB = 0,<br>TPU.TIORL0.IOD3 = 0,<br>TPU.TIORL0.IOD[1,0] = 01/10/11 | | | | PO11_OE | PO11 | | NDERH.NDER11 = 1 | | | 2 | DACK0B_OE | DACK0 | PFCR7.DMAS0[A,B] = 01 | DACR.AMS = 1,DMDR.DACKE = 1 | | | | TIOCC0_OE | TIOCC0 | | TPU.TMDR.BFA = 0,<br>TPU.TIORL0.IOC3 = 0,<br>TPU.TIORL0.IOD[1,0] = 01/10/11 | | | | PO10_OE | PO10 | | NDERH.NDER10 = 1 | | | 1 | TEND0B_OE | TEND0 | PFCR7.DMAS0[A,B] = 01 | DMDR.TENDE = 1 | | | | TIOCB0_OE | TIOCB0 | | TPU.TIORH0.IOB3 = 0,<br>TPU.TIORH0.IOB[1,0] = 01/10/11 | | | | PO9_OE | PO9 | | NDERH.NDER9 = 1 | | | 0 | TIOCA0_OE | TIOCA0 | | TPU.TIORH0.IOA3 = 0,<br>TPU.TIOH0.IOA[1,0] = 01/10/11 | | | | PO8_OE | PO8 | | NDERH.NDER8 = 1 | | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P6 | 5 | DACK3_OE | DACK3 | PFCR7.DMAS3[A,B] = 01 | DACR.AMS = 1, DMDR.DACKE = 1 | | | | TMO3_OE | ТМО3 | | TCSR.OS[3,2] = 01/10/11 or<br>TCSR.OS[1,0] = 01/10/11 | | | 4 | TEND3_OE | TEND3 | PFCR7.DMAS3[A,B] = 01 | DMDR.TENDE = 1 | | | 2 | DACK2_OE | DACK2 | PFCR7.DMAS2[A,B] = 01 | DACR.AMS = 1, DMDR.DACKE = 1 | | | | TMO2_OE | TMO2 | | TCSR.OS[3,2] = 01/10/11 or<br>TCSR.OS[1,0] = 01/10/11 | | | | SCK4_OE | SCK4 | | When SCMR.SMIF = 1: SCR.TE = 1 or SCR.RE = 1 while SMR.GM = 0, SCR.CKE [1, 0] = 01 or while SMR.GM = 1 When SCMR.SMIF = 0: SCR.TE = 1 or SCR.RE = 1 while SMR.C/A = 0, SCR.CKE [1, 0] = 01 or while SMR.C/A = 1, SCR.CKE 1 = 0 | | | 1 | TEND2_OE | TEND2 | PFCR7.DMAS2[A,B] = 01 | DMDR.TENDE = 1 | | | 0 | TxD4_OE | TxD4 | | SCR.TE = 1 | | PA | 7 | Вф_ОЕ | Вф | | PADDR.PA7DDR = 1, SCKCR.POSEL1 = 0 | | | 6 | ĀH_OE | ĀH | | SYSCR.EXPE = 1,<br>MPXCR.MPXEn (n = 7 to 3) = 1 | | | | BSB_OE | BS | PFCR2.BSS = 1 | SYSCR.EXPE = 1, PFCR2.BSE = 1 | | | | AS_OE | ĀS | | SYSCR.EXPE = 1, PFCR2.ASOE = 1 | | | 5 | RD_OE | RD | | SYSCR.EXPE = 1 | | | 4 | LUB_OE | LUB | | SYSCR.EXPE = 1, PFCR6.LHWROE = 1 or<br>SRAMCR.BCSELn = 1 | | | | LHWR_OE | LHWR | | SYSCR.EXPE = 1, PFCR6.LHWROE = 1 | | | 3 | LLB_OE | LLB | | SYSCR.EXPE = 1, SRAMCR.BCSELn = 1 | | | | LLWR_OE | LLWR | | SYSCR.EXPE = 1 | | | 1 | BACK_OE | BACK | | SYSCR.EXPE = 1,BCR1.BRLE = 1 | | | | (RD/WR)_OE | RD/WR | | SYSCR.EXPE = 1, PFCR2.REWRE = 1 or<br>SRAMCR.BCSELn = 1 | | | 0 | BSA_OE | BS | PFCR2.BSS = 0 | SYSCR.EXPE = 1, PFCR2.BSE = 1 | | | | BREQO_OE | BREQO | | SYSCR.EXPE = 1, BCR1.BRLE = 1,<br>BCR1.BREQOE = 1 | | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|-----------------------------------------------------------------------| | РВ | 7 | SD <sub>\$\phi_OE</sub> | $SD\phi$ | | MDCR.MDS7 = 1 | | | 6 | (RD/WR)-B_OE | RD/WR | PFCR2.RDWRS = 1 | SYSCR.EXPE=1, PFCR2.REWRE = 1 or<br>ASRAMCR.BCSELn = 1 | | | | CS6D_OE | CS6 | PFCR1.CS6S[A,B] = 11 | SYSCR.EXPE = 1, PFCR0.CS6E = 1 | | | 5 | CKE_OE | CKE | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1,<br>DRAMCR.DTYPE = 1, DRAMCR.OEE = 1 | | | | OE_OE | OE | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1,<br>DRAMCR.DTYPE = 0, DRAMCR.OEE = 1 | | | | CS5D_OE | CS5 | PFCR1.CS5S[A,B] = 11 | SYSCR.EXPE = 1, PFCR0.CS5E = 1 | | | 4 | WE_OE | WE | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1 | | | | CS4B_OE | CS4 | PFCR1.CS4S[A,B] = 01 | SYSCR.EXPE = 1, PFCR0.CS4E = 1 | | | 3 | CAS_OE | CAS | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1,<br>DRAMCR.DTYPE = 1 | | | | CS3A_OE | CS3 | PFCR2.CS3S = 0 | SYSCR.EXPE = 1, PFCR0.CS3E = 1 | | | | CS7A_OE | CS7 | PFCR1.CS7S[A,B] = 00 | SYSCR.EXPE = 1, PFCR0.CS7E = 1 | | | 2 | RAS_OE | RAS | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1 | | | | CS2A_OE | CS2 | PFCR2.CS2S = 0 | SYSCR.EXPE = 1, PFCR0.CS2E = 1 | | | | CS6A_OE | CS6 | PFCR1.CS6S[A,B] = 00 | SYSCR.EXPE = 1, PFCR0.CS6E = 1 | | | 1 | CS1_OE | CS1 | | SYSCR.EXPE = 1, PFCR0.CS1E = 1 | | | | CS2B_OE | CS2 | PFCR2.CS2S = 1 | SYSCR.EXPE = 1, PFCR0.CS2E = 1 | | | | CS5A_OE | CS5 | PFCR1.CS5S[A,B] = 00 | SYSCR.EXPE = 1, PFCR0.CS5E = 1 | | | | CS6B_OE | CS6 | PFCR1.CS6S[A,B] = 01 | SYSCR.EXPE = 1, PFCR0.CS6E = 1 | | | | CS7B_OE | CS7 | PFCR1.CS7S[A,B] = 01 | SYSCR.EXPE = 1, PFCR0.CS7E = 1 | | | 0 | CS0_OE | CS0 | | SYSCR.EXPE = 1, PFCR0.CS0E = 1 | | | | CS4_OE | CS4 | | SYSCR.EXPE = 1, PFCR0.CS4E = 1 | | | | CS5B_OE | CS5 | PFCR1.CS5S[A,B] = 01 | SYSCR.EXPE = 1, PFCR0.CS5E = 1 | | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |------|---|----------------------------------------|--------------------------|---------------------------------------|---------------------------------------------------------------------------------| | PC | 3 | LLCAS_OE | LLCAS | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1,<br>DRAMCR.DTYPE = 0 | | | | DQMLL_OE | DQMLL | | SYSCR.EXPE = 1, DRAMCR.DRAME = 1,<br>DRAMCR.DTYPE = 1 | | | 2 | LUCAS_OE | LUCAS | | SYSCR.EXPE = 1, ABWCR.[ABWH2,ABWL2] = x0/01, DRAMCR.DRAME = 1, DRAMCR.DTYPE = 0 | | | | DQMLU_OE | DQMLU | | SYSCR.EXPE = 1, ABWCR.[ABWH2,ABWL2] = x0/01, DRAMCR.DRAME = 1, DRAMCR.DTYPE = 1 | | PD | 7 | A7_OE | A7 | | SYSCR.EXPE = 1, PDDDR.PD7DDR = 1 | | | 6 | A6_OE | A6 | | SYSCR.EXPE = 1, PDDDR.PD6DDR = 1 | | | 5 | A5_OE | A5 | | SYSCR.EXPE = 1, PDDDR.PD5DDR = 1 | | | 4 | A4_OE | A4 | | SYSCR.EXPE = 1, PDDDR.PD4DDR = 1 | | | 3 | A3_OE | А3 | | SYSCR.EXPE = 1, PDDDR.PD3DDR = 1 | | | 2 | A2_OE | A2 | | SYSCR.EXPE = 1, PDDDR.PD2DDR = 1 | | | 1 | A1_OE | A1 | | SYSCR.EXPE = 1, PDDDR.PD1DDR = 1 | | | 0 | A0_OE | A0 | | SYSCR.EXPE = 1, PDDDR.PD0DDR = 1 | | PE | 7 | A15_OE | A15 | | SYSCR.EXPE = 1, PDDDR.PE7DDR = 1 | | | 6 | A14_OE | A14 | | SYSCR.EXPE = 1, PDDDR.PE6DDR = 1 | | | 5 | A13_OE | A13 | | SYSCR.EXPE = 1, PDDDR.PE5DDR = 1 | | | 4 | A12_OE | A12 | | SYSCR.EXPE = 1, PDDDR.PE4DDR = 1 | | | 3 | A11_OE | A11 | | SYSCR.EXPE = 1, PDDDR.PE3DDR = 1 | | | 2 | A10_OE | A10 | | SYSCR.EXPE = 1, PDDDR.PE2DDR = 1 | | | 1 | A9_OE | A9 | | SYSCR.EXPE = 1, PDDDR.PE1DDR = 1 | | | 0 | A8_OE | A8 | | SYSCR.EXPE = 1, PDDDR.PE0DDR = 1 | | 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | Port | | Output<br>Specification<br>Signal Name | Output<br>Signal<br>Name | Signal Selection<br>Register Settings | Peripheral Module Settings | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|----------------------------------------|--------------------------|---------------------------------------|--------------------------------------| | 5 A21_OE A21 SYSCR.EXPE = 1, PFCR4.A21E = 1 4 A20_OE A20 SYSCR.EXPE = 1, PFCR4.A20E = 1 3 A19_OE A19 SYSCR.EXPE = 1, PFCR4.A19E = 1 2 A18_OE A18 SYSCR.EXPE = 1, PFCR4.A18E = 1 1 A17_OE A17 SYSCR.EXPE = 1, PFCR4.A16E = 1 0 A16_OE A16 SYSCR.EXPE = 1, PFCR4.A16E = 1 PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 4 D4_E SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 1 D1_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H, | PF | 7 | A23_OE | A23 | | SYSCR.EXPE = 1, PFCR4.A23E = 1 | | 4 A20_OE A20 SYSCR.EXPE = 1, PFCR4.A20E = 1 3 A19_OE A19 SYSCR.EXPE = 1, PFCR4.A19E = 1 2 A18_OE A18 SYSCR.EXPE = 1, PFCR4.A19E = 1 1 A17_OE A17 SYSCR.EXPE = 1, PFCR4.A16E = 1 0 A16_OE A16 SYSCR.EXPE = 1, PFCR4.A16E = 1 PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 PI 7 D15_E D15 SYSCR.EXPE = 1 5 D14_E D14 SYSCR.EXPE = 1 6 D14_E D14 SYSCR.EXPE = 1 7 D15_E D15 SYSCR.EXPE = 1 8 SYSCR.EXPE = 1 9 SYSCR.EXPE = 1 9 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 6 | A22_OE | A22 | | SYSCR.EXPE = 1, PFCR4.A22E = 1 | | 3 | | 5 | A21_OE | A21 | | SYSCR.EXPE = 1, PFCR4.A21E = 1 | | 2 A18_OE A18 SYSCR.EXPE = 1, PFCR4.A18E = 1 1 A17_OE A17 SYSCR.EXPE = 1, PFCR4.A17E = 1 0 A16_OE A16 SYSCR.EXPE = 1, PFCR4.A16E = 1 PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 1 D4_E D4 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 7 D15_E D15 SYSCR.EXPE = 1 1 D14_E D14 SYSCR.EXPE = 1 1 D15_E D15 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 3 D1_E D1 SYSCR.EXPE = 1 4 D1_E D1 SYSCR.EXPE = 1 5 D13_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 7 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 4 | A20_OE | A20 | | SYSCR.EXPE = 1, PFCR4.A20E = 1 | | 1 A17_OE A17 SYSCR.EXPE = 1, PFCR4.A17E = 1 0 A16_OE A16 SYSCR.EXPE = 1, PFCR4.A16E = 1 PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 4 D4_E D4 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — 1 — <td< th=""><td></td><td>3</td><td>A19_OE</td><td>A19</td><td></td><td>SYSCR.EXPE = 1, PFCR4.A19E = 1</td></td<> | | 3 | A19_OE | A19 | | SYSCR.EXPE = 1, PFCR4.A19E = 1 | | 0 A16_OE A16 SYSCR.EXPE = 1, PFCR4.A16E = 1 PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 4 D4_E D4 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — 1 — — — 2 — — — | | 2 | A18_OE | A18 | | SYSCR.EXPE = 1, PFCR4.A18E = 1 | | PH 7 D7_E D7 SYSCR.EXPE = 1 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 4 D4_E D4 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 6 D14_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 7 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 1 | A17_OE | A17 | | SYSCR.EXPE = 1, PFCR4.A17E = 1 | | 6 D6_E D6 SYSCR.EXPE = 1 5 D5_E D5 SYSCR.EXPE = 1 4 D4_E D4 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 5 D13_E D14 SYSCR.EXPE = 1 5 D14_E D14 SYSCR.EXPE = 1 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 0 | A16_OE | A16 | | SYSCR.EXPE = 1, PFCR4.A16E = 1 | | D5_E D5 SYSCR.EXPE = 1 | PH | 7 | D7_E | D7 | | SYSCR.EXPE = 1 | | 4 D4_E D4 SYSCR.EXPE = 1 3 D3_E D3 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 - - - 2 - - - - 1 - - - - 2 - - - - 3 - - - - 4 - - | | 6 | D6_E | D6 | | SYSCR.EXPE = 1 | | 3 D3_E D2 SYSCR.EXPE = 1 2 D2_E D2 SYSCR.EXPE = 1 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 7 D15_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 | | 5 | D5_E | D5 | | SYSCR.EXPE = 1 | | 2 D2_E D2 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 0 D1_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 4 | D4_E | D4 | | SYSCR.EXPE = 1 | | 1 D1_E D1 SYSCR.EXPE = 1 0 D0_E D0 SYSCR.EXPE = 1 PI 7 D15_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 3 | D3_E | D3 | | SYSCR.EXPE = 1 | | DO_E DO SYSCR.EXPE = 1 | | 2 | D2_E | D2 | | SYSCR.EXPE = 1 | | PI 7 D15_E D15 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — 2 — — — 2 — — — 1 — — — | | 1 | D1_E | D1 | | SYSCR.EXPE = 1 | | 6 D14_E D14 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 0 | D0_E | D0 | | SYSCR.EXPE = 1 | | 5 D13_E D13 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — 2 — — — 1 — — — 1 — — — | PI | 7 | D15_E | D15 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 4 D12_E D12 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 6 | D14_E | D14 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 3 D11_E D11 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — — — — — — — — — — — — — — — — | | 5 | D13_E | D13 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 2 D10_E D10 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — 3 — — — 2 — — — 1 — — — | | 4 | D12_E | D12 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 1 D9_E D9 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — 3 — — — 2 — — — 1 — — — | | 3 | D11_E | D11 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 0 D8_E D8 SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 PM 4 — — — 3 — — — 2 — — — 1 — — — | | 2 | D10_E | D10 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | PM 4 — — — — — — — — — — — — — — — — — — | | 1 | D9_E | D9 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 3 — — 2 — — 1 — — — | | 0 | D8_E | D8 | | SYSCR.EXPE = 1, ABWCR.ABW[H,L]n = 01 | | 2 — — — — —<br>1 — — — — | PM | 4 | _ | _ | <del>_</del> | _ | | 1 | | 3 | _ | _ | _ | _ | | · | | 2 | _ | | _ | _ | | 0 TxD6_OE TxD6 SCR.TE = 1 | | 1 | _ | _ | _ | _ | | | | 0 | TxD6_OE | TxD6 | | SCR.TE = 1 | #### 9.3 Port Function Controller The port function controller controls the I/O ports. The port function controller incorporates the following registers. - Port function control register 0 (PFCR0) - Port function control register 1 (PFCR1) - Port function control register 2 (PFCR2) - Port function control register 4 (PFCR4) - Port function control register 6 (PFCR6) - Port function control register 7 (PFCR7) - Port function control register 9 (PFCR9) - Port function control register B (PFCRB) - Port function control register C (PFCRC) #### 9.3.1 Port Function Control Register 0 (PFCR0) PFCR0 enables/disables the $\overline{CS}$ output. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------------| | Bit Name | CS7E | CS6E | CS5E | CS4E | CS3E | CS2E | CS1E | CS0E | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Undefined* | Note: \* 1 in external extended mode; 0 in other modes. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|-------------------------------------------------| | 7 | CS7E | 0 | R/W | CS7 to CS0 Enable | | 6 | CS6E | 0 | R/W | These bits enable/disable the corresponding CSn | | 5 | CS5E | 0 | R/W | output. | | 4 | CS4E | 0 | R/W | O: Pin functions as I/O port | | 3 | CS3E | 0 | R/W | 1: Pin functions as CSn output pin | | 2 | CS2E | 0 | R/W | (n = 7 to 0) | | 1 | CS1E | 0 | R/W | | | 0 | CS0E | Undefined | I* R/W | | | | | | | | Note: \* 1 in external extended mode, 0 in other modes. # 9.3.2 Port Function Control Register 1 (PFCR1) PFCR1 selects the $\overline{\text{CS}}$ output pins. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | CS7SA | CS7SB | CS6SA | CS6SB | CS5SA | CS5SB | CS4SA | CS4SB | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | Initial | | | |----------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit Name | Value | R/W | Description | | CS7SA* | 0 | R/W | CS7 Output Pin Select | | CS7SB* | 0 | R/W | Selects the output pin for $\overline{CS7}$ when $\overline{CS7}$ output is enabled (CS7E = 1) | | | | | 00: Specifies pin PB3 as CS7-A output | | | | | 01: Specifies pin PB1 as CS7-B output | | | | | 10: Setting prohibited | | | | | 11: Setting prohibited | | CS6SA* | 0 | R/W | CS6 Output Pin Select | | CS6SB* | 0 | R/W | Selects the output pin for $\overline{\text{CS6}}$ when $\overline{\text{CS6}}$ output is enabled (CS6E = 1) | | | | | 00: Specifies pin PB2 as CS6-A output | | | | | 01: Specifies pin PB1 as CS6-B output | | | | | 10: Setting prohibited | | | | | 11: Specifies pin PB6 as CS6-D output | | CS5SA* | 0 | R/W | CS5 Output Pin Select | | CS5SB* | 0 | R/W | Selects the output pin for $\overline{CS5}$ when $\overline{CS5}$ output is enabled (CS5E = 1) | | | | | 00: Specifies pin PB1 as CS5-A output | | | | | 01: Specifies pin PB0 as CS5-B output | | | | | 10: Setting prohibited | | | | | 11: Specifies pin PB5 as CS5-D output | | | CS7SA*<br>CS7SB*<br>CS6SA*<br>CS6SB* | Bit Name Value CS7SA* 0 CS7SB* 0 CS6SA* 0 CS6SB* 0 CS5SA* 0 | Bit Name Value R/W CS7SA* 0 R/W CS7SB* 0 R/W CS6SA* 0 R/W CS6SB* 0 R/W | | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | CS4SA* | 0 | R/W | CS4 Output Pin Select | | 0 | CS4SB* | 0 | R/W | Selects the output pin for $\overline{CS4}$ when $\overline{CS4}$ output is enabled (CS4E = 1) | | | | | | 00: Specifies pin PB1 as CS4-A output | | | | | | 01: Specifies pin PB0 as CS4-B output | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | Note: \* If multiple $\overline{CS}$ outputs are specified to a single pin according to the $\overline{CSn}$ output pin select bits (n = 4 to 7), multiple $\overline{CS}$ signals are output from the pin. For details, see section 6.5.3, Chip Select Signals. #### 9.3.3 Port Function Control Register 2 (PFCR2) PFCR2 selects the $\overline{\text{CS}}$ output pin, enables/disables bus control I/O, and selects the bus control I/O pins. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|------|-----|-----|-------|-------|------|---| | Bit Name | _ | CS2S | BSS | BSE | RDWRS | RDWRE | ASOE | _ | | | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 6 | CS2S*1 | 0 | R/W | CS2 Output Pin Select | | | | | | Selects the output pin for $\overline{CS2}$ when $\overline{CS2}$ output is enabled (CS2E = 1) | | | | | | 0: Specifies pin PB2 as CS2-A output pin | | | | | | 1: Specifies pin PB1 as CS2-B output pin | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------| | 5 | BSS | 0 | R/W | BS Output Pin Select | | | | | | Selects the BS output pin | | | | | | 0: Specifies pin PA0 as BS-A output pin | | | | | | 1: Specifies pin PA6 as BS-B output pin | | 4 | BSE | 0 | R/W | BS Output Enable | | | | | | Enables/disables the BS output | | | | | | 0: Disables the $\overline{\rm BS}$ output | | | | | | 1: Enables the BS output | | 3 | RDWRS*2 | 0 | R/W | RD/WR Output Pin Select | | | | | | Selects the output pin for RD/WR | | | | | | 0: Specifies pin PA1 as RD/WR-A output pin | | | | | | 1: Specifies pin PB6 as RD/WR-B output pin | | 2 | RDWRE*2 | 0 | R/W | RD/WR Output Enable | | | | | | Enables/disables the RD/ $\overline{\text{WR}}$ output | | | | | | 0: Disables the RD/WR output | | | | | | 1: Enables the RD/WR output | | 1 | ASOE | 1 | R/W | AS Output Enable | | | | | | Enables/disables the $\overline{\rm AS}$ output | | | | | | 0: Specifies pin PA6 as I/O port | | | | | | 1: Specifies pin PA6 as AS output pin | | 0 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | Notes: 1. If multiple $\overline{CS}$ outputs are specified to a single pin according to the $\overline{CSn}$ output pin select bit (n = 2), multiple $\overline{CS}$ signals are output from the pin. For details, see section 6.5.3, Chip Select Signals. 2. If an area is specified as a byte control SDRAM space, the pin functions as RD/WR output regardless of the RDWRE bit value. # 9.3.4 Port Function Control Register 4 (PFCR4) PFCR4 enables/disables the address output. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | A23E | A22E | A21E | A20E | A19E | A18E | A17E | A16E | | Initial Value | 0 | 0 | 0 | 0/1* | 0/1* | 0/1* | 0/1* | 0/1* | | R/W | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | A23E | 0 | R/W | Address A23 Enable | | | | | | Enables/disables the address output (A23) | | | | | | 0: Disables the A23 output | | | | | | 1: Enables the A23 output | | 6 | A22E | 0 | R/W | Address A22 Enable | | | | | | Enables/disables the address output (A22) | | | | | | 0: Disables the A22 output | | | | | | 1: Enables the A22 output | | 5 | A21E | 0 | R/W | Address A21 Enable | | | | | | Enables/disables the address output (A21) | | | | | | 0: Disables the A21 output | | | | | | 1: Enables the A21 output | | 4 | A20E | 0/1* | R/W | Address A20 Enable | | | | | | Enables/disables the address output (A20) | | | | | | 0: Disables the A20 output | | | | | | 1: Enables the A20 output | | 3 | A19E | 0/1* | R/W | Address A19 Enable | | | | | | Enables/disables the address output (A19) | | | | | | 0: Disables the A19 output | | | | | | 1: Enables the A19 output | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-------|-----------|------------------|----------|----------------------------------------------------------------------------------------------------| | 2 | A18E | 0/1* | R/W | Address A18 Enable | | | | | | Enables/disables the address output (A18) | | | | | | 0: Disables the A18 output | | | | | | 1: Enables the A18 output | | 1 | A17E | 0/1* | R/W | Address A17 Enable | | | | | | Enables/disables the address output (A17) | | | | | | 0: Disables the A17 output | | | | | | 1: Enables the A17 output | | 0 | A16E | 0/1* | R/W | Address A16 Enable | | | | | | Enables/disables the address output (A16) | | | | | | 0: Disables the A16 output | | | | | | 1: Enables the A16 output | | Note: | * When ex | ternal extend | ded mode | : Initial value is 1, reserved. This bit is always read as 1. The write value should always be 1. | | | When ot | her modes: | | Initial value is 1, enable setting. | # 9.3.5 Port Function Control Register 6 (PFCR6) PFCR6 selects the TPU clock input pin. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|--------|-----|---|-------|-----|-----|-----| | Bit Name | _ | LHWROE | _ | _ | TCLKS | _ | _ | _ | | Initial Value | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------| | 7 | _ | 1 | R/W | Reserved | | | | · | | This bit is always read as 1. The write value should always be 1. | | 6 | LHWROE | 1 | R/W | LHWR Output Enable | | | | | | Enables/disables $\overline{\text{LHWR}}$ output (valid in external extended mode). | | | | | | 0: Specifies pin PA4 as I/O port | | | | | | 1: Specifies pin PA4 as LHWR output pin | | 5 | _ | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 4 | _ | 0 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 3 | TCLKS | 0 | R/W | TPU External Clock Input Pin Select | | | | | | Selects the TPU external clock input pins. | | | | | | 0: Specifies pins P32, P33, P35, and P37 as external clock input pins. | | | | | | <ol> <li>Specifies pins P14 to P17 as external clock input<br/>pins.</li> </ol> | | 2 to 0 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | # 9.3.6 Port Function Control Register 7 (PFCR7) PFCR7 selects the DMAC I/O pins (\overline{DREQ}, \overline{DACK}, and \overline{TEND}). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | DMAS3A | DMAS3B | DMAS2A | DMAS2B | DMAS1A | DMAS1B | DMAS0A | DMAS0B | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | DMAS3A | 0 | R/W | DMAC control pin select | | 6 | DMAS3B | 0 | R/W | Selects the I/O port to control DMAC_3. | | | | | | 00: Setting prohibited | | | | | | 01: Specifies pins P63 to P65 as DMAC control pins | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | 5 | DMAS2A | 0 | R/W | DMAC control pin select | | 4 | DMAS2B | 0 | R/W | Selects the I/O port to control DMAC_2. | | | | | | 00: Setting prohibited | | | | | | 01: Specifies pins P60 to P62 as DMAC control pins | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | 3 | DMAS1A | 0 | R/W | DMAC control pin select | | 2 | DMAS1B | 0 | R/W | Selects the I/O port to control DMAC_1. | | | | | | 00: Specifies pins P14 to P16 as DMAC control pins | | | | | | 01: Specifies pins P33 to P35 as DMAC control pins | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | 1 | DMAS0A | 0 | R/W | DMAC control pin select | | 0 | DMAS0B | 0 | R/W | Selects the I/O port to control DMAC_0. | | | | | | 00: Specifies pins P10 to P12 as DMAC control pins | | | | | | 01: Specifies pins P30 to P32 as DMAC control pins | | | | | | 10: Setting prohibited | | | | | | 11: Setting prohibited | | | | | | | # 9.3.7 Port Function Control Register 9 (PFCR9) PFCR9 selects the multiple functions for the TPU I/O pins. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|---------|---------|--------|--------|---------|---------| | Bit Name | TPUMS5 | TPUMS4 | TPUMS3A | TPUMS3B | TPUMS2 | TPUMS1 | TPUMS0A | TPUMS0B | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | TPUMS5 | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA5 function | | | | | | 0: Specifies pin P26 as output compare output and input capture | | | | | | Specifies P27 as input capture input and P26 as output compare | | 6 | TPUMS4 | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA4 function | | | | | | Specifies P25 as output compare output and input capture | | | | | | Specifies P24 as input capture input and P25 as output compare | | 5 | TPUMS3A | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA3 function | | | | | | Specifies P21 as output compare output and input capture | | | | | | Specifies P20 as input capture input and P21 as output compare | | 4 | TPUMS3B | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCC3 function | | | | | | Specifies P22 as output compare output and input capture | | | | | | Specifies P23 as input capture input and P22 as output compare | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | TPUMS2 | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA2 function | | | | | | Specifies P36 as output compare output and input capture | | | | | | Specifies P37 as input capture input and P36 as output compare | | 2 | TPUMS1 | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA1 function | | | | | | Specifies P34 as output compare output and input capture | | | | | | Specifies P35 as input capture input and P34 as output compare | | 1 | TPUMS0A | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCA0 function | | | | | | Specifies P30 as output compare output and input capture | | | | | | Specifies P31 as input capture input and P30 as output compare | | 0 | TPUMS0B | 0 | R/W | TPU I/O Pin Multiplex Function Select | | | | | | Selects TIOCC0 function | | | | | | Specifies P32 as output compare output and input capture | | | | | | Specifies P33 as input capture input and P32 as output compare | # 9.3.8 Port Function Control Register B (PFCRB) PFCRB selects the input pins for $\overline{IRQ11}$ to $\overline{IRQ8}$ . | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-------|-------|------|------| | Bit Name | _ | _ | _ | _ | ITS11 | ITS10 | ITS9 | ITS8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |--------|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | ITS11 | 0 | R/W | IRQ11 Pin Select | | | | | | Selects an input pin for IRQ11. | | | | | | 0: Selects pin P23 as IRQ11-A input | | | | | | 1: Selects pin P63 as IRQ11-B input | | 2 | ITS10 | 0 | R/W | ĪRQ10 Pin Select | | | | | | Selects an input pin for IRQ10. | | | | | | 0: Selects pin P22 as IRQ10-A input | | | | | | 1: Selects pin P62 as IRQ10-B input | | 1 | ITS9 | 0 | R/W | IRQ9 Pin Select | | | | | | Selects an input pin for IRQ9. | | | | | | 0: Selects pin P21 as IRQ9-A input | | | | | | 1: Selects pin P61 as IRQ9-B input | | 0 | ITS8 | 0 | R/W | ĪRQ8 Pin Select | | | | | | Selects an input pin for IRQ8. | | | | | | 0: Selects pin P20 as IRQ8-A input | | | | | | 1: Selects pin P60 as IRQ8-B input | # 9.3.9 Port Function Control Register C (PFCRC) PFCRC selects input pins for $\overline{IRQ7}$ to $\overline{IRQ0}$ . | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | ITS7 | ITS6 | ITS5 | ITS4 | ITS3 | ITS2 | ITS1 | ITS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |-----|----------|---------|-----|------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | ITS7 | 0 | R/W | IRQ7 Pin Select | | | | | | Selects an input pin for IRQ7. | | | | | | 0: Selects pin P17 as IRQ7-A input | | | | | | 1: Selects pin P57 as IRQ7-B input | | 6 | ITS6 | 0 | R/W | ĪRQ6 Pin Select | | | | | | Selects an input pin for IRQ6. | | | | | | 0: Selects pin P16 as IRQ6-A input | | | | | | 1: Selects pin P56 as IRQ6-B input | | 5 | ITS5 | 0 | R/W | ĪRQ5 Pin Select | | | | | | Selects an input pin for IRQ5. | | | | | | 0: Selects pin P15 as IRQ5-A input | | | | | | 1: Selects pin P55 as IRQ5-B input | | 4 | ITS4 | 0 | R/W | IRQ4 Pin Select | | | | | | Selects an input pin for IRQ4. | | | | | | 0: Selects pin P14 as IRQ4-A input | | | | | | 1: Selects pin P54 as IRQ4-B input | | 3 | ITS3 | 0 | R/W | ĪRQ3 Pin Select | | | | | | Selects an input pin for IRQ3. | | | | | | 0: Selects pin P13 as IRQ3-A input | | | | | | 1: Selects pin P53 as IRQ3-B input | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 | ITS2 | 0 | R/W | IRQ2 Pin Select | | | | | | Selects an input pin for IRQ2. | | | | | | 0: Selects pin P12 as IRQ2-A input | | | | | | 1: Selects pin P52 as IRQ2-B input | | 1 | ITS1 | 0 | R/W | IRQ1 Pin Select | | | | | | Selects an input pin for IRQ1. | | | | | | 0: Selects pin P11 as IRQ1-A input | | | | | | 1: Selects pin P51 as IRQ1-B input | | 0 | ITS0 | 0 | R/W | IRQ0 Pin Select | | | | | | Selects an input pin for $\overline{\text{IRQ0}}$ . | | | | | | 0: Selects pin P10 as IRQ0-A input | | | | | | 1: Selects pin P50 as IRQ0-B input | # 9.4 Usage Notes ## 9.4.1 Notes on Input Buffer Control Register (ICR) Setting - 1. When the ICR setting is changed, the LSI may malfunction due to an edge occurred internally according to the pin state. Before changing the ICR setting, fix the pin state high or disable the input function corresponding to the pin by the on-chip peripheral module settings. - 2. If an input is enabled by setting ICR while multiple input functions are assigned to the pin, the pin state is reflected in all the inputs. Care must be taken for each module settings for unused input functions. - 3. When a pin is used as an output, data to be output from the pin will be latched as the pin state if the input function corresponding to the pin is enabled. To use the pin as an output, disable the input function for the pin by setting ICR. #### 9.4.2 Notes on Port Function Control Register (PFCR) Settings - Port function controller controls the I/O port. Before enabling a port function, select the input/output destination. - 2. When changing input pins, this LSI may malfunction due to the internal edge generated by the pin level difference before and after the change. - To change input pins, the following procedure must be performed. - A. Disable the input function by the corresponding on-chip peripheral module settings - B. Select another input pin by PFCR - C. Enable its input function by the corresponding on-chip peripheral module settings - 3. If a pin function has both a select bit that modifies the input/output destination and an enable bit that enables the pin function, first specify the input/output destination by the selection bit and then enable the pin function by the enable bit. # Section 10 16-Bit Timer Pulse Unit (TPU) This LSI has an on-chip 16-bit timer pulse unit (TPU) that comprises six 16-bit timer channels. Tables 10.1 lists the 16-bit timer unit functions and figure 10.1 is a block diagram. #### 10.1 Features - Maximum 16-pulse input/output - Selection of eight counter input clocks for each channel - The following operations can be set for each channel: - Waveform output at compare match - Input capture function - Counter clear operation - Synchronous operations: - Multiple timer counters (TCNT) can be written to simultaneously - Simultaneous clearing by compare match and input capture possible - Simultaneous input/output for registers possible by counter synchronous operation - Maximum of 15-phase PWM output possible by combination with synchronous operation - Buffer operation settable for channels 0 and 3 - Phase counting mode settable independently for each of channels 1, 2, 4, and 5 - Cascaded operation - Fast access via internal 16-bit bus - 26 interrupt sources - Automatic transfer of register data - Programmable pulse generator (PPG) output trigger can be generated - Conversion start trigger for the A/D converter can be generated - Module stop state specifiable **Table 10.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |----------------------------|------------------------|-----------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------| | Count cloc | k | P\psi/1 P\psi/4 P\psi/16 P\psi/64 TCLKA TCLKB TCLKC TCLKD | Pφ/1<br>Pφ/4<br>Pφ/16<br>Pφ/64<br>Pφ/256<br>TCLKA<br>TCLKB<br>TCNT2 | Pφ/1<br>Pφ/4<br>Pφ/16<br>Pφ/64<br>Pφ/1024<br>TCLKA<br>TCLKB<br>TCLKC | Pφ/1<br>Pφ/4<br>Pφ/16<br>Pφ/64<br>Pφ/256<br>Pφ/1024<br>Pφ/4096<br>TCLKA | Pφ/1<br>Pφ/4<br>Pφ/16<br>Pφ/64<br>Pφ/1024<br>TCLKA<br>TCLKC<br>TCNT5 | Pφ/1<br>Pφ/4<br>Pφ/16<br>Pφ/64<br>Pφ/256<br>TCLKA<br>TCLKC<br>TCLKD | | General re<br>(TGR) | gisters | TGRA_0<br>TGRB_0 | TGRA_1<br>TGRB_1 | TGRA_2<br>TGRB_2 | TGRA_3<br>TGRB_3 | TGRA_4<br>TGRB_4 | TGRA_5<br>TGRB_5 | | General re<br>buffer regis | | TGRC_0<br>TGRD_0 | _ | _ | TGRC_3<br>TGRD_3 | _ | _ | | I/O pins | I/O pins | | TIOCA1<br>TIOCB1 | TIOCA2<br>TIOCB2 | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | TIOCA4<br>TIOCB4 | TIOCA5<br>TIOCB5 | | Counter cle | Counter clear function | | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Compare | 0 output | 0 | 0 | 0 | 0 | 0 | 0 | | match<br>output | 1 output | 0 | 0 | 0 | 0 | 0 | 0 | | output | Toggle output | 0 | 0 | 0 | 0 | 0 | 0 | | Input captu | ure function | 0 | 0 | 0 | 0 | 0 | 0 | | Synchrono operation | ous | 0 | 0 | 0 | 0 | 0 | 0 | | PWM mod | PWM mode | | 0 | 0 | 0 | 0 | 0 | | Phase cou | Phase counting mode | | 0 | 0 | _ | 0 | 0 | | Buffer operation | | 0 | | | 0 | | | | DTC activation | | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Item | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |-----------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------| | DMAC activation | TGRA_0<br>compare<br>match or<br>input<br>capture | TGRA_1<br>compare<br>match or<br>input<br>capture | TGRA_2<br>compare<br>match or<br>input<br>capture | TGRA_3<br>compare<br>match or<br>input<br>capture | TGRA_4<br>compare<br>match or<br>input<br>capture | TGRA_5<br>compare<br>match or<br>input<br>capture | | A/D converter trigger | TGRA_0<br>compare<br>match or<br>input<br>capture | TGRA_1<br>compare<br>match or<br>input<br>capture | TGRA_2<br>compare<br>match or<br>input<br>capture | TGRA_3<br>compare<br>match or<br>input<br>capture | TGRA_4<br>compare<br>match or<br>input<br>capture | TGRA_5<br>compare<br>match or<br>input<br>capture | | PPG trigger | TGRA_0/<br>TGRB_0<br>compare<br>match or<br>input<br>capture | TGRA_1/<br>TGRB_1<br>compare<br>match or<br>input<br>capture | TGRA_2/<br>TGRB_2<br>compare<br>match or<br>input<br>capture | TGRA_3/<br>TGRB_3<br>compare<br>match or<br>input<br>capture | _ | _ | | Interrupt sources | 5 sources | 4 sources | 4 sources | 5 sources | 4 sources | 4 sources | | | Compare<br>match or<br>input<br>capture 0A | Compare<br>match or<br>input<br>capture 1A | Compare<br>match or<br>input<br>capture 2A | Compare<br>match or<br>input<br>capture 3A | Compare<br>match or<br>input<br>capture 4A | Compare<br>match or<br>input<br>capture 5A | | | Compare<br>match or<br>input<br>capture 0B | Compare<br>match or<br>input<br>capture 1B | Compare<br>match or<br>input<br>capture 2B | Compare<br>match or<br>input<br>capture 3B | Compare<br>match or<br>input<br>capture 4B | Compare<br>match or<br>input<br>capture 5B | | | Compare<br>match or<br>input<br>capture 0C | Overflow<br>Underflow | Overflow<br>Underflow | Compare<br>match or<br>input<br>capture 3C | Overflow<br>Underflow | Overflow<br>Underflow | | | Compare<br>match or<br>input<br>capture 0D | | | Compare<br>match or<br>input<br>capture 3D | | | | | Overflow | | | Overflow | | | O: Possible --: Not possible Figure 10.1 Block Diagram of TPU # 10.2 Input/Output Pins Table 10.2 shows TPU pin configurations. **Table 10.2 Pin Configuration** | Channel | Symbol | I/O | Function | |---------|--------|-------|-----------------------------------------------------------------| | All | TCLKA | Input | External clock A input pin | | | | | (Channel 1 and 5 phase counting mode A phase input) | | | TCLKB | Input | External clock B input pin | | | | | (Channel 1 and 5 phase counting mode B phase input) | | | TCLKC | Input | External clock C input pin | | | | | (Channel 2 and 4 phase counting mode A phase input) | | | TCLKD | Input | External clock D input pin | | | | | (Channel 2 and 4 phase counting mode B phase input) | | 0 | TIOCA0 | I/O | TGRA_0 input capture input/output compare output/PWM output pin | | | TIOCB0 | I/O | TGRB_0 input capture input/output compare output/PWM output pin | | | TIOCC0 | I/O | TGRC_0 input capture input/output compare output/PWM output pin | | | TIOCD0 | I/O | TGRD_0 input capture input/output compare output/PWM output pin | | 1 | TIOCA1 | I/O | TGRA_1 input capture input/output compare output/PWM output pin | | | TIOCB1 | I/O | TGRB_1 input capture input/output compare output/PWM output pin | | 2 | TIOCA2 | I/O | TGRA_2 input capture input/output compare output/PWM output pin | | | TIOCB2 | I/O | TGRB_2 input capture input/output compare output/PWM output pin | | 3 | TIOCA3 | I/O | TGRA_3 input capture input/output compare output/PWM output pin | | | TIOCB3 | I/O | TGRB_3 input capture input/output compare output/PWM output pin | | | TIOCC3 | I/O | TGRC_3 input capture input/output compare output/PWM output pin | | | TIOCD3 | I/O | TGRD_3 input capture input/output compare output/PWM output pin | | 4 | TIOCA4 | I/O | TGRA_4 input capture input/output compare output/PWM output pin | | | TIOCB4 | I/O | TGRB_4 input capture input/output compare output/PWM output pin | | 5 | TIOCA5 | I/O | TGRA_5 input capture input/output compare output/PWM output pin | | | TIOCB5 | I/O | TGRB_5 input capture input/output compare output/PWM output pin | # 10.3 Register Descriptions The TPU has the following registers in each channel. - Channel 0 - Timer control register\_0 (TCR\_0) - Timer mode register\_0 (TMDR\_0) - Timer I/O control register H\_0 (TIORH\_0) - Timer I/O control register L\_0 (TIORL\_0) - Timer interrupt enable register\_0 (TIER\_0) - Timer status register\_0 (TSR\_0) - Timer counter\_0 (TCNT\_0) - Timer general register A\_0 (TGRA\_0) - Timer general register B\_0 (TGRB\_0) - Timer general register C\_0 (TGRC\_0) - Timer general register D\_0 (TGRD\_0) - Channel 1 - Timer control register\_1 (TCR\_1) - Timer mode register\_1 (TMDR\_1) - Timer I/O control register \_1 (TIOR\_1) - Timer interrupt enable register\_1 (TIER\_1) - Timer status register\_1 (TSR\_1) - Timer counter\_1 (TCNT\_1) - Timer general register A\_1 (TGRA\_1) - Timer general register B\_1 (TGRB\_1) - Channel 2 - Timer control register\_2 (TCR\_2) - Timer mode register\_2 (TMDR\_2) - Timer I/O control register\_2 (TIOR\_2) - Timer interrupt enable register\_2 (TIER\_2) - Timer status register\_2 (TSR\_2) - Timer counter\_2 (TCNT\_2) - Timer general register A\_2 (TGRA\_2) - Timer general register B\_2 (TGRB\_2) #### Channel 3 - Timer control register\_3 (TCR\_3) - Timer mode register\_3 (TMDR\_3) - Timer I/O control register H\_3 (TIORH\_3) - Timer I/O control register L\_3 (TIORL\_3) - Timer interrupt enable register\_3 (TIER\_3) - Timer status register\_3 (TSR\_3) - Timer counter\_3 (TCNT\_3) - Timer general register A\_3 (TGRA\_3) - Timer general register B\_3 (TGRB\_3) - Timer general register C\_3 (TGRC\_3) - Timer general register D\_3 (TGRD\_3) #### Channel 4 - Timer control register\_4 (TCR\_4) - Timer mode register\_4 (TMDR\_4) - Timer I/O control register \_4 (TIOR\_4) - Timer interrupt enable register\_4 (TIER\_4) - Timer status register\_4 (TSR\_4) - Timer counter\_4 (TCNT\_4) - Timer general register A\_4 (TGRA\_4) - Timer general register B\_4 (TGRB\_4) #### Channel 5 - Timer control register\_5 (TCR\_5) - Timer mode register\_5 (TMDR\_5) - Timer I/O control register\_5 (TIOR\_5) - Timer interrupt enable register\_5 (TIER\_5) - Timer status register\_5 (TSR\_5) - Timer counter\_5 (TCNT\_5) - Timer general register A\_5 (TGRA\_5) - Timer general register B\_5 (TGRB\_5) ## Common Registers - Timer start register (TSTR) - Timer synchronous register (TSYR) ## 10.3.1 Timer Control Register (TCR) TCR controls the TCNT operation for each channel. The TPU has a total of six TCR registers, one for each channel. TCR register settings should be made only while TCNT operation is stopped. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CCLR2 | 0 | R/W | Counter Clear 2 to 0 | | 6 | CCLR1 | 0 | R/W | These bits select the TCNT counter clearing source. See | | 5 | CCLR0 | 0 | R/W | tables 10.3 and 10.4 for details. | | 4 | CKEG1 | 0 | R/W | Clock Edge 1 and 0 | | 3 | CKEG0 | 0 | R/W | These bits select the input clock edge. For details, see table 10.5. When the input clock is counted using both edges, the input clock period is halved (e.g. $P\phi/4$ both edges = $P\phi/2$ rising edge). If phase counting mode is used on channels 1, 2, 4, and 5, this setting is ignored and the phase counting mode setting has priority. Internal clock edge selection is valid when the input clock is $P\phi/4$ or slower. This setting is ignored if the input clock is $P\phi/1$ , or when overflow/underflow of another channel is selected. | | 2 | TPSC2 | 0 | R/W | Timer Prescaler 2 to 0 | | 1 | TPSC1 | 0 | R/W | These bits select the TCNT counter clock. The clock | | 0 | TPSC0 | 0 | R/W | source can be selected independently for each channel. See tables 10.6 to 10.11 for details. To select the external clock as the clock source, the DDR bit and ICR bit for the corresponding pin should be set to 0 and 1, respectively. For details, see section 9, I/O Ports. | Table 10.3 CCLR2 to CCLR0 (Channels 0 and 3) | Bit 7<br>CCLR2 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | TCNT clearing disabled | | 0 | 0 | 1 | TCNT cleared by TGRA compare match/input capture | | 0 | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | 0 | 1 | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | | 1 | 0 | 0 | TCNT clearing disabled | | 1 | 0 | 1 | TCNT cleared by TGRC compare match/input capture*2 | | 1 | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | 1 | 1 | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | | | 0<br>0<br>0 | CCLR2 CCLR1 0 0 0 0 0 1 0 1 1 0 | CCLR2 CCLR1 CCLR0 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 0 1 | Notes: 1. Synchronous operation is selected by setting the SYNC bit in TSYR to 1. 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. Table 10.4 CCLR2 to CCLR0 (Channels 1, 2, 4, and 5) | Channel | Bit 7<br>Reserved* <sup>2</sup> | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |------------|---------------------------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled | | | 0 | 0 | 1 | TCNT cleared by TGRA compare match/input capture | | | 0 | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | 0 | 1 | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation*1 | Notes: 1. Synchronous operation is selected by setting the SYNC bit in TSYR to 1. 2. Bit 7 is reserved in channels 1, 2, 4, and 5. It is always read as 0 and cannot be modified. Table 10.5 Input Clock Edge Selection # Clock Edge Selection ## **Input Clock** | CKEG1 | CKEG0 | Internal Clock | External Clock | |-------|-------|-------------------------|-------------------------| | 0 | 0 | Counted at falling edge | Counted at rising edge | | 0 | 1 | Counted at rising edge | Counted at falling edge | | 1 | Х | Counted at both edges | Counted at both edges | [Legend] X: Don't care Table 10.6 TPSC2 to TPSC0 (Channel 0) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 0 | 0 | 0 | 0 | Internal clock: counts on P | | | 0 | 0 | 1 | Internal clock: counts on Pφ/4 | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on P | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | External clock: counts on TCLKB pin input | | | 1 | 1 | 0 | External clock: counts on TCLKC pin input | | | 1 | 1 | 1 | External clock: counts on TCLKD pin input | Table 10.7 TPSC2 to TPSC0 (Channel 1) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 1 | 0 | 0 | 0 | Internal clock: counts on P∳/1 | | | 0 | 0 | 1 | Internal clock: counts on Pφ/4 | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on Pφ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | External clock: counts on TCLKB pin input | | | 1 | 1 | 0 | Internal clock: counts on Pφ/256 | | | 1 | 1 | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is ignored when channel 1 is in phase counting mode. Table 10.8 TPSC2 to TPSC0 (Channel 2) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 2 | 0 | 0 | 0 | Internal clock: counts on P | | | 0 | 0 | 1 | Internal clock: counts on Pφ/4 | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on P | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | External clock: counts on TCLKB pin input | | | 1 | 1 | 0 | External clock: counts on TCLKC pin input | | | 1 | 1 | 1 | Internal clock: counts on P | Note: This setting is ignored when channel 2 is in phase counting mode. Table 10.9 TPSC2 to TPSC0 (Channel 3) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 3 | 0 | 0 | 0 | Internal clock: counts on Pφ/1 | | | 0 | 0 | 1 | Internal clock: counts on Pφ/4 | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on P | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | Internal clock: counts on P | | | 1 | 1 | 0 | Internal clock: counts on P | | | 1 | 1 | 1 | Internal clock: counts on P | Table 10.10 TPSC2 to TPSC0 (Channel 4) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 4 | 0 | 0 | 0 | Internal clock: counts on P∳/1 | | | 0 | 0 | 1 | Internal clock: counts on P | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on P | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | External clock: counts on TCLKC pin input | | | 1 | 1 | 0 | Internal clock: counts on P | | | 1 | 1 | 1 | Counts on TCNT5 overflow/underflow | Note: This setting is ignored when channel 4 is in phase counting mode. Table 10.11 TPSC2 to TPSC0 (Channel 5) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 5 | 0 | 0 | 0 | Internal clock: counts on P∳/1 | | | 0 | 0 | 1 | Internal clock: counts on Pφ/4 | | | 0 | 1 | 0 | Internal clock: counts on P | | | 0 | 1 | 1 | Internal clock: counts on P | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | 1 | 0 | 1 | External clock: counts on TCLKC pin input | | | 1 | 1 | 0 | Internal clock: counts on P | | | 1 | 1 | 1 | External clock: counts on TCLKD pin input | Note: This setting is ignored when channel 5 is in phase counting mode. ## 10.3.2 Timer Mode Register (TMDR) TMDR sets the operating mode for each channel. The TPU has six TMDR registers, one for each channel. TMDR register settings should be made only while TCNT operation is stopped. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-----|-----|-----|-----|-----|-----| | Bit Name | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | Initial Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | | All 1 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 5 | BFB | 0 | R/W | Buffer Operation B | | | | | | Specifies whether TGRB is to normally operate, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. | | | | | | In channels 1, 2, 4, and 5, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRB operates normally | | | | | | 1: TGRB and TGRD used together for buffer operation | | 4 | BFA | 0 | R/W | Buffer Operation A | | | | | | Specifies whether TGRA is to normally operate, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. | | | | | | In channels 1, 2, 4, and 5, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRA operates normally | | | | | | 1: TGRA and TGRC used together for buffer operation | | 3 | MD3 | 0 | R/W | Modes 3 to 0 | | 2 | MD2 | 0 | R/W | Set the timer operating mode. | | 1 | MD1 | 0 | R/W | MD3 is a reserved bit. The write value should always be | | 0 | MD0 | 0 | R/W | 0. See table 10.12 for details. | Table 10.12 MD3 to MD0 | Bit 3<br>MD3* <sup>1</sup> | Bit 2<br>MD2* <sup>2</sup> | Bit 1<br>MD1 | Bit 0<br>MD0 | Description | |----------------------------|----------------------------|--------------|--------------|-----------------------| | 0 | 0 | 0 | 0 | Normal operation | | 0 | 0 | 0 | 1 | Reserved | | 0 | 0 | 1 | 0 | PWM mode 1 | | 0 | 0 | 1 | 1 | PWM mode 2 | | 0 | 1 | 0 | 0 | Phase counting mode 1 | | 0 | 1 | 0 | 1 | Phase counting mode 2 | | 0 | 1 | 1 | 0 | Phase counting mode 3 | | 0 | 1 | 1 | 1 | Phase counting mode 4 | | 1 | Х | Х | Х | _ | X: Don't care Notes: 1. MD3 is a reserved bit. The write value should always be 0. Phase counting mode cannot be set for channels 0 and 3. In this case, 0 should always be written to MD2. ## 10.3.3 Timer I/O Control Register (TIOR) TIOR controls TGR. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. Care is required since TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. To designate the input capture pin in TIOR, the DDR bit and ICR bit for the corresponding pin should be set to 0 and 1, respectively. For details, see section 9, I/O Ports. • TIORH\_0, TIOR\_1, TIOR\_2, TIORH\_3, TIOR\_4, TIOR\_5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W • TIORL\_0, TIORL\_3 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W • TIORH\_0, TIOR\_1, TIOR\_2, TIORH\_3, TIOR\_4, TIOR\_5 | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | IOB3 | 0 | R/W | I/O Control B3 to B0 | | 6 | IOB2 | 0 | R/W | Specify the function of TGRB. | | 5 | IOB1 | 0 | R/W | For details, see tables 10.13, 10.15, 10.16, 10.17, 10.19, | | 4 | IOB0 | 0 | R/W | and 10.20. | | 3 | IOA3 | 0 | R/W | I/O Control A3 to A0 | | 2 | IOA2 | 0 | R/W | Specify the function of TGRA. | | 1 | IOA1 | 0 | R/W | For details, see tables 10.21, 10.23, 10.24, 10.25, 10.27, | | 0 | IOA0 | 0 | R/W | and 10.28. | ## • TIORL\_0, TIORL\_3: | | | Initial | | | |-----|----------|---------|-----|------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | IOD3 | 0 | R/W | I/O Control D3 to D0 | | 6 | IOD2 | 0 | R/W | Specify the function of TGRD. | | 5 | IOD1 | 0 | R/W | For details, see tables 10.14 and 10.18. | | 4 | IOD0 | 0 | R/W | | | 3 | IOC3 | 0 | R/W | I/O Control C3 to C0 | | 2 | IOC2 | 0 | R/W | Specify the function of TGRC. | | 1 | IOC1 | 0 | R/W | For details, see tables 10.22 and 10.26. | | 0 | IOC0 | 0 | R/W | | | | | | | | Table 10.13 TIORH\_0 | Bit 7 Bit 6 Bit 5 Bit 4 TGRB_0 IOB3 IOB2 IOB1 IOB0 Function TIOCB0 Pin Function 0 0 0 Output compare register Output disabled Initial output is 0 output Initial output is 0 output | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 0 0 0 1 compare register Initial output is 0 output | | | register | | | register | | | 0 output at compare match | | | 0 0 1 0 Initial output is 0 output | | | 1 output at compare match | | | 0 0 1 1 Initial output is 0 output | | | Toggle output at compare match | | | 0 1 0 0 Output disabled | | | 0 1 0 1 Initial output is 1 output | | | 0 output at compare match | | | 0 1 1 0 Initial output is 1 output | | | 1 output at compare match | | | 0 1 1 1 Initial output is 1 output | | | Toggle output at compare match | | | 1 0 0 Input Capture input source is TIOCB0 pin | | | capture Input capture at rising edge register | | | 1 0 0 1 Capture input source is TIOCB0 pin | | | Input capture at falling edge | | | 1 0 1 x Capture input source is TIOCB0 pin | | | Input capture at both edges | | | 1 1 x x Capture input source is channel 1/count | clock | | Input capture at TCNT_1 count-up/coun | it-down* | X: Don't care Note: When bits TPSC2 to TPSC0 in TCR\_1 are set to B'000 and P $\phi$ /1 is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. ## Table 10.14 TIORL\_0 | | | | | | Description | |---------------|---------------|---------------|---------------|-------------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_0<br>Function | TIOCD0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register*² | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | <del>_</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | _ | Output disabled | | 0 | 1 | 0 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCD0 pin | | | | | | capture<br>— register*² | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCD0 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | _ | Capture input source is TIOCD0 pin | | | | | | | Input capture at both edges | | 1 | 1 | Χ | Χ | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down*1 | [Legend] X: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR\_1 are set to B'000 and Pφ/1 is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_0 is set to 1 and TGRD\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.15 TIOR\_1 | | | | | | Description | |---------------|---------------|---------------|---------------|-----------------------|-------------------------------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_1<br>Function | TIOCB1 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | <del>_</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | _ | Output disabled | | 0 | 1 | 0 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCB1 pin | | | | | | capture<br>– register | Input capture at rising edge | | 1 | 0 | 0 | 1 | – register | Capture input source is TIOCB1 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | _ | Capture input source is TIOCB1 pin | | | | | | | Input capture at both edges | | 1 | 1 | Х | Х | <del>_</del> | TGRC_0 compare match/input capture | | | | | | | Input capture at generation of TGRC_0 compare match/input capture | # Table 10.16 TIOR\_2 | Description | | |-------------|--| | | | | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_2<br>Function | TIOCB2 Pin Function | |---------------|---------------|---------------|---------------|-----------------------|------------------------------------| | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | _ | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | Х | 0 | 0 | Input | Capture input source is TIOCB2 pin | | | | | | capture<br>– register | Input capture at rising edge | | 1 | Х | 0 | 1 | — register | Capture input source is TIOCB2 pin | | | | | | | Input capture at falling edge | | 1 | Х | 1 | Х | _ | Capture input source is TIOCB2 pin | | | | | | | Input capture at both edges | [Legend] ## Table 10.17 TIORH\_3 | | | | | Description | |---------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_3<br>Function | TIOCB3 Pin Function | | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 1 | • | Initial output is 0 output | | | register | 0 output at compare match | | | | 0 | 1 | 0 | _ | Initial output is 0 output | | | | | | 1 output at compare match | | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | Toggle output at compare match | | 1 | 0 | 0 | _ | Output disabled | | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | 0 output at compare match | | 1 | 1 | 0 | _ | Initial output is 1 output | | | | | | 1 output at compare match | | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | Toggle output at compare match | | 0 | 0 | 0 | Input | Capture input source is TIOCB3 pin | | | | | • | Input capture at rising edge | | 0 | 0 | 1 | – register | Capture input source is TIOCB3 pin | | | | | | Input capture at falling edge | | 0 | 1 | х | _ | Capture input source is TIOCB3 pin | | | | | | Input capture at both edges | | 1 | Х | х | _ | Capture input source is channel 4/count clock | | | | | | Input capture at TCNT_4 count-up/count-down* | | | 10B2 0 0 0 1 1 1 0 0 | IOB2 IOB1 0 0 0 0 0 1 0 1 1 0 1 1 0 0 0 0 0 1 | IOB2 IOB1 IOB0 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 1 0 1 1 1 0 0 0 0 0 1 0 1 x | IOB2 IOB1 IOB0 Function 0 0 Output compare register 0 1 0 0 1 1 1 0 0 1 1 0 1 1 1 0 0 Input capture register 0 0 1 0 1 x | [Legend] X: Don't care Note: When bits TPSC2 to TPSC0 in TCR\_4 are set to B'000 and P $\phi$ /1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. ## Table 10.18 TIORL\_3 | | | | | | Description | |---------------|---------------|---------------|---------------|-------------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_3<br>Function | TIOCD3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register*² | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | <del>_</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del>_</del> | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCD3 pin | | | | | | capture<br>— register*² | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCD3 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | <del>_</del> | Capture input source is TIOCD3 pin | | | | | | | Input capture at both edges | | 1 | 1 | х | х | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down*1 | [Legend] X: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR\_4 are set to B'000 and Pφ/1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_3 is set to 1 and TGRD\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.19 TIOR\_4 | | | | | Description | |---------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_4<br>Function | TIOCB4 Pin Function | | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 1 | • | Initial output is 0 output | | | | | register | 0 output at compare match | | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | 1 output at compare match | | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | Toggle output at compare match | | 1 | 0 | 0 | <del>_</del> | Output disabled | | 1 | 0 | 1 | | Initial output is 1 output | | | | | | 0 output at compare match | | 1 | 1 | 0 | | Initial output is 1 output | | | | | | 1 output at compare match | | 1 | 1 | 1 | <del>_</del> | Initial output is 1 output | | | | | | Toggle output at compare match | | 0 | 0 | 0 | Input | Capture input source is TIOCB4 pin | | | | | • | Input capture at rising edge | | 0 | 0 | 1 | rogiotoi | Capture input source is TIOCB4 pin | | | | | _ | Input capture at falling edge | | 0 | 1 | X | | Capture input source is TIOCB4 pin | | | | | _ | Input capture at both edges | | 1 | x | x | | Capture input source is TGRC_3 compare match/input capture | | | | | | Input capture at generation of TGRC_3 compare match/input capture | | | 10B2<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0 | IOB2 IOB1 0 0 0 0 0 1 1 0 1 1 1 1 0 0 0 0 0 1 | IOB2 IOB1 IOB0 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 1 1 0 0 0 0 0 1 0 1 x | IOB2 IOB1 IOB0 Function 0 0 0 Output compare register 0 1 0 0 0 1 1 1 1 0 0 1 1 1 1 1 0 0 0 Input capture register 0 0 1 x | # Table 10.20 TIOR\_5 | | | | | | Description | |---------------|---------------|---------------|---------------|-----------------------|------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_5<br>Function | TIOCB5 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | <del>_</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del>_</del> | Output disabled | | 0 | 1 | 0 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | х | 0 | 0 | Input | Capture input source is TIOCB5 pin | | | | | | capture<br>– register | Input capture at rising edge | | 1 | Х | 0 | 1 | – register | Capture input source is TIOCB5 pin | | | | | | | Input capture at falling edge | | 1 | х | 1 | х | <del>_</del> | Capture input source is TIOCB5 pin | Input capture at both edges [Legend] Table 10.21 TIORH\_0 | | | | | | Description | |---------------|---------------|---------------|---------------|-----------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_0<br>Function | TIOCA0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del>_</del> | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA0 pin | | | | | | capture<br>– register | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCA0 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | <del>_</del> | Capture input source is TIOCA0 pin | | | | | | | Input capture at both edges | | 1 | 1 | Х | Χ | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | | | | | | | | ## Table 10.22 TIORL\_0 | | | | | | Description | |---------------|---------------|---------------|---------------|------------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_0<br>Function | TIOCC0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register* | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del></del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | <del></del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del></del> | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | <del></del> | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | <del></del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCC0 pin | | | | | | capture<br>— register* | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCC0 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | <del></del> | Capture input source is TIOCC0 pin | | | | | | | Input capture at both edges | | 1 | 1 | Х | Х | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | [Legend] X: Don't care ote: 1. When the BFA bit in TMDR\_0 is set to 1 and TGRC\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.23 TIOR\_1 | | | | | Description | |---------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_1<br>Function | TIOCA1 Pin Function | | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 1 | • | Initial output is 0 output | | | | | register | 0 output at compare match | | 0 | 1 | 0 | <del></del> | Initial output is 0 output | | | | | | 1 output at compare match | | 0 | 1 | 1 | <del></del> | Initial output is 0 output | | | | | | Toggle output at compare match | | 1 | 0 | 0 | | Output disabled | | 1 | 0 | 1 | <del></del> | Initial output is 1 output | | | | | | 0 output at compare match | | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | 1 output at compare match | | 1 | 1 | 1 | | Initial output is 1 output | | | | | | Toggle output at compare match | | 0 | 0 | 0 | Input | Capture input source is TIOCA1 pin | | | • | Input capture at rising edge | | | | 0 | 0 | 1 | - register | Capture input source is TIOCA1 pin | | | | | | Input capture at falling edge | | 0 | 1 | Х | | Capture input source is TIOCA1 pin | | | | | | Input capture at both edges | | 1 | Х | Х | _ | Capture input source is TGRA_0 compare match/input capture | | | | | | Input capture at generation of channel 0/TGRA_0 compare match/input capture | | | 10A2 0 0 0 1 1 1 0 0 1 | IOA2 IOA1 0 0 0 0 0 1 1 0 1 1 0 0 0 0 0 1 | IOA2 IOA1 IOA0 0 0 0 0 1 0 0 1 1 1 0 0 1 1 0 1 1 1 0 0 0 0 1 X 1 X X | IOA2 IOA1 IOA0 Function 0 0 0 Output compare register 0 1 0 0 0 1 1 1 1 0 0 1 1 1 0 1 1 1 1 1 0 0 0 Input capture register 0 0 1 X 1 X X X | # Table 10.24 TIOR\_2 | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_2<br>Function | TIOCA2 Pin Function | |---------------|---------------|---------------|---------------|-----------------------|------------------------------------| | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del>_</del> | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | Х | 0 | 0 | Input | Capture input source is TIOCA2 pin | | | | | | capture<br>– register | Input capture at rising edge | | 1 | Х | 0 | 1 | – register | Capture input source is TIOCA2 pin | | | | | | | Input capture at falling edge | | 1 | Х | 1 | Х | _ | Capture input source is TIOCA2 pin | | | | | | | Input capture at both edges | [Legend] X: Don't care Table 10.25 TIORH\_3 | | | | | | Description | |---------------|---------------|---------------|---------------|-----------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_3<br>Function | TIOCA3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | <del></del> | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | <del>_</del> | Output disabled | | 0 | 1 | 0 | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA3 pin | | | | | | capture<br>— register | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCA3 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | | Capture input source is TIOCA3 pin | | | | | | | Input capture at both edges | | 1 | 1 | Х | Х | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | | | | | | | | [Legend] X: Don't care # Table 10.26 TIORL\_3 | | | | | | Description | |---------------|---------------|---------------|---------------|------------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_3<br>Function | TIOCC3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register* | Initial output is 0 output | | | | | | register | 0 output at compare match | | 0 | 0 | 1 | 0 | | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | | Output disabled | | 0 | 1 | 0 | 1 | <del></del> | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCC3 pin | | | | | | capture<br>— register* | Input capture at rising edge | | 1 | 0 | 0 | 1 | — register | Capture input source is TIOCC3 pin | | | | | | | Input capture at falling edge | | 1 | 0 | 1 | Х | <del></del> | Capture input source is TIOCC3 pin | | | | | | | Input capture at both edges | | 1 | 1 | Х | Х | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | [Legend] X: Don't care Note: \* When the BFA bit in TMDR\_3 is set to 1 and TGRC\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 10.27 TIOR\_4 | | | | Description | | | |---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_4<br>Function | TIOCA4 Pin Function | | | 0 | 0 | 0 | Output | Output disabled | | | 0 | 0 | 1 | • | Initial output is 0 output | | | | | | register | 0 output at compare match | | | 0 | 1 | 0 | <del>_</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | | 0 | 1 | 1 | | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | 1 | 0 | 1 | <del>_</del> | Initial output is 1 output | | | | | | | 0 output at compare match | | | 1 | 1 | 0 | <del>_</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | | 1 | 1 | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | | 0 | 0 | 0 | Input | Capture input source is TIOCA4 pin | | | | | | • | Input capture at rising edge | | | 0 | 0 | 1 | — register | Capture input source is TIOCA4 pin | | | | | | | Input capture at falling edge | | | 0 | 1 | Х | <del>_</del> | Capture input source is TIOCA4 pin | | | | | | | Input capture at both edges | | | 1 | Х | Х | _ | Capture input source is TGRA_3 compare match/input capture | | | | | | | Input capture at generation of TGRA_3 compare match/input capture | | | | 10A2 0 0 0 1 1 1 0 0 | IOA2 IOA1 0 0 0 0 0 1 1 0 1 1 1 1 0 0 0 0 0 1 | IOA2 IOA1 IOA0 0 0 0 0 0 1 0 1 0 0 1 1 1 0 0 1 1 0 1 1 1 0 0 0 0 0 1 0 1 X | IOA2 IOA1 IOA0 Function 0 0 0 Output compare register 0 1 0 0 0 1 1 1 1 0 0 1 1 1 0 1 1 1 1 1 0 0 0 Input capture register 0 0 1 X | | [Legend] X: Don't care Description Input capture at rising edge Input capture at falling edge Input capture at both edges Input capture source is TIOCA5 pin Input capture source is TIOCA5 pin ## Table 10.28 TIOR\_5 | | | | | | Description | |---------------|---------------|---------------|---------------|---------------------|------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_5<br>Function | TIOCA5 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | 0 | 0 | 0 | 1 | compare<br>register | Initial output is 0 output | | | | | | rogistor | 0 output at compare match | | 0 | 0 | 1 | 0 | | Initial output is 0 output | | | | | | | 1 output at compare match | | 0 | 0 | 1 | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | 0 | 1 | 0 | 0 | _ | Output disabled | | 0 | 1 | 0 | 1 | | Initial output is 1 output | | | | | | | 0 output at compare match | | 0 | 1 | 1 | 0 | | Initial output is 1 output | | | | | | | 1 output at compare match | | 0 | 1 | 1 | 1 | | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | Х | 0 | 0 | Input | Input capture source is TIOCA5 pin | capture register [Legend] X: Don't care Х 0 1 Χ # 10.3.4 Timer Interrupt Enable Register (TIER) TIER controls enabling or disabling of interrupt requests for each channel. The TPU has six TIER registers, one for each channel. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|-------|-------|-------|-------|-------|-------| | Bit Name | TTGE | _ | TCIEU | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | | Initial Value | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | TTGE | 0 | R/W | A/D Conversion Start Request Enable | | | | | | Enables/disables generation of A/D conversion start requests by TGRA input capture/compare match. | | | | | | 0: A/D conversion start request generation disabled | | | | | | 1: A/D conversion start request generation enabled | | 6 | | 1 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 5 | TCIEU | 0 | R/W | Underflow Interrupt Enable | | | | | | Enables/disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1, 2, 4, and 5. | | | | | | In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TCIU) by TCFU disabled | | | | | | 1: Interrupt requests (TCIU) by TCFU enabled | | 4 | TCIEV | 0 | R/W | Overflow Interrupt Enable | | | | | | Enables/disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. | | | | | | 0: Interrupt requests (TCIV) by TCFV disabled | | | | | | 1: Interrupt requests (TCIV) by TCFV enabled | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 3 | TGIED | 0 | R/W | TGR Interrupt Enable D | | | | | | Enables/disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGID) by TGFD bit disabled | | | | | | 1: Interrupt requests (TGID) by TGFD bit enabled | | 2 | TGIEC | 0 | R/W | TGR Interrupt Enable C | | | | | | Enables/disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGIC) by TGFC bit disabled | | | | | | 1: Interrupt requests (TGIC) by TGFC bit enabled | | 1 | TGIEB | 0 | R/W | TGR Interrupt Enable B | | | | | | Enables/disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIB) by TGFB bit disabled | | | | | | 1: Interrupt requests (TGIB) by TGFB bit enabled | | 0 | TGIEA | 0 | R/W | TGR Interrupt Enable A | | | | | | Enables/disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIA) by TGFA bit disabled | | | | | | 1: Interrupt requests (TGIA) by TGFA bit enabled | # 10.3.5 Timer Status Register (TSR) TSR indicates the status of each channel. The TPU has six TSR registers, one for each channel. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|--------|--------|--------|--------|--------|--------| | Bit Name | TCFD | _ | TCFU | TCFV | TGFD | TGFC | TGFB | TGFA | | Initial Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | Note: \* Only 0 can be written to bits 5 to 0, to clear flags. | | | Initial | | | |-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7 | TCFD | 1 | R | Count Direction Flag | | | | | | Status flag that shows the direction in which TCNT counts in channels 1, 2, 4, and 5. | | | | | | In channels 0 and 3, bit 7 is reserved. It is always read as 1 and cannot be modified. | | | | | | 0: TCNT counts down | | | | | | 1: TCNT counts up | | 6 | | 1 | R | Reserved | | | | | | This is a read-only bit and cannot be modified. | | 5 | TCFU | 0 | R/(W)* | Underflow Flag | | | | | | Status flag that indicates that a TCNT underflow has occurred when channels 1, 2, 4, and 5 are set to phase counting mode. | | | | | | In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting condition] | | | | | | When the TCNT value underflows (changes from H'0000 to H'FFFF) | | | | | | [Clearing condition] | | | | | | When a 0 is written to TCFU after reading TCFU = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | D:4 | Bit Name | Initial | DAM | Description | |-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | | value | R/W | Description | | 4 | TCFV | 0 | R/(W)* | • | | | | | | Status flag that indicates that a TCNT overflow has occurred. | | | | | | [Setting condition] | | | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | | | | | [Clearing condition] | | | | | | When a 0 is written to TCFV after reading TCFV = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 3 | TGFD | 0 | R/(W)* | Input Capture/Output Compare Flag D | | | | | | Status flag that indicates the occurrence of TGRD input capture or compare match in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRD while TGRD is functioning as<br/>output compare register</li> </ul> | | | | | | | | | | | | <ul> <li>When TCNT value is transferred to TGRD by input<br/>capture signal while TGRD is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | When DTC is activated by a TGID interrupt while the | | | | | | DISEL bit in MRB of DTC is 0 | | | | | | • When 0 is written to TGFD after reading TGFD = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | Bit | Bit Name | Initial<br>value | R/W | Description | |-----|----------|------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TGFC | 0 | R/(W)* | Input Capture/Output Compare Flag C | | | | | | Status flag that indicates the occurrence of TGRC input capture or compare match in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRC while TGRC is functioning as<br/>output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRC by input<br/>capture signal while TGRC is functioning as input<br/>capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by a TGIC interrupt while the<br/>DISEL bit in MRB of DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFC after reading TGFC = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 1 | TGFB | 0 | R/(W)* | Input Capture/Output Compare Flag B | | | | | | Status flag that indicates the occurrence of TGRB input capture or compare match. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRB while TGRB is functioning as<br/>output compare register</li> </ul> | | | | | | When TCNT value is transferred to TGRB by input<br>capture signal while TGRB is functioning as input<br>capture register | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by a TGIB interrupt while the<br/>DISEL bit in MRB of DTC is 0</li> </ul> | | | | | | • When 0 is written to TGFB after reading TGFB = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>DISEL bit in MRB of DTC is 0</li> <li>When 0 is written to TGFB after reading TGF (When the CPU is used to clear this flag by while the corresponding interrupt is enabled,</li> </ul> | | Bit | Bit Name | Initial<br>value | R/W | Description | | | |-----|----------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | TGFA | 0 | R/(W)* | Input Capture/Output Compare Flag A | | | | | | | | Status flag that indicates the occurrence of TGRA input capture or compare match. | | | | | | | | [Setting conditions] | | | | | | | | <ul> <li>When TCNT = TGRA while TGRA is functioning as<br/>output compare register</li> </ul> | | | | | | | | <ul> <li>When TCNT value is transferred to TGRA by input<br/>capture signal while TGRA is functioning as input<br/>capture register</li> </ul> | | | | | | | | [Clearing conditions] | | | | | | | | <ul> <li>When DTC is activated by a TGIA interrupt while the<br/>DISEL bit in MRB of DTC is 0</li> </ul> | | | | | | | | <ul> <li>When DMAC is activated by a TGIA interrupt while<br/>the DTA bit in DMDR of DMAC is 1</li> </ul> | | | | | | | | • When 0 is written to TGFA after reading TGFA = 1 | | | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | Note: \* Only 0 can be written to clear the flag. ## 10.3.6 Timer Counter (TCNT) TCNT is a 16-bit readable/writable counter. The TPU has six TCNT counters, one for each channel. TCNT is initialized to H'0000 by a reset or in hardware standby mode. TCNT cannot be accessed in 8-bit units. TCNT must always be accessed in 16-bit units. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ### 10.3.7 Timer General Register (TGR) TGR is a 16-bit readable/writable register with a dual function as output compare and input capture registers. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers. The TGR registers cannot be accessed in 8-bit units; they must always be accessed in 16-bit units. TGR and buffer register combinations during buffer operations are TGRA—TGRC and TGRB—TGRD. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W # 10.3.8 Timer Start Register (TSTR) TSTR starts or stops operation for channels 0 to 5. When setting the operating mode in TMDR or setting the count clock in TCR, first stop the TCNT counter. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|------|------|------|------|------|------| | Bit Name | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7, 6 | | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 | CST5 | 0 | R/W | Counter Start 5 to 0 | | 4 | CST4 | 0 | R/W | These bits select operation or stoppage for TCNT. | | 3 | CST3 | 0 | R/W | If 0 is written to the CST bit during operation with the | | 2 | CST2 | 0 | R/W | TIOC pin designated for output, the counter stops but the TIOC pin output compare output level is retained. If TIOR | | 1 | CST1 | 0 | R/W | is written to when the CST bit is cleared to 0, the pin | | 0 | CST0 | 0 | R/W | output level will be changed to the set initial output value. | | | | | | 0: TCNT_5 to TCNT_0 count operation is stopped | | | | | | 1: TCNT_5 to TCNT_0 performs count operation | # 10.3.9 Timer Synchronous Register (TSYR) TSYR selects independent operation or synchronous operation for the TCNT counters of channels 0 to 5. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-------|-------|-------|-------|-------|-------| | Bit Name | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | value | R/W | Description | | 7, 6 | | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 5 | SYNC5 | 0 | R/W | Timer Synchronization 5 to 0 | | 4 | SYNC4 | 0 | R/W | These bits select whether operation is independent of or | | 3 | SYNC3 | 0 | R/W | synchronized with other channels. | | 2 | SYNC2 | 0 | R/W | When synchronous operation is selected, synchronous | | 1 | SYNC1 | 0 | R/W | presetting of multiple channels, and synchronous clearing through counter clearing on another channel are possible. | | 0 | SYNC0 | 0 | R/W | To set synchronous operation, the SYNC bits for at least two channels must be set to 1. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | | | | | | 0: TCNT_5 to TCNT_0 operate independently (TCNT presetting/clearing is unrelated to other channels) | | | | | | <ol> <li>TCNT_5 to TCNT_0 perform synchronous operation<br/>(TCNT synchronous presetting/synchronous clearing<br/>is possible)</li> </ol> | # 10.4 Operation #### 10.4.1 Basic Functions Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, periodic counting, and external event counting. Each TGR can be used as an input capture register or output compare register. #### (1) Counter Operation When one of bits CST0 to CST5 is set to 1 in TSTR, the TCNT counter for the corresponding channel starts counting. TCNT can operate as a free-running counter, periodic counter, and so on. #### (a) Example of count operation setting procedure Figure 10.2 shows an example of the count operation setting procedure. Figure 10.2 Example of Counter Operation Setting Procedure #### (b) Free-running count operation and periodic count operation Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts up-count operation as a free-running counter. When TCNT overflows (changes from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again from H'0000. Figure 10.3 illustrates free-running counter operation. Figure 10.3 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR2 to CCLR0 in TCR. After the settings have been made, TCNT starts count-up operation as a periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 10.4 illustrates periodic counter operation. Figure 10.4 Periodic Counter Operation ### (2) Waveform Output by Compare Match The TPU can perform 0, 1, or toggle output from the corresponding output pin using a compare match. # (a) Example of setting procedure for waveform output by compare match Figure 10.5 shows an example of the setting procedure for waveform output by a compare match. Figure 10.5 Example of Setting Procedure for Waveform Output by Compare Match #### (b) Examples of waveform output operation Figure 10.6 shows an example of 0-output and 1-output. In this example, TCNT has been designated as a free-running counter, and settings have been made so that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level match, the pin level does not change. Figure 10.6 Example of 0-Output/1-Output Operation Figure 10.7 shows an example of toggle output. In this example, TCNT has been designated as a periodic counter (with counter clearing performed by compare match B), and settings have been made so that output is toggled by both compare match A and compare match B. Figure 10.7 Example of Toggle Output Operation ### (3) Input Capture Function The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detection edge. For channels 0, 1, 3, and 4, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channels 0 and 3, Pφ/1 should not be selected as the counter input clock used for input capture input. Input capture will not be generated if Pφ/1 is selected. #### (a) Example of setting procedure for input capture operation Figure 10.8 shows an example of the setting procedure for input capture operation. Figure 10.8 Example of Setting Procedure for Input Capture Operation ## (b) Example of input capture operation Figure 10.9 shows an example of input capture operation. In this example, both rising and falling edges have been selected as the TIOCA pin input capture input edge, falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 10.9 Example of Input Capture Operation ### 10.4.2 Synchronous Operation In synchronous operation, the values in multiple TCNT counters can be rewritten simultaneously (synchronous presetting). Also, multiple TCNT counters can be cleared simultaneously (synchronous clearing) by making the appropriate setting in TCR. Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 5 can all be designated for synchronous operation. #### (1) Example of Synchronous Operation Setting Procedure Figure 10.10 shows an example of the synchronous operation setting procedure. Figure 10.10 Example of Synchronous Operation Setting Procedure ## (2) Example of Synchronous Operation Figure 10.11 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGRB\_0 compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing source. Three-phase PWM waveforms are output from pins TIOCA0, TIOCA1, and TIOCA2. At this time, synchronous presetting and synchronous clearing by TGRB\_0 compare match are performed for channel 0 to 2 TCNT counters, and the data set in TGRB\_0 is used as the PWM cycle. For details on PWM modes, see section 10.4.5, PWM Modes. Figure 10.11 Example of Synchronous Operation ### 10.4.3 Buffer Operation Buffer operation, provided for channels 0 and 3, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or a compare match register. Table 10.29 shows the register combinations used in buffer operation. **Table 10.29 Register Combinations in Buffer Operation** | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGRA_0 | TGRC_0 | | | TGRB_0 | TGRD_0 | | 3 | TGRA_3 | TGRC_3 | | | TGRB_3 | TGRD_3 | • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 10.12. Figure 10.12 Compare Match Buffer Operation • When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in TGR is transferred to the buffer register. This operation is illustrated in figure 10.13. Figure 10.13 Input Capture Buffer Operation ### (1) Example of Buffer Operation Setting Procedure Figure 10.14 shows an example of the buffer operation setting procedure. Figure 10.14 Example of Buffer Operation Setting Procedure ## (2) Examples of Buffer Operation ### (a) When TGR is an output compare register Figure 10.15 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs, the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time compare match A occurs. For details on PWM modes, see section 10.4.5, PWM Modes. Figure 10.15 Example of Buffer Operation (1) #### (b) When TGR is an input capture register Figure 10.16 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 10.16 Example of Buffer Operation (2) #### 10.4.4 Cascaded Operation In cascaded operation, two 16-bit counters for different channels are used together as a 32-bit counter. This function works by counting the channel 1 (channel 4) counter clock at overflow/underflow of TCNT 2 (TCNT 5) as set in bits TPSC2 to TPSC0 in TCR. Underflow occurs only when the lower 16-bit TCNT is in phase-counting mode. Table 10.30 shows the register combinations used in cascaded operation. Note: When phase counting mode is set for channel 1 or 4, the counter clock setting is invalid and the counter operates independently in phase counting mode. Table 10.30 Cascaded Combinations | Combination | Upper 16 Bits | Lower 16 Bits | |------------------|---------------|---------------| | Channels 1 and 2 | TCNT_1 | TCNT_2 | | Channels 4 and 5 | TCNT_4 | TCNT_5 | # (1) Example of Cascaded Operation Setting Procedure Figure 10.17 shows an example of the setting procedure for cascaded operation. Figure 10.17 Example of Cascaded Operation Setting Procedure #### (2) Examples of Cascaded Operation Figure 10.18 illustrates the operation when counting upon TCNT\_2 overflow/underflow has been set for TCNT\_1, TGRA\_1 and TGRA\_2 have been designated as input capture registers, and the TIOC pin rising edge has been selected. When a rising edge is input to the TIOCA1 and TIOCA2 pins simultaneously, the upper 16 bits of the 32-bit data are transferred to TGRA\_1, and the lower 16 bits to TGRA\_2. Figure 10.18 Example of Cascaded Operation (1) Figure 10.19 illustrates the operation when counting upon TCNT\_2 overflow/underflow has been set for TCNT\_1, and phase counting mode has been designated for channel 2. TCNT\_1 is incremented by TCNT\_2 overflow and decremented by TCNT\_2 underflow. Figure 10.19 Example of Cascaded Operation (2) #### **10.4.5 PWM Modes** In PWM mode, PWM waveforms are output from the output pins. 0-, 1-, or toggle-output can be selected as the output level in response to compare match of each TGR. Settings of TGR registers can output a PWM waveform in the range of 0% to 100% duty cycle. Designating TGR compare match as the counter clearing source enables the cycle to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### 1. PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The outputs specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR are output from the TIOCA and TIOCC pins at compare matches A and C, respectively. The outputs specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR are output at compare matches B and D, respectively. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 8-phase PWM output is possible. #### 2. PWM mode 2 PWM output is generated using one TGR as the cycle register and the others as duty cycle registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a cycle register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty cycle registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 15-phase PWM output is possible by combined use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 10.31. Table 10.31 PWM Output Registers and Output Pins | | | ( | Output Pins | | |---------|-----------|------------|-------------|--| | Channel | Registers | PWM Mode 1 | PWM Mode 2 | | | 0 | TGRA_0 | TIOCA0 | TIOCA0 | | | | TGRB_0 | | TIOCB0 | | | | TGRC_0 | TIOCC0 | TIOCC0 | | | | TGRD_0 | | TIOCD0 | | | 1 | TGRA_1 | TIOCA1 | TIOCA1 | | | | TGRB_1 | | TIOCB1 | | | 2 | TGRA_2 | TIOCA2 | TIOCA2 | | | | TGRB_2 | | TIOCB2 | | | 3 | TGRA_3 | TIOCA3 | TIOCA3 | | | | TGRB_3 | | TIOCB3 | | | | TGRC_3 | TIOCC3 | TIOCC3 | | | | TGRD_3 | | TIOCD3 | | | 4 | TGRA_4 | TIOCA4 | TIOCA4 | | | | TGRB_4 | | TIOCB4 | | | 5 | TGRA_5 | TIOCA5 | TIOCA5 | | | | TGRB_5 | <u> </u> | TIOCB5 | | Note: In PWM mode 2, PWM output is not possible for the TGR register in which the cycle is set. ### (1) Example of PWM Mode Setting Procedure Figure 10.20 shows an example of the PWM mode setting procedure. Figure 10.20 Example of PWM Mode Setting Procedure ## (2) Examples of PWM Mode Operation Figure 10.21 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the cycle, and the value set in TGRB register as the duty cycle. Figure 10.21 Example of PWM Mode Operation (1) Figure 10.22 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGRB\_1 compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGRA\_0 to TGRD\_0, TGRA\_1), to output a 5-phase PWM waveform. In this case, the value set in TGRB\_1 is used as the cycle, and the values set in the other TGRs as the duty cycle. Figure 10.22 Example of PWM Mode Operation (2) Figure 10.23 shows examples of PWM waveform output with 0% duty cycle and 100% duty cycle in PWM mode. Figure 10.23 Example of PWM Mode Operation (3) #### 10.4.6 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channels 1, 2, 4, and 5. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC2 to TPSC0 and bits CKEG1 and CKEG0 in TCR. However, the functions of bits CCLR1 and CCLR0 in TCR, and of TIOR, TIER, and TGR are valid, and input capture/compare match and interrupt functions can be used. This can be used for two-phase encoder pulse input. When overflow occurs while TCNT is counting up, the TCFV flag in TSR is set; when underflow occurs while TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag provides an indication of whether TCNT is counting up or down. Table 10.32 shows the correspondence between external clock pins and channels. **Table 10.32 Clock Input Pins in Phase Counting Mode** | | External Clock Pins | | | | |---------------------------------------------------|---------------------|---------|--|--| | Channels | A-Phase | B-Phase | | | | When channel 1 or 5 is set to phase counting mode | TCLKA | TCLKB | | | | When channel 2 or 4 is set to phase counting mode | TCLKC | TCLKD | | | # (1) Example of Phase Counting Mode Setting Procedure Figure 10.24 shows an example of the phase counting mode setting procedure. Figure 10.24 Example of Phase Counting Mode Setting Procedure ## (2) Examples of Phase Counting Mode Operation In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. # (a) Phase counting mode 1 Figure 10.25 shows an example of phase counting mode 1 operation, and table 10.33 summarizes the TCNT up/down-count conditions. Figure 10.25 Example of Phase Counting Mode 1 Operation Table 10.33 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | Ţ | Up-count | | Low level | Ł | | | <u>F</u> | Low level | | | Ł | High level | | | High level | Ł | Down-count | | Low level | <u>.</u> | | | <u>F</u> | High level | | | L | Low level | | [Legend] L: Falling edge # (b) Phase counting mode 2 Figure 10.26 shows an example of phase counting mode 2 operation, and table 10.34 summarizes the TCNT up/down-count conditions. Figure 10.26 Example of Phase Counting Mode 2 Operation Table 10.34 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>F</u> | Don't care | | Low level | Ł | Don't care | | <u>F</u> | Low level | Don't care | | Ł | High level | Up-count | | High level | Ł | Don't care | | Low level | Ŧ | Don't care | | <u>F</u> | High level | Don't care | | Ł | Low level | Down-count | [Legend] ✓ : Rising edge✓ : Falling edge # (c) Phase counting mode 3 Figure 10.27 shows an example of phase counting mode 3 operation, and table 10.35 summarizes the TCNT up/down-count conditions. Figure 10.27 Example of Phase Counting Mode 3 Operation Table 10.35 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>.</u> | Don't care | | Low level | Ł | Don't care | | <u>F</u> | Low level | Don't care | | Ł | High level | Up-count | | High level | Ł | Down-count | | Low level | <b>.</b> F | Don't care | | <u>F</u> | High level | Don't care | | Ł | Low level | Don't care | [Legend] ✓ : Rising edge✓ : Falling edge # (d) Phase counting mode 4 Figure 10.28 shows an example of phase counting mode 4 operation, and table 10.36 summarizes the TCNT up/down-count conditions. Figure 10.28 Example of Phase Counting Mode 4 Operation Table 10.36 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | |---------------------------------------------------|---------------------------------------------------|------------| | High level | <u>F</u> | Up-count | | Low level | Ł | | | <u>F</u> | Low level | Don't care | | Ł | High level | | | High level | Ł | Down-count | | Low level | <u>.</u> | | | <u>F</u> | High level | Don't care | | 1 | Low level | | [Legend] ✓ : Rising edge✓ : Falling edge # (3) Phase Counting Mode Application Example Figure 10.29 shows an example in which phase counting mode is designated for channel 1, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect the position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGRC\_0 compare match; TGRA\_0 and TGRC\_0 are used for the compare match function and are set with the speed control cycle and position control cycle. TGRB\_0 is used for input capture, with TGRB\_0 and TGRD\_0 operating in buffer mode. The channel 1 counter input clock is designated as the TGRB\_0 input capture source, and the pulse width of 2-phase encoder 4-multiplication pulses is detected. TGRA\_1 and TGRB\_1 for channel 1 are designated for input capture, channel 0 TGRA\_0 and TGRC\_0 compare matches are selected as the input capture source, and the up/down-counter values for the control cycles are stored. This procedure enables accurate position/speed detection to be achieved. Figure 10.29 Phase Counting Mode Application Example # 10.5 Interrupt Sources There are three kinds of TPU interrupt sources: TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disable bit, allowing generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priority levels can be changed by the interrupt controller, but the priority within a channel is fixed. For details, see section 5, Interrupt Controller. Table 10.37 lists the TPU interrupt sources. **Table 10.37 TPU Interrupts** | Channel | Name | Interrupt Source | Interrupt Flag | DTC<br>Activa-<br>tion | DMAC<br>Activa-<br>tion | |---------|-------|------------------------------------|----------------|------------------------|-------------------------| | 0 | TGI0A | TGRA_0 input capture/compare match | TGFA_0 | 0 | 0 | | | TGI0B | TGRB_0 input capture/compare match | TGFB_0 | 0 | | | | TGI0C | TGRC_0 input capture/compare match | TGFC_0 | 0 | _ | | | TGI0D | TGRD_0 input capture/compare match | TGFD_0 | 0 | _ | | | TCI0V | TCNT_0 overflow | TCFV_0 | _ | _ | | 1 | TGI1A | TGRA_1 input capture/compare match | TGFA_1 | 0 | 0 | | | TGI1B | TGRB_1 input capture/compare match | TGFB_1 | 0 | _ | | | TCI1V | TCNT_1 overflow | TCFV_1 | _ | _ | | | TCI1U | TCNT_1 underflow | TCFU_1 | _ | _ | | 2 | TGI2A | TGRA_2 input capture/compare match | TGFA_2 | 0 | 0 | | | TGI2B | TGRB_2 input capture/compare match | TGFB_2 | 0 | _ | | | TCI2V | TCNT_2 overflow | TCFV_2 | _ | _ | | | TCI2U | TCNT_2 underflow | TCFU_2 | _ | _ | | 3 | TGI3A | TGRA_3 input capture/compare match | TGFA_3 | 0 | 0 | | | TGI3B | TGRB_3 input capture/compare match | TGFB_3 | 0 | _ | | | TGI3C | TGRC_3 input capture/compare match | TGFC_3 | 0 | _ | | | TGI3D | TGRD_3 input capture/compare match | TGFD_3 | 0 | _ | | | TCI3V | TCNT_3 overflow | TCFV_3 | | | | Channel | Name | Interrupt Source | Interrupt Flag | DTC<br>Activa-<br>tion | DMAC<br>Activa-<br>tion | |---------|-------|------------------------------------|----------------|------------------------|-------------------------| | 4 | TGI4A | TGRA_4 input capture/compare match | TGFA_4 | 0 | 0 | | | TGI4B | TGRB_4 input capture/compare match | TGFB_4 | 0 | | | | TCI4V | TCNT_4 overflow | TCFV_4 | _ | _ | | | TCI4U | TCNT_4 underflow | TCFU_4 | _ | _ | | 5 | TGI5A | TGRA_5 input capture/compare match | TGFA_5 | 0 | 0 | | | TGI5B | TGRB_5 input capture/compare match | TGFB_5 | 0 | _ | | | TCI5V | TCNT_5 overflow | TCFV_5 | _ | _ | | | TCI5U | TCNT_5 underflow | TCFU_5 | _ | _ | [Legend] O: Possible --: Not possible Note: This table shows the initial state immediately after a reset. The relative channel priority levels can be changed by the interrupt controller. ### (1) Input Capture/Compare Match Interrupt An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has 16 input capture/compare match interrupts, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. # (2) Overflow Interrupt An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of a TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has six overflow interrupts, one for each channel. # (3) Underflow Interrupt An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of a TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has four underflow interrupts, one each for channels 1, 2, 4, and 5. #### 10.6 DTC Activation The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 8, Data Transfer Controller (DTC). A total of 16 TPU input capture/compare match interrupts can be used as DTC activation sources, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. #### 10.7 DMAC Activation The DMAC can be activated by the TGRA input capture/compare match interrupt for a channel. For details, see section 7, DMA Controller (DMAC). A total of six TPU input capture/compare match interrupts can be used as DMAC activation sources, one for each channel. #### 10.8 A/D Converter Activation The TGRA input capture/compare match for each channel can activate the A/D converter. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to start A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. In the TPU, a total of six TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. # 10.9 Operation Timing # 10.9.1 Input/Output Timing # (1) TCNT Count Timing Figure 10.30 shows TCNT count timing in internal clock operation, and figure 10.31 shows TCNT count timing in external clock operation. Figure 10.30 Count Timing in Internal Clock Operation Figure 10.31 Count Timing in External Clock Operation ### (2) Output Compare Output Timing A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin (TIOC pin). After a match between TCNT and TGR, the compare match signal is not generated until the TCNT input clock is generated. Figure 10.32 shows output compare output timing. Figure 10.32 Output Compare Output Timing # (3) Input Capture Signal Timing Figure 10.33 shows input capture signal timing. Figure 10.33 Input Capture Input Signal Timing # (4) Timing for Counter Clearing by Compare Match/Input Capture Figure 10.34 shows the timing when counter clearing by compare match occurrence is specified, and figure 10.35 shows the timing when counter clearing by input capture occurrence is specified. Figure 10.34 Counter Clear Timing (Compare Match) Figure 10.35 Counter Clear Timing (Input Capture) # (5) Buffer Operation Timing Figures 10.36 and 10.37 show the timings in buffer operation. **Figure 10.36 Buffer Operation Timing (Compare Match)** Figure 10.37 Buffer Operation Timing (Input Capture) ### 10.9.2 Interrupt Signal Timing ### (1) TGF Flag Setting Timing in Case of Compare Match Figure 10.38 shows the timing for setting of the TGF flag in TSR by compare match occurrence, and the TGI interrupt request signal timing. Figure 10.38 TGI Interrupt Timing (Compare Match) # (2) TGF Flag Setting Timing in Case of Input Capture Figure 10.39 shows the timing for setting of the TGF flag in TSR by input capture occurrence, and the TGI interrupt request signal timing. Figure 10.39 TGI Interrupt Timing (Input Capture) ### (3) TCFV Flag/TCFU Flag Setting Timing Figure 10.40 shows the timing for setting of the TCFV flag in TSR by overflow occurrence, and the TCIV interrupt request signal timing. Figure 10.41 shows the timing for setting of the TCFU flag in TSR by underflow occurrence, and the TCIU interrupt request signal timing. Figure 10.40 TCIV Interrupt Setting Timing Figure 10.41 TCIU Interrupt Setting Timing #### (4) Status Flag Clearing Timing After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC or DMAC is activated, the flag is cleared automatically. Figure 10.42 shows the timing for status flag clearing by the CPU, and figures 10.43 and 10.44 show the timing for status flag clearing by the DTC or DMAC. Figure 10.42 Timing for Status Flag Clearing by CPU The status flag and interrupt request signal are cleared in synchronization with $P\phi$ after the DTC or DMAC transfer has started, as shown in figure 10.43. If conflict occurs for clearing the status flag and interrupt request signal due to activation of multiple DTC or DMAC transfers, it will take up to five clock cycles ( $P\phi$ ) for clearing them, as shown in figure 10.44. The next transfer request is masked for a longer period of either a period until the current transfer ends or a period for five clock cycles ( $P\phi$ ) from the beginning of the transfer. Note that in the DTC transfer, the status flag may be cleared during outputting the destination address. Figure 10.43 Timing for Status Flag Clearing by DTC or DMAC Activation (1) Figure 10.44 Timing for Status Flag Clearing by DTC or DMAC Activation (2) # 10.10 Usage Notes #### 10.10.1 Module Stop State Setting Operation of the TPU can be disabled or enabled using the module stop control register. The initial setting is for operation of the TPU to be halted. Register access is enabled by clearing module stop state. For details, refer to section 23, Power-Down Modes. #### 10.10.2 Input Clock Restrictions The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly with a narrower pulse width. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 10.45 shows the input clock conditions in phase counting mode. Figure 10.45 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode #### 10.10.3 Caution on Cycle Setting When counter clearing by compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{P\varphi}{(N+1)}$$ f: Counter frequency Pφ: Operating frequency N: TGR set value # 10.10.4 Conflict between TCNT Write and Clear Operations If the counter clearing signal is generated in the T2 state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 10.46 shows the timing in this case. Figure 10.46 Conflict between TCNT Write and Clear Operations #### 10.10.5 Conflict between TCNT Write and Increment Operations If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 10.47 shows the timing in this case. Figure 10.47 Conflict between TCNT Write and Increment Operations #### 10.10.6 Conflict between TGR Write and Compare Match If a compare match occurs in the T2 state of a TGR write cycle, the TGR write takes precedence and the compare match signal is disabled. A compare match also does not occur when the same value as before is written. Figure 10.48 shows the timing in this case. Figure 10.48 Conflict between TGR Write and Compare Match # 10.10.7 Conflict between Buffer Register Write and Compare Match If a compare match occurs in the T2 state of a TGR write cycle, the data transferred to TGR by the buffer operation will be the write data. Figure 10.49 shows the timing in this case. Figure 10.49 Conflict between Buffer Register Write and Compare Match # 10.10.8 Conflict between TGR Read and Input Capture If the input capture signal is generated in the T1 state of a TGR read cycle, the data that is read will be the data after input capture transfer. Figure 10.50 shows the timing in this case. Figure 10.50 Conflict between TGR Read and Input Capture # 10.10.9 Conflict between TGR Write and Input Capture If the input capture signal is generated in the T2 state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 10.51 shows the timing in this case. Figure 10.51 Conflict between TGR Write and Input Capture # 10.10.10 Conflict between Buffer Register Write and Input Capture If the input capture signal is generated in the T2 state of a buffer register write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 10.52 shows the timing in this case. Figure 10.52 Conflict between Buffer Register Write and Input Capture # 10.10.11 Conflict between Overflow/Underflow and Counter Clearing If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 10.53 shows the operation timing when a TGR compare match is specified as the clearing source, and H'FFFF is set in TGR. Figure 10.53 Conflict between Overflow and Counter Clearing #### 10.10.12 Conflict between TCNT Write and Overflow/Underflow If an overflow/underflow occurs due to increment/decrement in the T2 state of a TCNT write cycle, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 10.54 shows the operation timing when there is conflict between TCNT write and overflow. Figure 10.54 Conflict between TCNT Write and Overflow ### 10.10.13 Multiplexing of I/O Pins In this LSI, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. # 10.10.14 Interrupts and Module Stop Mode If module stop state is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC or DTC activation source. Interrupts should therefore be disabled before entering module stop state. # Section 11 Programmable Pulse Generator (PPG) The programmable pulse generator (PPG) provides pulse outputs by using the 16-bit timer pulse unit (TPU) as a time base. The PPG pulse outputs are divided into 4-bit groups (groups 3 to 0) that can operate both simultaneously and independently. Figure 11.1 shows a block diagram of the PPG. #### 11.1 Features - 16-bit output data - Four output groups - Selectable output trigger signals - Non-overlapping mode - Can operate together with the data transfer controller (DTC) and DMA controller (DMAC) - Inverted output can be set - Module stop state specifiable Figure 11.1 Block Diagram of PPG # 11.2 Input/Output Pins Table 11.1 shows the PPG pin configuration. **Table 11.1 Pin Configuration** | Pin Name | I/O | Function | |----------|--------|----------------------| | PO15 | Output | Group 3 pulse output | | PO14 | Output | _ | | PO13 | Output | _ | | PO12 | Output | _ | | PO11 | Output | Group 2 pulse output | | PO10 | Output | _ | | PO9 | Output | _ | | PO8 | Output | _ | | P07 | Output | Group 1 pulse output | | PO6 | Output | | | PO5 | Output | _ | | PO4 | Output | _ | | PO3 | Output | Group 0 pulse output | | PO2 | Output | | | PO1 | Output | _ | | P00 | Output | | # 11.3 Register Descriptions The PPG has the following registers. - Next data enable register H (NDERH) - Next data enable register L (NDERL) - Output data register H (PODRH) - Output data register L (PODRL) - Next data register H (NDRH) - Next data register L (NDRL) - PPG output control register (PCR) - PPG output mode register (PMR) # 11.3.1 Next Data Enable Registers H, L (NDERH, NDERL) NDERH and NDERL enable/disable pulse output on a bit-by-bit basis. #### NDERH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|-------|-------| | Bit Name | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### NDERL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # NDERH | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------| | 7 | NDER15 | 0 | R/W | Next Data Enable 15 to 8 | | 6 | NDER14 | 0 | R/W | When a bit is set to 1, the value in the corresponding | | 5 | NDER13 | 0 | R/W | NDRH bit is transferred to the PODRH bit by the selected | | 4 | NDER12 | 0 | R/W | output trigger. Values are not transferred from NDRH to PODRH for cleared bits. | | 3 | NDER11 | 0 | R/W | | | 2 | NDER10 | 0 | R/W | | | 1 | NDER9 | 0 | R/W | | | 0 | NDER8 | 0 | R/W | | # NDERL | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDER7 | 0 | R/W | Next Data Enable 7 to 0 | | 6 | NDER6 | 0 | R/W | When a bit is set to 1, the value in the corresponding | | 5 | NDER5 | 0 | R/W | NDRL bit is transferred to the PODRL bit by the selected output trigger. Values are not transferred from NDRL to | | 4 | NDER4 | 0 | R/W | PODRL for cleared bits. | | 3 | NDER3 | 0 | R/W | | | 2 | NDER2 | 0 | R/W | | | 1 | NDER1 | 0 | R/W | | | 0 | NDER0 | 0 | R/W | | # 11.3.2 Output Data Registers H, L (PODRH, PODRL) PODRH and PODRL store output data for use in pulse output. A bit that has been set for pulse output by NDER is read-only and cannot be modified. #### PODRH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|------|------| | Bit Name | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### PODRL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | #### PODRH | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------| | 7 | POD15 | 0 | R/W | Output Data Register 15 to 8 | | 6 | POD14 | 0 | R/W | For bits which have been set to pulse output by NDERH, | | 5 | POD13 | 0 | R/W | the output trigger transfers NDRH values to this register during PPG operation. While NDERH is set to 1, the CPU | | 4 | POD12 | 0 | R/W | cannot write to this register. While NDERH is cleared, the | | 3 | POD11 | 0 | R/W | initial output value of the pulse can be set. | | 2 | POD10 | 0 | R/W | | | 1 | POD9 | 0 | R/W | | | 0 | POD8 | 0 | R/W | | #### PODRL | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | POD7 | 0 | R/W | Output Data Register 7 to 0 | | 6 | POD6 | 0 | R/W | For bits which have been set to pulse output by NDERL, | | 5 | POD5 | 0 | R/W | the output trigger transfers NDRL values to this register during PPG operation. While NDERL is set to 1, the CPU | | 4 | POD4 | 0 | R/W | cannot write to this register. While NDERL is cleared, the | | 3 | POD3 | 0 | R/W | initial output value of the pulse can be set. | | 2 | POD2 | 0 | R/W | | | 1 | POD1 | 0 | R/W | | | 0 | POD0 | 0 | R/W | | # 11.3.3 Next Data Registers H, L (NDRH, NDRL) NDRH and NDRL store the next data for pulse output. The NDR addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. #### NDRH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|------|------| | Bit Name | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### NDRL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### NDRH If pulse output groups 2 and 3 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------| | 7 | NDR15 | 0 | R/W | Next Data Register 15 to 8 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | with On. | | 3 | NDR11 | 0 | R/W | | | 2 | NDR10 | 0 | R/W | | | 1 | NDR9 | 0 | R/W | | | 0 | NDR8 | 0 | R/W | | If pulse output groups 2 and 3 have different output triggers, the upper four bits and lower four bits are mapped to different addresses as shown below. | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDR15 | 0 | R/W | Next Data Register 15 to 12 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | WILLI FOR. | | 3 to 0 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------| | 7 to 4 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 3 | NDR11 | 0 | R/W | Next Data Register 11 to 8 | | 2 | NDR10 | 0 | R/W | The register contents are transferred to the | | 1 | NDR9 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 0 | NDR8 | 0 | R/W | WILLI FOR. | #### NDRL If pulse output groups 0 and 1 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------| | 7 | NDR7 | 0 | R/W | Next Data Register 7 to 0 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | WILL FOR. | | 3 | NDR3 | 0 | R/W | | | 2 | NDR2 | 0 | R/W | | | 1 | NDR1 | 0 | R/W | | | 0 | NDR0 | 0 | R/W | | If pulse output groups 0 and 1 have different output triggers, the upper four bits and lower four bits are mapped to different addresses as shown below. | | | Initial | | | |--------|----------|---------|-----|--------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | NDR7 | 0 | R/W | Next Data Register 7 to 4 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | WILLI FOR. | | 3 to 0 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------| | 7 to 4 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1 and cannot be modified. | | 3 | NDR3 | 0 | R/W | Next Data Register 3 to 0 | | 2 | NDR2 | 0 | R/W | The register contents are transferred to the | | 1 | NDR1 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 0 | NDR0 | 0 | R/W | WILLI FOR. | # 11.3.4 PPG Output Control Register (PCR) PCR selects output trigger signals on a group-by-group basis. For details on output trigger selection, refer to section 11.3.5, PPG Output Mode Register (PMR). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit Name | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | | Initial | | | |----------|--------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit Name | Value | R/W | Description | | G3CMS1 | 1 | R/W | Group 3 Compare Match Select 1 and 0 | | G3CMS0 | 1 | R/W | These bits select output trigger of pulse output group 3. | | | | | 00: Compare match in TPU channel 0 | | | | | 01: Compare match in TPU channel 1 | | | | | 10: Compare match in TPU channel 2 | | | | | 11: Compare match in TPU channel 3 | | G2CMS1 | 1 | R/W | Group 2 Compare Match Select 1 and 0 | | G2CMS0 | 1 | R/W | These bits select output trigger of pulse output group 2. | | | | | 00: Compare match in TPU channel 0 | | | | | 01: Compare match in TPU channel 1 | | | | | 10: Compare match in TPU channel 2 | | | | | 11: Compare match in TPU channel 3 | | G1CMS1 | 1 | R/W | Group 1 Compare Match Select 1 and 0 | | G1CMS0 | 1 | R/W | These bits select output trigger of pulse output group 1. | | | | | 00: Compare match in TPU channel 0 | | | | | 01: Compare match in TPU channel 1 | | | | | 10: Compare match in TPU channel 2 | | | | | 11: Compare match in TPU channel 3 | | G0CMS1 | 1 | R/W | Group 0 Compare Match Select 1 and 0 | | G0CMS0 | 1 | R/W | These bits select output trigger of pulse output group 0. | | | | | 00: Compare match in TPU channel 0 | | | | | 01: Compare match in TPU channel 1 | | | | | 10: Compare match in TPU channel 2 | | | | | 11: Compare match in TPU channel 3 | | | G3CMS0 G2CMS1 G2CMS0 G1CMS1 G1CMS0 | Bit Name Value G3CMS1 1 G3CMS0 1 G2CMS1 1 G2CMS0 1 G1CMS1 1 G1CMS0 1 | Bit Name Value R/W G3CMS1 1 R/W G3CMS0 1 R/W G2CMS1 1 R/W G2CMS0 1 R/W G1CMS1 1 R/W G1CMS0 1 R/W | # 11.3.5 PPG Output Mode Register (PMR) PMR selects the pulse output mode of the PPG for each group. If inverted output is selected, a low-level pulse is output when PODRH is 1 and a high-level pulse is output when PODRH is 0. If non-overlapping operation is selected, PPG updates its output values at compare match A or B of the TPU that becomes the output trigger. For details, refer to section 11.4.4, Non-Overlapping Pulse Output. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | G3INV | G2INV | G1INV | GOINV | G3NOV | G2NOV | G1NOV | G0NOV | | Initial Value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | R/W | | Initial | | | |----------|----------------|-------------------------------------------|--------------------------------------------------------------------| | Bit Name | Value | R/W | Description | | G3INV | 1 | R/W | Group 3 Inversion | | | | | Selects direct output or inverted output for pulse output group 3. | | | | | 0: Inverted output | | | | | 1: Direct output | | G2INV | 1 | R/W | Group 2 Inversion | | | | | Selects direct output or inverted output for pulse output group 2. | | | | | 0: Inverted output | | | | | 1: Direct output | | G1INV | 1 | R/W | Group 1 Inversion | | | | | Selects direct output or inverted output for pulse output group 1. | | | | | 0: Inverted output | | | | | 1: Direct output | | G0INV | 1 | R/W | Group 0 Inversion | | | | | Selects direct output or inverted output for pulse output group 0. | | | | | 0: Inverted output | | | | | 1: Direct output | | | G2INV<br>G1INV | Bit Name Value G3INV 1 G2INV 1 G1INV 1 | Bit Name Value R/W G3INV 1 R/W G2INV 1 R/W G1INV 1 R/W | | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | G3NOV | 0 | R/W | Group 3 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 3. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | Non-overlapping operation (output values updated at compare match A or B in the selected TPU channel) | | 2 | G2NOV | 0 | R/W | Group 2 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 2. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | Non-overlapping operation (output values updated at compare match A or B in the selected TPU channel) | | 1 | G1NOV | 0 | R/W | Group 1 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 1. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | Non-overlapping operation (output values updated at compare match A or B in the selected TPU channel) | | 0 | G0NOV | 0 | R/W | Group 0 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 0. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | Non-overlapping operation (output values updated at compare match A or B in the selected TPU channel) | # 11.4 Operation Figure 11.2 shows a schematic diagram of the PPG. PPG pulse output is enabled when the corresponding bits in NDER are set to 1. An initial output value is determined by its corresponding PODR initial setting. When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to update the output values. Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match. Figure 11.2 Schematic Diagram of PPG # 11.4.1 Output Timing If pulse output is enabled, the NDR contents are transferred to PODR and output when the specified compare match event occurs. Figure 11.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 11.3 Timing of Transfer and Output of NDR Contents (Example) # 11.4.2 Sample Setup Procedure for Normal Pulse Output Figure 11.4 shows a sample procedure for setting up normal pulse output. Figure 11.4 Setup Procedure for Normal Pulse Output (Example) # 11.4.3 Example of Normal Pulse Output (Example of 5-Phase Pulse Output) Figure 11.5 shows an example in which pulse output is used for cyclic 5-phase pulse output. Figure 11.5 Normal Pulse Output Example (5-Phase Pulse Output) - 1. Set up TGRA in TPU which is used as the output trigger to be an output compare register. Set a cycle in TGRA so the counter will be cleared by compare match A. Set the TGIEA bit in TIER to 1 to enable the compare match/input capture A (TGIA) interrupt. - 2. Write H'F8 to NDERH, and set bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Write output data H'80 in NDRH. - 3. The timer counter in the TPU channel starts. When compare match A occurs, the NDRH contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the next output data (H'C0) in NDRH. - 4. 5-phase pulse output (one or two phases active at a time) can be obtained subsequently by writing H'40, H'60, H'20, H'30, H'10, H'18, H'08, H'88... at successive TGIA interrupts. If the DTC or DMAC is set for activation by the TGIA interrupt, pulse output can be obtained without imposing a load on the CPU. # 11.4.4 Non-Overlapping Pulse Output During non-overlapping operation, transfer from NDR to PODR is performed as follows: - At compare match A, the NDR bits are always transferred to PODR. - At compare match B, the NDR bits are transferred only if their value is 0. The NDR bits are not transferred if their value is 1. Figure 11.6 illustrates the non-overlapping pulse output operation. Figure 11.6 Non-Overlapping Pulse Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. The NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlapping margin). This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC or DMAC. Note, however, that the next data must be written before the next compare match B occurs. Figure 11.7 shows the timing of this operation. Figure 11.7 Non-Overlapping Operation and NDR Write Timing # 11.4.5 Sample Setup Procedure for Non-Overlapping Pulse Output Figure 11.8 shows a sample procedure for setting up non-overlapping pulse output. Figure 11.8 Setup Procedure for Non-Overlapping Pulse Output (Example) # 11.4.6 Example of Non-Overlapping Pulse Output (Example of 4-Phase Complementary Non-Overlapping Pulse Output) Figure 11.9 shows an example in which pulse output is used for 4-phase complementary non-overlapping pulse output. Figure 11.9 Non-Overlapping Pulse Output Example (4-Phase Complementary) - 1. Set up the TPU channel to be used as the output trigger channel so that TGRA and TGRB are output compare registers. Set the cycle in TGRB and the non-overlapping margin in TGRA, and set the counter to be cleared by compare match B. Set the TGIEA bit in TIER to 1 to enable the TGIA interrupt. - 2. Write H'FF to NDERH, and set bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Set bits G3NOV and G2NOV in PMR to 1 to select non-overlapping pulse output. Write output data H'95 to NDRH. - 3. The timer counter in the TPU channel starts. When a compare match with TGRB occurs, outputs change from 1 to 0. When a compare match with TGRA occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value set in TGRA). The TGIA interrupt handling routine writes the next output data (H'65) to NDRH. - 4. 4-phase complementary non-overlapping pulse output can be obtained subsequently by writing H'59, H'56, H'95... at successive TGIA interrupts. - If the DTC or DMAC is set for activation by a TGIA interrupt, pulse can be output without imposing a load on the CPU. # 11.4.7 Inverted Pulse Output If the G3INV, G2INV, G1INV, and G0INV bits in PMR are cleared to 0, values that are the inverse of the PODR contents can be output. Figure 11.10 shows the outputs when the G3INV and G2INV bits are cleared to 0, in addition to the settings of figure 11.9. Figure 11.10 Inverted Pulse Output (Example) # 11.4.8 Pulse Output Triggered by Input Capture Pulse output can be triggered by TPU input capture as well as by compare match. If TGRA functions as an input capture register in the TPU channel selected by PCR, pulse output will be triggered by the input capture signal. Figure 11.11 shows the timing of this output. Figure 11.11 Pulse Output Triggered by Input Capture (Example) # 11.5 Usage Notes ## 11.5.1 Module Stop State Setting PPG operation can be disabled or enabled using the module stop control register. The initial value is for PPG operation to be halted. Register access is enabled by clearing the module stop state. For details, refer to section 23, Power-Down Modes. #### 11.5.2 Operation of Pulse Output Pins Pins PO0 to PO15 are also used for other peripheral functions such as the TPU. When output by another peripheral function is enabled, the corresponding pins cannot be used for pulse output. Note, however, that data transfer from NDR bits to PODR bits takes place, regardless of the usage of the pins. Pin functions should be changed only under conditions in which the output trigger event will not occur. # Section 12 8-Bit Timers (TMR) This LSI has four units (unit 0 to unit 3) of an on-chip 8-bit timer module that comprise two 8-bit counter channels, totaling eight channels. The 8-bit timer module can be used to count external events and also be used as a multifunction timer in a variety of applications, such as generation of counter reset, interrupt requests, and pulse output with a desired duty cycle using a compare-match signal with two registers. Figures 12.1 to 12.4 show block diagrams of the 8-bit timer module (unit 0 to unit 3). This section describes unit 0 (channels 0 and 1) and unit 2 (channels 4 and 5), both of which have the same functions. Unit 2 and unit 3 can generate baud rate clock for SCI and have the same functions. #### 12.1 Features - Selection of seven clock sources - The counters can be driven by one of six internal clock signals ( $P\phi/2$ , $P\phi/8$ , $P\phi/32$ , $P\phi/64$ , $P\phi/1024$ , or $P\phi/8192$ ) or an external clock input (only internal clock available in units 2 and 3: $P\phi$ , $P\phi/2$ , $P\phi/8$ , $P\phi/32$ , $P\phi/64$ , $P\phi/1024$ , and $P\phi/8192$ ). - Selection of three ways to clear the counters - The counters can be cleared on compare match A or B, or by an external reset signal. (This is available only in unit 0 and unit 1.) - Timer output control by a combination of two compare match signals The timer output signal in each channel is controlled by a combination of two independent compare match signals, enabling the timer to output pulses with a desired duty cycle or PWM output. - Cascading of two channels - Operation as a 16-bit timer is possible, using TMR\_0 for the upper 8 bits and TMR\_1 for the lower 8 bits (16-bit count mode). - TMR\_1 can be used to count TMR\_0 compare matches (compare match count mode). - Three interrupt sources - Compare match A, compare match B, and overflow interrupts can be requested independently. (This is available only in unit 0 and unit 1.) - Generation of trigger to start A/D converter conversion (available in unit 0 and unit 1 only) - Capable of generating baud rate clock for SCI\_5 and SCI\_6. (This is available only in unit 2 and unit 3). For details, see section 15, Serial Communication Interface (SCI, IrDA, CRC). - Module stop state specifiable Figure 12.1 Block Diagram of 8-Bit Timer Module (Unit 0) Figure 12.2 Block Diagram of 8-Bit Timer Module (Unit 1) Figure 12.3 Block Diagram of 8-Bit Timer Module (Unit 2) Figure 12.4 Block Diagram of 8-Bit Timer Module (Unit 3) # 12.2 Input/Output Pins Table 12.1 shows the pin configuration of the TMR. **Table 12.1 Pin Configuration** | Unit | Channel | Name | Symbol | I/O | Function | |------|---------|-----------------------|--------|--------|-----------------------------------| | 0 | 0 | Timer output pin | TMO0 | Output | Outputs compare match | | | | Timer clock input pin | TMCI0 | Input | Inputs external clock for counter | | | | Timer reset input pin | TMRI0 | Input | Inputs external reset to counter | | | 1 | Timer output pin | TMO1 | Output | Outputs compare match | | | | Timer clock input pin | TMCI1 | Input | Inputs external clock for counter | | | | Timer reset input pin | TMRI1 | Input | Inputs external reset to counter | | 1 | 2 | Timer output pin | TMO2 | Output | Outputs compare match | | | | Timer clock input pin | TMCI2 | Input | Inputs external clock for counter | | | | Timer reset input pin | TMRI2 | Input | Inputs external reset to counter | | | 3 | Timer output pin | ТМОЗ | Output | Outputs compare match | | | | Timer clock input pin | TMCI3 | Input | Inputs external clock for counter | | | | Timer reset input pin | TMRI3 | Input | Inputs external reset to counter | | 2 | 4 | _ | _ | _ | _ | | | 5 | | | | | | 3 | 6 | <del>-</del> | | | | | | 7 | <del>-</del> | | | | # 12.3 Register Descriptions The TMR has the following registers. #### Unit 0: - Channel 0 (TMR 0): - Timer counter 0 (TCNT 0) - Time constant register A\_0 (TCORA\_0) - Time constant register B\_0 (TCORB\_0) - Timer control register\_0 (TCR\_0) - Timer counter control register 0 (TCCR 0) - Timer control/status register 0 (TCSR 0) - Channel 1 (TMR\_1): - Timer counter 1 (TCNT 1) - Time constant register A 1 (TCORA 1) - Time constant register B\_1 (TCORB\_1) - Timer control register\_1 (TCR\_1) - Timer counter control register\_1 (TCCR\_1) - Timer control/status register 1 (TCSR 1) #### Unit 1: - Channel 2 (TMR\_2): - Timer counter\_2 (TCNT\_2) - Time constant register A\_2 (TCORA\_2) - Time constant register B\_2 (TCORB\_2) - Timer control register\_2 (TCR\_2) - Timer counter control register\_2 (TCCR\_2) - Timer control/status register\_2 (TCSR\_2) - Channel 3 (TMR 3): - Timer counter\_3 (TCNT\_3) - Time constant register A\_3 (TCORA\_3) - Time constant register B\_3 (TCORB\_3) - Timer control register\_3 (TCR\_3) - Timer counter control register\_3 (TCCR\_3) - Timer control/status register\_3 (TCSR\_3) #### Unit 2: - Channel 4 (TMR 4): - Timer counter 4 (TCNT 4) - Time constant register A\_4 (TCORA\_4) - Time constant register B 4 (TCORB 4) - Timer control register 4 (TCR 4) - Timer counter control register\_4 (TCCR\_4) - Timer control/status register 4 (TCSR 4) - Channel 5 (TMR 5): - Timer counter 5 (TCNT 5) - Time constant register A\_5 (TCORA\_5) - Time constant register B 5 (TCORB 5) - Timer control register 5 (TCR 5) - Timer counter control register 5 (TCCR 5) - Timer control/status register 5 (TCSR 5) #### Unit 3: - Channel 6 (TMR\_6): - Timer counter\_6 (TCNT\_6) - Time constant register A\_6 (TCORA\_6) - Time constant register B\_6 (TCORB\_6) - Timer control register\_6 (TCR\_6) - Timer counter control register\_6 (TCCR\_6) - Timer control/status register\_6 (TCSR\_6) - Channel 7 (TMR\_7): - Timer counter\_7 (TCNT\_7) - Time constant register A\_7 (TCORA\_7) - Time constant register B\_7 (TCORB\_7) - Timer control register\_7 (TCR\_7) - Timer counter control register\_7 (TCCR\_7) - Timer control/status register\_7 (TCSR\_7) #### 12.3.1 Timer Counter (TCNT) TCNT is an 8-bit readable/writable up-counter. TCNT\_0 and TCNT\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. Bits CKS2 to CKS0 in TCR and bits ICKS1 and ICKS0 in TCCR are used to select a clock. TCNT can be cleared by an external reset input signal, compare match A signal, or compare match B signal. Which signal to be used for clearing is selected by bits CCLR1 and CCLR0 in TCR. When TCNT overflows from H'FF to H'00, bit OVF in TCSR is set to 1. TCNT is initialized to H'00. #### 12.3.2 Time Constant Register A (TCORA) TCORA is an 8-bit readable/writable register. TCORA\_0 and TCORA\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. The value in TCORA is continually compared with the value in TCNT. When a match is detected, the corresponding CMFA flag in TCSR is set to 1. Note however that comparison is disabled during the T2 state of a TCORA write cycle. The timer output from the TMO pin can be freely controlled by this compare match signal (compare match A) and the settings of bits OS1 and OS0 in TCSR. TCORA is initialized to H'FF. #### 12.3.3 Time Constant Register B (TCORB) TCORB is an 8-bit readable/writable register. TCORB\_0 and TCORB\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. TCORB is continually compared with the value in TCNT. When a match is detected, the corresponding CMFB flag in TCSR is set to 1. Note however that comparison is disabled during the T2 state of a TCORB write cycle. The timer output from the TMO pin can be freely controlled by this compare match signal (compare match B) and the settings of bits OS3 and OS2 in TCSR. TCORB is initialized to H'FF. #### 12.3.4 Timer Control Register (TCR) . . . . . . . TCR selects the TCNT clock source and the condition for clearing TCNT, and enables/disables interrupt requests. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|------|-------|-------|------|------|------| | Bit Name | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------| | 7 | CMIEB | 0 | R/W | Compare Match Interrupt Enable B | | | | | | Selects whether CMFB interrupt requests (CMIB) are enabled or disabled when the CMFB flag in TCSR is set to 1. $^{\ast^2}$ | | | | | | 0: CMFB interrupt requests (CMIB) are disabled | | | | | | 1: CMFB interrupt requests (CMIB) are enabled | | | | Initial | | | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 6 | CMIEA | 0 | R/W | Compare Match Interrupt Enable A | | | | | | Selects whether CMFA interrupt requests (CMIA) are enabled or disabled when the CMFA flag in TCSR is set to 1. *2 | | | | | | 0: CMFA interrupt requests (CMIA) are disabled | | | | | | 1: CMFA interrupt requests (CMIA) are enabled | | 5 | OVIE | 0 | R/W | Timer Overflow Interrupt Enable*3 | | | | | | Selects whether OVF interrupt requests (OVI) are enabled or disabled when the OVF flag in TCSR is set to 1. | | | | | | 0: OVF interrupt requests (OVI) are disabled | | | | | | 1: OVF interrupt requests (OVI) are enabled | | 4 | CCLR1 | 0 | R/W | Counter Clear 1 and 0*1 | | 3 | CCLR0 | 0 | R/W | These bits select the method by which TCNT is cleared. | | | | | | 00: Clearing is disabled | | | | | | 01: Cleared by compare match A | | | | | | 10: Cleared by compare match B | | | | | | 11: Cleared at rising edge (TMRIS in TCCR is cleared to 0) of the external reset input or when the external reset input is high (TMRIS in TCCR is set to 1) $\ast$ <sup>3</sup> | | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0*1 | | 1 | CKS1 | 0 | R/W | These bits select the clock input to TCNT and count | | 0 | CKS0 | 0 | R/W | condition. See table 12.2. | Notes: 1. To use an external reset or external clock, the DDR and ICR bits in the corresponding pin should be set to 0 and 1, respectively. For details, see section 9, I/O Ports. - 2. In unit 2 and unit 3, one interrupt signal is used for CMIEB or CMIEA. For details, see section 12.7, Interrupt Sources. - 3. Available only in unit 0 and unit 1 # 12.3.5 Timer Counter Control Register (TCCR) TCCR selects the TCNT internal clock source and controls external reset input. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|-------|---|-------|-------| | Bit Name | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R | R/W | R/W | | | | Initial | | | |--------|----------|---------|-----|----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. It should not be set to 0. | | 3 | TMRIS | 0 | R/W | Timer Reset Input Select* | | | | | | Selects an external reset input when the CCLR1 and CCLR0 bits in TCR are B'11. | | | | | | 0: Cleared at rising edge of the external reset | | | | | | 1: Cleared when the external reset is high | | 2 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. It should not be set to 0. | | 1 | ICKS1 | 0 | R/W | Internal Clock Select 1 and 0 | | 0 | ICKS0 | 0 | R/W | These bits in combination with bits CKS2 to CKS0 in TCR select the internal clock. See table 12.2. | Note: \* Available only in unit 0 and unit 1. The write value should always be 0 in unit 2 and unit 3. Table 12.2 Clock Input to TCNT and Count Condition (Units 0 and 1) | | TCR | | | TCCR | | | | |---------|---------------|---------------|---------------|----------------|----------------|------------------------------------------------------------------------------|--| | Channel | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Bit 1<br>ICKS1 | Bit 0<br>ICKS0 | Description | | | TMR_0 | 0 | 0 | 0 | _ | _ | Clock input prohibited | | | | 0 | 0 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/8. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/2. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/8. | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/2. | | | | 0 | 1 | 0 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/64. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/32. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/64. | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Po/32. | | | | 0 | 1 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of P\psi/8192. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of P\psi/1024. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/8192. | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Po/1024. | | | | 1 | 0 | 0 | _ | _ | Counts at TCNT_1 overflow signal*1. | | | TMR_1 | 0 | 0 | 0 | _ | _ | Clock input prohibited | | | | 0 | 0 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/8. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/2. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/8. | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/2. | | | | 0 | 1 | 0 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/64. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/32. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of P | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/32. | | | | 0 | 1 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/8192. | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/1024. | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of P $\phi$ /8192. | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of P $\phi$ /1024. | | | | 1 | 0 | 0 | _ | _ | Counts at TCNT_0 compare match A*1. | | | All | 1 | 0 | 1 | | | Uses external clock. Counts at rising edge*2. | | | | 1 | 1 | 0 | _ | _ | Uses external clock. Counts at falling edge*2. | | | | 1 | 1 | 1 | _ | _ | Uses external clock. Counts at both rising and falling edges* <sup>2</sup> . | | Notes: 1. If the clock input of channel 0 is the TCNT\_1 overflow signal and that of channel 1 is the TCNT\_0 compare match signal, no incrementing clock is generated. Do not use this setting. 2. To use the external clock, the DDR and ICR bits in the corresponding pin should be set to 0 and 1, respectively. For details, see section 9, I/O Ports. Table 12.3 Clock Input to TCNT and Count Condition (Units 2 and 3) | | | TCR | | TCCR | | _ | | | |---------|---------------|---------------|---------------|----------------|----------------|----------------------------------------------------------------|--|--| | Channel | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Bit 1<br>ICKS1 | Bit 0<br>ICKS0 | Description | | | | TMR_4 | 0 | 0 | 0 | _ | _ | Clock input prohibited | | | | | 0 | 0 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of P\psi/8. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Po/2. | | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/8. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/2. | | | | | 0 | 1 | 0 | 0 | 0 | Uses internal clock. Counts at rising edge of Po/64. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Po/32. | | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/64. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/32. | | | | | 0 | 1 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of Po/8192. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Po/1024. | | | | | | | | 1 | 0 | Uses internal clock. Counts at rising edge of Pφ. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/1024. | | | | | 1 | 0 | 0 | _ | _ | Counts at TCNT_1 overflow signal*. | | | | TMR_5 | 0 | 0 | 0 | _ | _ | Clock input prohibited | | | | | 0 | 0 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of P\psi/8. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Po/2. | | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/8. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/2. | | | | | 0 | 1 | 0 | 0 | 0 | Uses internal clock. Counts at rising edge of Po/64. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Po/32. | | | | | | | | 1 | 0 | Uses internal clock. Counts at falling edge of Pφ/64. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of Pφ/32. | | | | | 0 | 1 | 1 | 0 | 0 | Uses internal clock. Counts at rising edge of Pφ/8192. | | | | | | | | 0 | 1 | Uses internal clock. Counts at rising edge of Pφ/1024. | | | | | | | | 1 | 0 | Uses internal clock. Counts at rising edge of Pφ. | | | | | | | | 1 | 1 | Uses internal clock. Counts at falling edge of P $\phi$ /1024. | | | | | 1 | 0 | 0 | _ | _ | Counts at TCNT_0 compare match A*. | | | | ΑII | 1 | 0 | 1 | _ | _ | Setting prohibited | | | | | 1 | 1 | 0 | _ | _ | Setting prohibited | | | | | 1 | 1 | 1 | _ | _ | Setting prohibited | | | Note: \* If the clock input of channel 4 is the TCNT\_1 overflow signal and that of channel 5 is the TCNT\_0 compare match signal, no incrementing clock is generated. Do not use this setting. # 12.3.6 Timer Control/Status Register (TCSR) TCSR displays status flags, and controls compare match output. | • TCSR_0 | | | | | | | | | |---------------|--------|--------|--------|------|-----|-----|-----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/(W)* | R/(W)* | R/W | R/W | R/W | R/W | R/W | | • TCSR_1 | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | | Initial Value | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/(W)* | R/(W)* | R | R/W | R/W | R/W | R/W | Note: \* Only 0 can be written to this bit, to clear the flag. # TCSR\_0 | | | Initial | | | |-----|----------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CMFB | 0 | R/(W)*1 | Compare Match Flag B | | | | | | [Setting condition] | | | | | | When TCNT matches TCORB | | | | | | [Clearing conditions] | | | | | | • When writing 0 after reading CMFB = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When the DTC is activated by a CMIB interrupt while<br/>the DISEL bit in MRB of the DTC is 0*3</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | CMFA | 0 | R/(W)*1 | Compare Match Flag A | | | | | | [Setting condition] | | | | | | When TCNT matches TCORA | | | | | | [Clearing conditions] | | | | | | • When writing 0 after reading CMFA = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When the DTC is activated by a CMIA interrupt while<br/>the DISEL bit in MRB in the DTC is 0*3</li> </ul> | | 5 | OVF | 0 | R/(W)*1 | Timer Overflow Flag | | | | | | [Setting condition] | | | | | | When TCNT overflows from H'FF to H'00 | | | | | | [Clearing condition] | | | | | | When writing 0 after reading OVF = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 4 | ADTE | 0 | R/W | A/D Trigger Enable*3 | | | | | | Selects enabling or disabling of A/D converter start requests by compare match A. | | | | | | 0: A/D converter start requests by compare match A are disabled | | | | | | A/D converter start requests by compare match A are enabled | | 3 | OS3 | 0 | R/W | Output Select 3 and 2*2 | | 2 | OS2 | 0 | R/W | These bits select a method of TMO pin output when compare match B of TCORB and TCNT occurs. | | | | | | 00: No change when compare match B occurs | | | | | | 01: 0 is output when compare match B occurs | | | | | | 10: 1 is output when compare match B occurs | | | | | | 11: Output is inverted when compare match B occurs (toggle output) | | | | Initial | | | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | OS1 | 0 | R/W | Output Select 1 and 0*2 | | 0 | OS0 | 0 | R/W | These bits select a method of TMO pin output when compare match A of TCORA and TCNT occurs. | | | | | | 00: No change when compare match A occurs | | | | | | 01: 0 is output when compare match A occurs | | | | | | 10: 1 is output when compare match A occurs | | | | | | <ol> <li>Output is inverted when compare match A occurs<br/>(toggle output)</li> </ol> | Notes: 1. Only 0 can be written to bits 7 to 5, to clear these flags. - 2. Timer output is disabled when bits OS3 to OS0 are all 0. Timer output is 0 until the first compare match occurs after a reset. - 3. Available in unit 0 and unit 1 only. # • TCSR\_1 | | | Initial | | | |-----|----------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CMFB | 0 | R/(W)*1 | Compare Match Flag B | | | | | | [Setting condition] | | | | | | When TCNT matches TCORB | | | | | | [Clearing conditions] | | | | | | • When writing 0 after reading CMFB = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When the DTC is activated by a CMIB interrupt while<br/>the DISEL bit in MRB of the DTC is 0*3</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | |-----|----------|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 6 | CMFA | 0 | R/(W)*1 | Compare Match Flag A | | | | | | | | [Setting condition] | | | | | | | | When TCNT matches TCORA | | | | | | | | [Clearing conditions] | | | | | | | | • When writing 0 after reading CMFA = 1 | | | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | | | <ul> <li>When the DTC is activated by a CMIA interrupt while<br/>the DISEL bit in MRB of the DTC is 0*3</li> </ul> | | | | 5 | OVF | 0 | R/(W)*1 | Timer Overflow Flag | | | | | | | | [Setting condition] | | | | | | | | When TCNT overflows from H'FF to H'00 | | | | | | | | [Clearing condition] | | | | | | | | Cleared by reading OVF when $OVF = 1$ , then writing 0 to $OVF$ | | | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | 4 | _ | 1 | R | Reserved | | | | | | | | This bit is always read as 1 and cannot be modified. | | | | 3 | OS3 | 0 | R/W | Output Select 3 and 2*2 | | | | 2 | OS2 | 0 | R/W | These bits select a method of TMO pin output when compare match B of TCORB and TCNT occurs. | | | | | | | | 00: No change when compare match B occurs | | | | | | | | 01: 0 is output when compare match B occurs | | | | | | | | 10: 1 is output when compare match B occurs | | | | | | | | Output is inverted when compare match B occurs (toggle output) | | | | | | Initial | | | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | OS1 | 0 | R/W | Output Select 1 and 0*2 | | 0 | OS0 | 0 | R/W | These bits select a method of TMO pin output when compare match A of TCORA and TCNT occurs. | | | | | | 00: No change when compare match A occurs | | | | | | 01: 0 is output when compare match A occurs | | | | | | 10: 1 is output when compare match A occurs | | | | | | <ol> <li>Output is inverted when compare match A occurs<br/>(toggle output)</li> </ol> | Notes: 1. Only 0 can be written to bits 7 to 5, to clear these flags. - 2. Timer output is disabled when bits OS3 to OS0 are all 0. Timer output is 0 until the first compare match occurs after a reset. - 3. Available only in unit 0 and unit 1. # 12.4 Operation ## 12.4.1 Pulse Output Figure 12.5 shows an example of the 8-bit timer being used to generate a pulse output with a desired duty cycle. The control bits are set as follows: - 1. Clear the bit CCLR1 in TCR to 0 and set the bit CCLR0 in TCR to 1 so that TCNT is cleared at a TCORA compare match. - 2. Set the bits OS3 to OS0 in TCSR to B'0110, causing the output to change to 1 at a TCORA compare match and to 0 at a TCORB compare match. With these settings, the 8-bit timer provides pulses output at a cycle determined by TCORA with a pulse width determined by TCORB. No software intervention is required. The timer output is 0 until the first compare match occurs after a reset. Figure 12.5 Example of Pulse Output # 12.4.2 Reset Input Figure 12.6 shows an example of the 8-bit timer being used to generate a pulse which is output after a desired delay time from a TMRI input. The control bits are set as follows: - 1. Set both bits CCLR1 and CCLR0 in TCR to 1 and set the TMRIS bit in TCCR to 1 so that TCNT is cleared at the high level input of the TMRI signal. - 2. In TCSR, set bits OS3 to OS0 to B'0110, causing the output to change to 1 at a TCORA compare match and to 0 at a TCORB compare match. With these settings, the 8-bit timer provides pulses output at a desired delay time from a TMRI input determined by TCORA and with a pulse width determined by TCORB and TCORA. Figure 12.6 Example of Reset Input # 12.5 Operation Timing ## 12.5.1 TCNT Count Timing Figure 12.7 shows the TCNT count timing for internal clock input. Figure 12.8 shows the TCNT count timing for external clock input. Note that the external clock pulse width must be at least 1.5 states for increment at a single edge, and at least 2.5 states for increment at both edges. The counter will not increment correctly if the pulse width is less than these values. Figure 12.7 Count Timing for Internal Clock Input Figure 12.8 Count Timing for External Clock Input # 12.5.2 Timing of CMFA and CMFB Setting at Compare Match The CMFA and CMFB flags in TCSR are set to 1 by a compare match signal generated when the TCOR and TCNT values match. The compare match signal is generated at the last state in which the match is true, just before the timer counter is updated. Therefore, when the TCOR and TCNT values match, the compare match signal is not generated until the next TCNT clock input. Figure 12.9 shows this timing. Figure 12.9 Timing of CMF Setting at Compare Match # 12.5.3 Timing of Timer Output at Compare Match When a compare match signal is generated, the timer output changes as specified by the bits OS3 to OS0 in TCSR. Figure 12.10 shows the timing when the timer output is toggled by the compare match A signal. Figure 12.10 Timing of Toggled Timer Output at Compare Match A # 12.5.4 Timing of Counter Clear by Compare Match TCNT is cleared when compare match A or B occurs, depending on the settings of the bits CCLR1 and CCLR0 in TCR. Figure 12.11 shows the timing of this operation. Figure 12.11 Timing of Counter Clear by Compare Match ### 12.5.5 Timing of TCNT External Reset\* TCNT is cleared at the rising edge or high level of an external reset input, depending on the settings of bits CCLR1 and CCLR0 in TCR. The clear pulse width must be at least 2 states. Figure 12.12 and Figure 12.13 shows the timing of this operation. Note: \* Clearing by an external reset is available only in units 0 and 1. Figure 12.12 Timing of Clearance by External Reset (Rising Edge) Figure 12.13 Timing of Clearance by External Reset (High Level) # 12.5.6 Timing of Overflow Flag (OVF) Setting The OVF bit in TCSR is set to 1 when TCNT overflows (changes from H'FF to H'00). Figure 12.14 shows the timing of this operation. Figure 12.14 Timing of OVF Setting # 12.6 Operation with Cascaded Connection If the bits CKS2 to CKS0 in either TCR\_0 or TCR\_1 are set to B'100, the 8-bit timers of the two channels are cascaded. With this configuration, a single 16-bit timer could be used (16-bit counter mode) or compare matches of the 8-bit channel 0 could be counted by the timer of channel 1 (compare match count mode). #### 12.6.1 16-Bit Counter Mode When the bits CKS2 to CKS0 in TCR\_0 are set to B'100, the timer functions as a single 16-bit timer with channel 0 occupying the upper 8 bits and channel 1 occupying the lower 8 bits. # (1) Setting of Compare Match Flags - The CMF flag in TCSR\_0 is set to 1 when a 16-bit compare match event occurs. - The CMF flag in TCSR\_1 is set to 1 when a lower 8-bit compare match event occurs. # (2) Counter Clear Specification - If the CCLR1 and CCLR0 bits in TCR\_0 have been set for counter clear at compare match, the 16-bit counter (TCNT\_0 and TCNT\_1 together) is cleared when a 16-bit compare match event occurs. The 16-bit counter (TCNT0 and TCNT1 together) is cleared even if counter clear by the TMRI0 pin has been set. - The settings of the CCLR1 and CCLR0 bits in TCR\_1 are ignored. The lower 8 bits cannot be cleared independently. #### (3) Pin Output - Control of output from the TMO0 pin by the bits OS3 to OS0 in TCSR\_0 is in accordance with the 16-bit compare match conditions. - Control of output from the TMO1 pin by the bits OS3 to OS0 in TCSR\_1 is in accordance with the lower 8-bit compare match conditions. # 12.6.2 Compare Match Count Mode When the bits CKS2 to CKS0 in TCR\_1 are set to B'100, TCNT\_1 counts compare match A for channel 0. Channels 0 and 1 are controlled independently. Conditions such as setting of the CMF flag, generation of interrupts, output from the TMO pin, and counter clear are in accordance with the settings for each channel. # 12.7 Interrupt Sources #### 12.7.1 Interrupt Sources and DTC Activation • Interrupt in unit 0 and unit 1 There are three interrupt sources for the 8-bit timer (TMR\_0 or TMR\_1): CMIA, CMIB, and OVI. Their interrupt sources and priorities are shown in table 12.4. Each interrupt source is enabled or disabled by the corresponding interrupt enable bit in TCR or TCSR, and independent interrupt requests are sent for each to the interrupt controller. It is also possible to activate the DTC by means of CMIA and CMIB interrupts (This is available in unit 0 and unit 1 only). Table 12.4 8-Bit Timer (TMR\_0 or TMR\_1) Interrupt Sources (in Unit 0 and Unit 1) | Signal<br>Name | Name | Interrupt Source | Interrupt<br>Flag | DTC<br>Activation | Priority | |----------------|-------|-----------------------|-------------------|-------------------|----------| | CMIA0 | CMIA0 | TCORA_0 compare match | CMFA | Possible | High | | CMIB0 | CMIB0 | TCORB_0 compare match | CMFB | Possible | _ | | OVI0 | OVI0 | TCNT_0 overflow | OVF | Not possible | Low | | CMIA1 | CMIA1 | TCORA_1 compare match | CMFA | Possible | High | | CMIB1 | CMIB1 | TCORB_1 compare match | CMFB | Possible | | | OVI1 | OVI1 | TCNT_1 overflow | OVF | Not possible | Low | #### • Interrupt in unit 2 and unit 3 There are two interrupt sources for the 8-bit timer (TMR\_4 or TMR\_5): CMIA, CMIB. The interrupt signal is CMI only. The interrupt sources are shown in table 12.5. When enabling or disabling is set by the interrupt enable bit in TCR or TCSR, and when either CMIA or CMIB interrupt source is generated, CMI is sent to the interrupt controller. To verify which interrupt source is generated, confirm by checking each flag in TCSR. No overflow-related interrupt signal exists. DTC cannot be activated by this interrupt. Table 12.5 8-Bit Timer (TMR\_4 or TMR\_5) Interrupt Sources (in Unit 2 and Unit 3) | Signal<br>Name | Name | Interrupt Source | Interrupt<br>Flag | DTC<br>Activation | Priority | |----------------|-------|-----------------------|-------------------|-------------------|----------| | CMI4 | CMIA4 | TCORA_4 compare match | CMFA | Not possible | _ | | | CMIB4 | TCORB_4 compare match | CMFB | _ | | | CMI5 | CMIA5 | TCORA_5 compare match | CMFA | Not possible | _ | | | CMIB5 | TCORB_5 compare match | CMFB | _ | | #### 12.7.2 A/D Converter Activation The A/D converter can be activated only by TMR\_0 compare match A.\* If the ADTE bit in TCSR\_0 is set to 1 when the CMFA flag in TCSR\_0 is set to 1 by the occurrence of TMR\_0 compare match A, a request to start A/D conversion is sent to the A/D converter. If the 8-bit timer conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. Note: \* Available only in unit 0 and unit 1. # 12.8 Usage Notes #### 12.8.1 Notes on Setting Cycle If the compare match is selected for counter clear, TCNT is cleared at the last state in the cycle in which the values of TCNT and TCOR match. TCNT updates the counter value at this last state. Therefore, the counter frequency is obtained by the following formula. $$f = \phi / (N + 1)$$ N: TCOR value #### 12.8.2 Conflict between TCNT Write and Counter Clear If a counter clear signal is generated during the T<sub>2</sub> state of a TCNT write cycle, the clear takes priority and the write is not performed as shown in figure 12.15. Figure 12.15 Conflict between TCNT Write and Clear #### 12.8.3 Conflict between TCNT Write and Increment If a TCNT input clock pulse is generated during the $T_2$ state of a TCNT write cycle, the write takes priority and the counter is not incremented as shown in figure 12.16. Figure 12.16 Conflict between TCNT Write and Increment ## 12.8.4 Conflict between TCOR Write and Compare Match If a compare match event occurs during the $T_2$ state of a TCOR write cycle, the TCOR write takes priority and the compare match signal is inhibited as shown in figure 12.17. Figure 12.17 Conflict between TCOR Write and Compare Match #### 12.8.5 Conflict between Compare Matches A and B If compare match events A and B occur at the same time, the 8-bit timer operates in accordance with the priorities for the output statuses set for compare match A and compare match B, as shown in table 12.6. **Table 12.6 Timer Output Priorities** | Output Setting | Priority | |----------------|----------| | Toggle output | High | | 1-output | | | 0-output | | | No change | Low | ### 12.8.6 Switching of Internal Clocks and TCNT Operation TCNT may be incremented erroneously depending on when the internal clock is switched. Table 12.7 shows the relationship between the timing at which the internal clock is switched (by writing to the bits CKS1 and CKS0) and the TCNT operation. When the TCNT clock is generated from an internal clock, the rising or falling edge of the internal clock pulse are always monitored. Table 12.7 assumes that the falling edge is selected. If the signal levels of the clocks before and after switching change from high to low as shown in item 3, the change is considered as the falling edge. Therefore, a TCNT clock pulse is generated and TCNT is incremented. This is similar to when the rising edge is selected. The erroneous increment of TCNT can also happen when switching between rising and falling edges of the internal clock, and when switching between internal and external clocks. Table 12.7 Switching of Internal Clock and TCNT Operation Notes: 1. Includes switching from low to stop, and from stop to low. - 2. Includes switching from stop to high. - 3. Includes switching from high to stop. - Generated because the change of the signal levels is considered as a falling edge; TCNT is incremented. ## 12.8.7 Mode Setting with Cascaded Connection If 16-bit counter mode and compare match count mode are specified at the same time, input clocks for TCNT\_0 and TCNT\_1 are not generated, and the counter stops. Do not specify 16-bit counter mode and compare match count mode simultaneously. #### 12.8.8 Module Stop State Setting Operation of the TMR can be disabled or enabled using the module stop control register. The initial setting is for operation of the TMR to be halted. Register access is enabled by clearing the module stop state. For details, see section 23, Power-Down Modes. #### 12.8.9 Interrupts in Module Stop State If the module stop state is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC activation source. Interrupts should therefore be disabled before entering the module stop state. # Section 13 32K Timer (TM32K) The 32K timer (TM32K) is an 8-bit timer that generates a 32K timer interrupt each time the counter overflows. Figure 13.1 shows a block diagram of the TM32K. #### 13.1 Features - Selectable from four counter input clocks produced by frequency division of the 32.768 kHz clock - A 32K timer interrupt (32KOVI) generated by a counter overflow - Four overflow cycles of 250 ms, 500 ms, 1 s, and 2 s settable - Counter operational except in hardware standby mode or the reset state Figure 13.1 Block Diagram of TM32K # 13.2 Register Descriptions The TM32K has the following registers. - Timer counter (TCNT32K) - Timer control register (TCR32K) #### 13.2.1 Timer Counter (TCNT32K) TCNT32K is an 8-bit readable up-counter. When the TME bit in the timer control register (TCR32K) is 0, TCNT32K is initialized to H'00. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|---|---|---|---|---|---| | Bit Name: | | | | | | | | | | Initial value: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W: | R | R | R | R | R | R | R | R | Note: A correct value cannot be read if the counter is read while the 32-kHz oscillator is not in operation (OSC32STP = 1). # 13.2.2 Time Control Register (TCR32K) TCR32K enables the timer, stops the 32K oscillator, and selects the clock source to be input to TCNT32K. | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|---|-----|---|---|----------|------|------| | Blt Name: | _ | _ | TME | _ | _ | OSC32STP | CKS1 | CKS0 | | Initial Value: | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | R/W: | R | R | R/W | R | R | R/W | R/W | R/W | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | _ | 1 | R | Reserved | | 6 | _ | 1 | R | These bits are always read as 1 and cannot be modified. | | 5 | TME | 0 | R/W | Timer Enable | | | | | | When this bit is set to 1, TCNT32K starts counting. When this bit is cleared, TCNT32K stops counting and is initialized to H'00. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------| | 4 | _ | 1 | R | Reserved | | 3 | _ | 1 | R | These bits are always read as 1 and cannot be modified. | | 2 | OSC32STP* | 0 | R/W | 32-kHz Oscillator Stop | | | | | | 0: Starts the 32-kHz oscillator | | | | | | 1: Stops the 32-kHz oscillator | | 1 | CKS1 | 0 | R/W | Clock Select 1, 0 | | 0 | CKS0 | 0 | R/W | Select the clock source to be input to TCNT32K. The overflow cycle for SUBCK = 32.768 kHz is indicated in parentheses. | | | | | | 00: Clock SUBCK/32 (cycle: 250 ms) | | | | | | 01: Clock SUBCK/64 (cycle: 500 ms) | | | | | | 10: Clock SUBCK/128 (cycle: 1 s) | | | | | | 11: Clock SUBCK/512 (cycle: 2 s) | Note: \* When the CK32K bit in SUBCKCR is 1, 1 cannot be written to this bit. # 13.3 Operation Setting 1 to the TME bit in TCR32K starts the count-up operation. A 32K timer interrupt (32KOVI) is generated each time TCNT32K overflows. Therefore, an interrupt can be generated at intervals with a cycle determined by the clock select bits 0 and 1. Figure 13.2 32K Timer Operation # 13.4 Interrupt Source Overflows of the 32K timer generate a 32K timer interrupt (32KOVI) that lasts for three clocks of 32 kHz. Since 32KOVI is internally connected to IRQ15, the IRQ15F bit is set to 1 when an interrupt is generated. For the IRQ15 setting, select an interrupt request generated at the falling edge with ISCR. Table 13.1 TM32K Interrupt Source | Name | Interrupt Source | Interrupt Flag | DTC Activation | |--------|------------------|----------------|----------------| | 32KOVI | TCNT32K overflow | IRQ15F | Impossible | # 13.5 Usage Notes ## 13.5.1 Changing Values of Bits CKS1 and CKS0 If bits CKS1 and CKS0 in TCR32K are written to while the TM32K is operating, errors could occur in the incrementation. The TM32K must be stopped (the TME bit is set to 0) before the values of bits CKS1 and CKS0 are changed. ## 13.5.2 Usage Notes on 32K Timer - The 32K timer does not operate when the OSC32STP bit is set to 1. Always set the OSC32STP bit to 0 when starting the 32K timer. - When the OSC32STP bit has been changed from 1 to 0, allow enough time to ensure settling of the oscillation by the 32-kHz oscillator. #### 13.5.3 Note on Reading Timer Counter A counter read value is undefined during one clock of 32 kHz immediately after returning from software standby. Wait one clock of 32 kHz when reading the timer counter. # 13.5.4 Note on Register Initialization TCR32K and TCNT32K of the 32K timer are initialized in hardware standby mode or in the pin reset state. These registers are not initialized by a reset caused by a watchdog timer overflow. # Section 14 Watchdog Timer (WDT) The watchdog timer (WDT) is an 8-bit timer that outputs an overflow signal (WDTOVF) if a system crash prevents the CPU from writing to the timer counter, thus allowing it to overflow. At the same time, the WDT can also generate an internal reset signal. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer operation, an interval timer interrupt is generated each time the counter overflows. Figure 14.1 shows a block diagram of the WDT. #### 14.1 Features - Selectable from eight counter input clocks - Switchable between watchdog timer mode and interval timer mode - In watchdog timer mode If the counter overflows, the WDT outputs WDTOVF. It is possible to select whether or not the entire LSI is reset at the same time. - In interval timer mode If the counter overflows, the WDT generates an interval timer interrupt (WOVI). Figure 14.1 Block Diagram of WDT # 14.2 Input/Output Pin Table 14.1 shows the WDT pin configuration. **Table 14.1 Pin Configuration** | Name | Symbol | I/O | Function | |-------------------------|--------|--------|----------------------------------------------------------| | Watchdog timer overflow | WDTOVF | Output | Outputs a counter overflow signal in watchdog timer mode | # 14.3 Register Descriptions The WDT has the following three registers. To prevent accidental overwriting, TCSR, TCNT, and RSTCSR have to be written to in a method different from normal registers. For details, see section 14.6.1, Notes on Register Access. - Timer counter (TCNT) - Timer control/status register (TCSR) - Reset control/status register (RSTCSR) #### **14.3.1** Timer Counter (TCNT) TCNT is an 8-bit readable/writable up-counter. TCNT is initialized to H'00 when the TME bit in TCSR is cleared to 0. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### 14.3.2 Timer Control/Status Register (TCSR) TCSR selects the clock source to be input to TCNT, and the timer mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|-------|-----|---|---|------|------|------| | Bit Name | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | | Initial Value | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | R/W | R/(W)* | R/W | R/W | R | R | R/W | R/W | R/W | Note: \* Only 0 can be written to this bit, to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | OVF | 0 | R/(W)* | Overflow Flag | | | | | | Indicates that TCNT has overflowed in interval timer mode. Only 0 can be written to this bit, to clear the flag. | | | | | | [Setting condition] | | | | | | When TCNT overflows in interval timer mode (changes from H'FF to H'00) | | | | | | When internal reset request generation is selected in watchdog timer mode, OVF is cleared automatically by the internal reset. | | | | | | [Clearing condition] | | | | | | Cleared by reading TCSR when OVF = 1, then writing 0 to OVF | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 6 | WT/IT | 0 | R/W | Timer Mode Select | | | | | | Selects whether the WDT is used as a watchdog timer or interval timer. | | | | | | 0: Interval timer mode | | | | | | When TCNT overflows, an interval timer interrupt (WOVI) is requested. | | | | | | 1: Watchdog timer mode | | | | | | When TCNT overflows, the $\overline{\text{WDTOVF}}$ signal is output. | | 5 | TME | 0 | R/W | Timer Enable | | | | | | When this bit is set to 1, TCNT starts counting. When this bit is cleared, TCNT stops counting and is initialized to H'00. | | 4, 3 | _ | All 1 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0 | | 1 | CKS1 | 0 | R/W | Select the clock source to be input to TCNT. The overflow | | 0 | CKS0 | 0 | R/W | cycle for $P\phi = 20$ MHz is indicated in parentheses. | | | | | | 000: Clock Pψ/2 (cycle: 25.6 μs) | | | | | | 001: Clock Pφ/64 (cycle: 819.2 μs) | | | | | | 010: Clock Ph/128 (cycle: 1.6 ms) | | | | | | 011: Clock Pφ/512 (cycle: 6.6 ms)<br>100: Clock Pφ/2048 (cycle: 26.2 ms) | | | | | | 101: Clock Pφ/8192 (cycle: 104.9 ms) | | | | | | 110: Clock Po/32768 (cycle: 104:3 ms) | | | | | | 111: Clock P\(\phi\)/131072 (cycle: 415.4113) | | | | | | · · · · · · · · · · · · · · · · | Note: \* Only 0 can be written to this bit, to clear the flag. # 14.3.3 Reset Control/Status Register (RSTCSR) RSTCSR controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, but not by the WDT internal reset signal caused by WDT overflows. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|------|-----|---|---|---|---|---| | Bit Name | WOVF | RSTE | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | R/(W)* | R/W | R/W | R | R | R | R | R | Note: \* Only 0 can be written to this bit, to clear the flag. | | | Initial | | | |-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | WOVF | 0 | R/(W)* | Watchdog Timer Overflow Flag | | | | | | This bit is set when TCNT overflows in watchdog timer mode. This bit cannot be set in interval timer mode, and only 0 can be written. | | | | | | [Setting condition] | | | | | | When TCNT overflows (changed from H'FF to H'00) in watchdog timer mode | | | | | | [Clearing condition] | | | | | | Reading RSTCSR when WOVF = 1, and then writing 0 to WOVF | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 6 | RSTE | 0 | R/W | Reset Enable | | | | | | Specifies whether or not this LSI is internally reset if TCNT overflows during watchdog timer operation. | | | | | | 0: LSI is not reset even if TCNT overflows (Though this LSI is not reset, TCNT and TCSR in WDT are reset) | | | | | | 1: LSI is reset if TCNT overflows | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------------------------------------------------------------| | 5 | _ | 0 | R/W | Reserved | | | | | | Although this bit is readable/writable, reading from or writing to this bit does not affect operation. | | 4 to 0 | _ | All 1 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | Note: \* Only 0 can be written to this bit, to clear the flag. # 14.4 Operation #### 14.4.1 Watchdog Timer Mode To use the WDT in watchdog timer mode, set both the WT/IT and TME bits in TCSR to 1. During watchdog timer operation, if TCNT overflows without being rewritten because of a system crash or other error, the $\overline{WDTOVF}$ signal is output. This ensures that TCNT does not overflow while the system is operating normally. Software must prevent TCNT overflows by rewriting the TCNT value (normally H'00 is written) before overflow occurs. This $\overline{WDTOVF}$ signal can be used to reset the LSI internally in watchdog timer mode. If TCNT overflows when the RSTE bit in RSTCSR is set to 1, a signal that resets this LSI internally is generated at the same time as the $\overline{WDTOVF}$ signal. If a reset caused by a signal input to the $\overline{RES}$ pin occurs at the same time as a reset caused by a WDT overflow, the $\overline{RES}$ pin reset has priority and the WOVF bit in RSTCSR is cleared to 0. The WDTOVF signal is output for 133 cycles of P $\phi$ when RSTE = 1 in RSTCSR, and for 130 cycles of P $\phi$ when RSTE = 0 in RSTCSR. The internal reset signal is output for 519 cycles of P $\phi$ . When RSTE = 1, an internal reset signal is generated. Since the system clock control register (SCKCR) is initialized, the multiplication ratio of P $\phi$ becomes the initial value. When RSTE = 0, an internal reset signal is not generated. Neither SCKCR nor the multiplication ratio of $P\phi$ is changed. When TCNT overflows in watchdog timer mode, the WOVF bit in RSTCSR is set to 1. If TCNT overflows when the RSTE bit in RSTCSR is set to 1, an internal reset signal is generated for the entire LSI. Figure 14.2 Operation in Watchdog Timer Mode #### 14.4.2 Interval Timer Mode To use the WDT as an interval timer, set the WT/IT bit to 0 and the TME bit to 1 in TCSR. When the WDT is used as an interval timer, an interval timer interrupt (WOVI) is generated each time the TCNT overflows. Therefore, an interrupt can be generated at intervals. When the TCNT overflows in interval timer mode, an interval timer interrupt (WOVI) is requested at the same time the OVF bit in the TCSR is set to 1. Figure 14.3 Operation in Interval Timer Mode # 14.5 Interrupt Source During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. The OVF flag must be cleared to 0 in the interrupt handling routine. **Table 14.2 WDT Interrupt Source** | Name | Interrupt Source | Interrupt Flag | DTC Activation | |------|------------------|----------------|----------------| | WOVI | TCNT overflow | OVF | Impossible | # 14.6 Usage Notes #### 14.6.1 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below. #### (1) Writing to TCNT, TCSR, and RSTCSR TCNT and TCSR must be written to by a word transfer instruction. They cannot be written to by a byte transfer instruction. For writing, TCNT and TCSR are assigned to the same address. Accordingly, perform data transfer as shown in figure 14.4. The transfer instruction writes the lower byte data to TCNT or TCSR. To write to RSTCSR, execute a word transfer instruction for address H'FFA6. A byte transfer instruction cannot be used to write to RSTCSR. The method of writing 0 to the WOVF bit in RSTCSR differs from that of writing to the RSTE bit in RSTCSR. Perform data transfer as shown in figure 14.4. At data transfer, the transfer instruction clears the WOVF bit to 0, but has no effect on the RSTE bit. To write to the RSTE bit, perform data transfer as shown in figure 14.4. In this case, the transfer instruction writes the value in bit 6 of the lower byte to the RSTE bit, but has no effect on the WOVF bit. Figure 14.4 Writing to TCNT, TCSR, and RSTCSR #### (2) Reading from TCNT, TCSR, and RSTCSR These registers can be read from in the same way as other registers. For reading, TCSR is assigned to address H'FFA4, TCNT to address H'FFA5, and RSTCSR to address H'FFA7. #### 14.6.2 Conflict between Timer Counter (TCNT) Write and Increment If a TCNT clock pulse is generated during the T2 cycle of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 14.5 shows this operation. Figure 14.5 Conflict between TCNT Write and Increment # 14.6.3 Changing Values of Bits CKS2 to CKS0 If bits CKS2 to CKS0 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. The watchdog timer must be stopped (by clearing the TME bit to 0) before the values of bits CKS2 to CKS0 are changed. # 14.6.4 Switching between Watchdog Timer Mode and Interval Timer Mode If the timer mode is switched from watchdog timer mode to interval timer mode while the WDT is operating, errors could occur in the incrementation. The watchdog timer must be stopped (by clearing the TME bit to 0) before switching the timer mode. #### 14.6.5 Internal Reset in Watchdog Timer Mode This LSI is not reset internally if TCNT overflows while the RSTE bit is cleared to 0 during watchdog timer mode operation, but TCNT and TCSR of the WDT are reset. TCNT, TCSR, and RSTCR cannot be written to while the $\overline{WDTOVF}$ signal is low. Also note that a read of the WOVF flag is not recognized during this period. To clear the WOVF flag, therefore, read TCSR after the $\overline{WDTOVF}$ signal goes high, then write 0 to the WOVF flag. #### 14.6.6 System Reset by WDTOVF Signal If the $\overline{WDTOVF}$ signal is input to the $\overline{RES}$ pin, this LSI will not be initialized correctly. Make sure that the $\overline{WDTOVF}$ signal is not input logically to the $\overline{RES}$ pin. To reset the entire system by means of the $\overline{WDTOVF}$ signal, use a circuit like that shown in figure 14.6. Figure 14.6 Circuit for System Reset by WDTOVF Signal (Example) # 14.6.7 Transition to Watchdog Timer Mode or Software Standby Mode When the WDT operates in watchdog timer mode, a transition to software standby mode is not made even when the SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1. Instead, a transition to sleep mode is made. To transit to software standby mode, the SLEEP instruction must be executed after halting the WDT (clearing the TME bit to 0). When the WDT operates in interval timer mode, a transition to software standby mode is made through execution of the SLEEP instruction when the SSBY bit in SBYCR is set to 1. # Section 15 Serial Communication Interface (SCI, IrDA, CRC) This LSI has six independent serial communication interface (SCI) channels. The SCI can handle both asynchronous and clocked synchronous serial communication. Asynchronous serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA). A function is also provided for serial communication between processors (multiprocessor communication function). The SCI also supports the smart card (smart card) interface supporting ISO/IEC 7816-3 (Identification Card) as an extended asynchronous communication mode. SCI\_5 enables transmitting and receiving IrDA communication waveform based on the IrDA Specifications version 1.0. This LSI incorporates the on-chip CRC (Cyclic Redundancy Check) computing unit that realizes high reliability of high-speed data transfer. Since the CRC computing unit is not connected to SCI, operation is executed by writing data to registers. Figure 15.1 shows a block diagram of the SCI\_0 to SCI\_4. Figure 15.2 shows a block diagram of the SCI\_5 and SCI\_6. ## 15.1 Features - Choice of asynchronous or clocked synchronous serial communication mode - Full-duplex communication capability The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously. Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data. - On-chip baud rate generator allows any bit rate to be selected The external clock can be selected as a transfer clock source (except for the smart card interface). - Choice of LSB-first or MSB-first transfer (except in the case of asynchronous mode 7-bit data) - Four interrupt sources The interrupt sources are transmit-end, transmit-data-empty, receive-data-full, and receive error. The transmit-data-empty and receive-data-full interrupt sources can activate the DTC or DMAC. - Module stop state specifiable #### Asynchronous Mode (SCI\_0, 1, 2, 4, 5, and 6): - Data length: 7 or 8 bits - Stop bit length: 1 or 2 bits - Parity: Even, odd, or none - Receive error detection: Parity, overrun, and framing errors - Break detection: Break can be detected by reading the RxD pin level directly in case of a framing error - Enables transfer rate clock input from TMR (SCI\_5, SCI\_6) - Average transfer rate generator (SCI\_2) - 10.667-MHz operation: 115.192 kbps or 460.784 kbps can be selected - 16-MHz operation: 115.192 kbps, 460.784 kbps, or 720 kbps can be selected - 32-MHz operation: 720 kbps - Average transfer rate generator (SCI\_5, SCI\_6) - 8-MHz operation: 460.784 kbps can be selected - 10.667-MHz operation: 115.152 kbps or 460.606 kbps can be selected - 12-MHz operation: 230.263 kbps or 460.526 kbps can be selected - 16-MHz operation: 115.196 kbps, 460.784 kbps, 720 kbps, or 921.569 kbps can be selected - 24-MHz operation: 115.132 kbps, 460.526 kbps, 720 kbps, or 921.053 kbps can be selected - 32-MHz operation: 720 kbps can be selected ## Clocked Synchronous Mode (SCI\_0, 1, 2, and 4): - Data length: 8 bits - Receive error detection: Overrun errors #### **Smart Card Interface:** - An error signal can be automatically transmitted on detection of a parity error during reception - Data can be automatically re-transmitted on receiving an error signal during transmission - Both direct convention and inverse convention are supported Table 15.1 lists the functions of each channel. **Table 15.1 Function List of SCI Channels** | | | SCI_0, 1, 4 | SCI_2 | SCI_5, SCI_6 | |------------------------------------|--------------------------|-------------|--------------|--------------| | Clocked synchrono | Clocked synchronous mode | | 0 | _ | | Asynchronous mod | e | 0 | 0 | 0 | | TMR clock input | | _ | _ | 0 | | When average | Pφ = 8 Hz | _ | _ | 460.784 kbps | | transfer rate<br>generator is used | Pφ = 10.667 Hz | _ | 460.784 kbps | 460.606 kbps | | generator is asca | | | 115.192 kbps | 115.152 kbps | | | Pφ = 12 Hz | _ | _ | 460.526 kbps | | | | | | 230.263 kbps | | | Pφ = 16 Hz | _ | 720 kbps | 921.569 kbps | | | | | 460 784kbps | 720 kbps | | | | | 115.192 kbps | 460.784 kbps | | | | | | 115.196 kbps | | | Pφ = 24 Hz | _ | _ | 921.053 kbps | | | | | | 720 kbps | | | | | | 460.526 kbps | | | | | | 115.132 kbps | | | Pφ = 32 Hz | _ | 720 kbps | 720 kbps | Figure 15.1 Block Diagram of SCI\_0, 1, 2, and 4 Figure 15.2 Block Diagram of SCI\_5 and SCI\_6 # 15.2 Input/Output Pins Table 15.2 lists the pin configuration of the SCI. **Table 15.2** Pin Configuration | Channel | Pin Name* | I/O | Function | |---------|------------|--------|--------------------------------| | 0 | SCK0 | I/O | Channel 0 clock input/output | | | RxD0 | Input | Channel 0 receive data input | | | TxD0 | Output | Channel 0 transmit data output | | 1 | SCK1 | I/O | Channel 1 clock input/output | | | RxD1 | Input | Channel 1 receive data input | | | TxD1 | Output | Channel 1 transmit data output | | 2 | SCK2 | I/O | Channel 2 clock input/output | | | RxD2 | Input | Channel 2 receive data input | | | TxD2 | Output | Channel 2 transmit data output | | 3 | SCK3 | I/O | Channel 3 clock input/output | | | RxD3 | Input | Channel 3 receive data input | | | TxD3 | Output | Channel 3 transmit data output | | 4 | SCK4 | I/O | Channel 4 clock input/output | | | RxD4 | Input | Channel 4 receive data input | | | TxD4 | Output | Channel 4 transmit data output | | 5 | RxD5/IrRxD | Input | Channel 5 receive data input | | | TxD5/IrTxD | Output | Channel 5 transmit data output | | 6 | RxD6 | Input | Channel 6 receive data input | | | TxD6 | Output | Channel 6 transmit data output | Note: \* Pin names SCK, RxD, and TxD are used in the text for all channels, omitting the channel designation. # 15.3 Register Descriptions The SCI has the following registers. Some bits in the serial mode register (SMR), serial status register (SSR), and serial control register (SCR) have different functions in different modes—normal serial communication interface mode and smart card interface mode; therefore, the bits are described separately for each mode in the corresponding register sections. #### Channel 0: - Receive shift register\_0 (RSR\_0) - Transmit shift register\_0 (TSR\_0) - Receive data register\_0 (RDR\_0) - Transmit data register\_0 (TDR\_0) - Serial mode register\_0 (SMR\_0) - Serial control register\_0 (SCR\_0) - Serial status register\_0 (SSR\_0) - Smart card mode register\_0 (SCMR\_0) - Bit rate register\_0 (BRR\_0) #### Channel 1: - Receive shift register\_1 (RSR\_1) - Transmit shift register\_1 (TSR\_1) - Receive data register\_1 (RDR\_1) - Transmit data register\_1 (TDR\_1) - Serial mode register\_1 (SMR\_1) - Serial control register\_1 (SCR\_1) - Serial status register\_1 (SSR\_1) - Smart card mode register\_1 (SCMR\_1) - Bit rate register\_1 (BRR\_1) #### Channel 2: - Receive shift register 2 (RSR 2) - Transmit shift register\_2 (TSR\_2) - Receive data register\_2 (RDR\_2) - Transmit data register 2 (TDR 2) - Serial mode register\_2 (SMR\_2) - Serial control register\_2 (SCR\_2) - Serial status register\_2 (SSR\_2) - Smart card mode register\_2 (SCMR\_2) - Bit rate register\_2 (BRR\_2) - Serial extended mode register 2 (SEMR 2) #### **Channel 4:** - Receive shift register\_4 (RSR\_4) - Transmit shift register\_4 (TSR\_4) - Receive data register\_4 (RDR\_4) - Transmit data register\_4 (TDR\_4) - Serial mode register\_4 (SMR\_4) - Serial control register\_4 (SCR\_4) - Serial status register\_4 (SSR\_4) - Smart card mode register\_4 (SCMR\_4) - Bit rate register\_4 (BRR\_4) #### Channel 5: - Receive shift register\_5 (RSR\_5) - Transmit shift register\_5 (TSR\_5) - Receive data register\_5 (RDR\_5) - Transmit data register\_5 (TDR\_5) - Serial mode register\_5 (SMR\_5) - Serial control register\_5 (SCR\_5) - Serial status register\_5 (SSR\_5) - Smart card mode register\_5 (SCMR\_5) - Bit rate register\_5 (BRR\_5) - Serial extended mode register\_5 (SEMR\_5) - IrDA control register\_5 (IrCR) #### Channel 6: - Receive shift register\_6 (RSR\_6) - Transmit shift register 6 (TSR 6) - Receive data register\_6 (RDR\_6) - Transmit data register 6 (TDR 6) - Serial mode register 6 (SMR 6) - Serial control register\_6 (SCR\_6) - Serial status register 6 (SSR 6) - Smart card mode register 6 (SCMR 6) - Serial extended mode register 6 (SEMR 6) - Bit rate register\_6 (BRR\_6) ### 15.3.1 Receive Shift Register (RSR) RSR is a shift register which is used to receive serial data input from the RxD pin and converts it into parallel data. When one frame of data has been received, it is transferred to RDR automatically. RSR cannot be directly accessed by the CPU. ## 15.3.2 Receive Data Register (RDR) RDR is an 8-bit register that stores receive data. When the SCI has received one frame of serial data, it transfers the received serial data from RSR to RDR where it is stored. This allows RSR to receive the next data. Since RSR and RDR function as a double buffer in this way, continuous receive operations can be performed. After confirming that the RDRF bit in SSR is set to 1, read RDR only once. RDR cannot be written to by the CPU. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | #### 15.3.3 Transmit Data Register (TDR) TDR is an 8-bit register that stores transmit data. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts transmission. The double-buffered structures of TDR and TSR enable continuous serial transmission. If the next transmit data has already been written to TDR when one frame of data is transmitted, the SCI transfers the written data to TSR to continue transmission. Although TDR can be read from or written to by the CPU at all times, to achieve reliable serial transmission, write transmit data to TDR for only once after confirming that the TDRE bit in SSR is set to 1. #### 15.3.4 Transmit Shift Register (TSR) TSR is a shift register that transmits serial data. To perform serial data transmission, the SCI first automatically transfers transmit data from TDR to TSR, and then sends the data to the TxD pin. TSR cannot be directly accessed by the CPU. #### 15.3.5 Serial Mode Register (SMR) SMR is used to set the SCI's serial transfer format and select the baud rate generator clock source. Some bits in SMR have different functions in normal mode and smart card interface mode. • When SMIF in SCMR = 0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|----|-----|------|----|------|------| | Bit Name | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | When SMIF in SCMR = 1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|------|------|------|------| | Bit Name | GM | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # Bit Functions in Normal Serial Communication Interface Mode (When SMIF in SCMR = 0): | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | C/A | 0 | R/W | Communication Mode | | | | | | 0: Asynchronous mode | | | | | | 1: Clocked synchronous mode* | | 6 | CHR | 0 | R/W | Character Length (valid only in asynchronous mode) | | | | | | 0: Selects 8 bits as the data length. | | | | | | 1: Selects 7 bits as the data length. LSB-first is fixed and the MSB (bit 7) in TDR is not transmitted in transmission. | | | | | | In clocked synchronous mode, a fixed data length of 8 bits is used. | | 5 | PE | 0 | R/W | Parity Enable (valid only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. For a multiprocessor format, parity bit addition and checking are not performed regardless of the PE bit setting. | | 4 | O/Ē | 0 | R/W | Parity Mode (valid only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity. | | | | | | 1: Selects odd parity. | | 3 | STOP | 0 | R/W | Stop Bit Length (valid only in asynchronous mode) | | | | | | Selects the stop bit length in transmission. | | | | | | 0: 1 stop bit | | | | | | 1: 2 stop bits | | | | | | In reception, only the first stop bit is checked. If the second stop bit is 0, it is treated as the start bit of the next transmit frame. | | 2 | MP | 0 | R/W | Multiprocessor Mode (valid only in asynchronous mode) | | | | | | When this bit is set to 1, the multiprocessor function is enabled. The PE bit and $O/\overline{E}$ bit settings are invalid in multiprocessor mode. | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | CKS1 | 0 | R/W | Clock Select 1, 0 | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the baud rate generator. | | | | | | 00: Pφ clock (n = 0) | | | | | | 01: Pφ/4 clock (n = 1) | | | | | | 10: Pφ/16 clock (n = 2) | | | | | | 11: P\phi/64 clock (n = 3) | | | | | | For the relation between the settings of these bits and the baud rate, see section 15.3.9, Bit Rate Register (BRR). n is the decimal display of the value of n in BRR (see section 15.3.9, Bit Rate Register (BRR)). | Note: \* Available in SCI\_0, 1, 2, and 4 only. Setting is prohibited in SCI\_5 and SCI\_6. # Bit Functions in Smart Card Interface Mode (When SMIF in SCMR = 1): | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | GM | 0 | R/W | GSM Mode | | | | | | Setting this bit to 1 allows GSM mode operation. In GSM mode, the TEND set timing is put forward to 11.0 etu from the start and the clock output control function is appended. For details, see sections 15.7.6, Data Transmission (Except in Block Transfer Mode) and 15.7.8, Clock Output Control. | | 6 | BLK | 0 | R/W | Setting this bit to 1 allows block transfer mode operation. For details, see section 15.7.3, Block Transfer Mode. | | 5 | PE | 0 | R/W | Parity Enable (valid only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. Set this bit to 1 in smart card interface mode. | | 4 | O/Ē | 0 | R/W | Parity Mode (valid only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity | | | | | | 1: Selects odd parity | | | | | | For details on the usage of this bit in smart card interface mode, see section 15.7.2, Data Format (Except in Block Transfer Mode). | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | BCP1 | 0 | R/W | Base clock Pulse 1, 0 | | 2 | BCP0 | 0 | R/W | These bits select the number of base clock cycles in a 1-bit data transfer time in smart card interface mode. | | | | | | 00: 32 clock cycles (S = 32) | | | | | | 01: 64 clock cycles (S = 64) | | | | | | 10: 372 clock cycles (S = 372) | | | | | | 11: 256 clock cycles (S = 256) | | | | | | For details, see section 15.7.4, Receive Data Sampling Timing and Reception Margin. S is described in section 15.3.9, Bit Rate Register (BRR). | | 1 | CKS1 | 0 | R/W | Clock Select 1, 0 | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the baud rate generator. | | | | | | 00: Pφ clock (n = 0) | | | | | | 01: P\psi/4 clock (n = 1) | | | | | | 10: P\psi/16 clock (n = 2) | | | | | | 11: P // 64 clock (n = 3) | | | | | | For the relation between the settings of these bits and the baud rate, see section 15.3.9, Bit Rate Register (BRR). n is the decimal display of the value of n in BRR (see section 15.3.9, Bit Rate Register (BRR)). | Note: etu (Elementary Time Unit): 1-bit transfer time # 15.3.6 Serial Control Register (SCR) SCR is a register that enables/disables the following SCI transfer operations and interrupt requests, and selects the transfer clock source. For details on interrupt requests, see section 15.9, Interrupt Sources. Some bits in SCR have different functions in normal mode and smart card interface mode. #### • When SMIF in SCMR = 0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|------|------|------|------| | Bit Name | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W #### • When SMIF in SCMR = 1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|------|------|------|------| | Bit Name | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ## Bit Functions in Normal Serial Communication Interface Mode (When SMIF in SCMR = 0): | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1, a TXI interrupt request is enabled. | | | | | | A TXI interrupt request can be cancelled by reading 1 from the TDRE flag and then clearing the flag to 0, or by clearing the TIE bit to 0. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | | | | | RXI and ERI interrupt requests can be cancelled by reading 1 from the RDRF, FER, PER, or ORER flag and then clearing the flag to 0, or by clearing the RIE bit to 0. | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit is set to 1, transmission is enabled. Under this condition, serial transmission is started by writing transmit data to TDR, and clearing the TDRE flag in SSR to 0. Note that SMR should be set prior to setting the TE bit to 1 in order to designate the transmission format. | | | | | | If transmission is halted by clearing this bit to 0, the TDRE flag in SSR is fixed to 1. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. Under this condition, serial reception is started by detecting the start bit in asynchronous mode or the synchronous clock input in clocked synchronous mode. Note that SMR should be set prior to setting the RE bit to 1 in order to designate the reception format. | | | | | | Even if reception is halted by clearing this bit to 0, the RDRF, FER, PER, and ORER flags are not affected and the previous value is retained. | | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (valid only when the MP bit in SMR is 1 in asynchronous mode) | | | | | | When this bit is set to 1, receive data in which the multiprocessor bit is 0 is skipped, and setting of the RDRF, FER, and ORER status flags in SSR is disabled. On receiving data in which the multiprocessor bit is 1, this bit is automatically cleared and normal reception is resumed. For details, see section 15.5, Multiprocessor Communication Function. | | | | | | When receive data including MPB = 0 in SSR is being received, transfer of the received data from RSR to RDR, detection of reception errors, and the settings of RDRF, FER, and ORER flags in SSR are not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is automatically cleared to 0, and RXI and ERI interrupt requests (in the case where the TIE and RIE bits in SCR are set to 1) and setting of the FER and ORER flags are enabled. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | 2 | IEIE | U | □/ VV | Į. | | | | | | When this bit is set to 1, a TEI interrupt request is enabled. A TEI interrupt request can be cancelled by reading 1 from the TDRE flag and then clearing the flag to 0 in order to clear the TEND flag to 0, or by clearing the TEIE bit to 0. | | 1 | CKE1 | 0 | R/W | Clock Enable 1, 0 (for SCI_0, 1, and 4) | | 0 | CKE0 | 0 | R/W | These bits select the clock source and SCK pin function. | | | | | | Asynchronous mode | | | | | | 00: On-chip baud rate generator | | | | | | The SCK pin functions as I/O port. | | | | | | 01: On-chip baud rate generator | | | | | | The clock with the same frequency as the bit rate is output from the SCK pin. | | | | | | 1X: External clock | | | | | | The clock with a frequency 16 times the bit rate should be input from the SCK pin. | | | | | | Clocked synchronous mode | | | | | | 0X: Internal clock | | | | | | The SCK pin functions as the clock output pin. | | | | | | 1X: External clock | | - | | | | The SCK pin functions as the clock input pin. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Description Old 15 Test 1 Test 2 | | 1 | CKE1 | 0 | R/W | Clock Enable 1, 0 (for SCI_2) | | 0 | CKE0 | 0 | R/W | These bits select the clock source and SCK pin function. | | | | | | Asynchronous mode | | | | | | 00: On-chip baud rate generator | | | | | | The SCK pin functions as I/O port. | | | | | | 01: On-chip baud rate generator | | | | | | The clock with the same frequency as the bit rate is output from the SCK pin. | | | | | | 1X: External clock or average transfer rate generator | | | | | | When an external clock is used, the clock with a frequency 16 times the bit rate should be input from the SCK pin. | | | | | | When an average transfer rate generator is used. | | | | | | Clocked synchronous mode | | | | | | 0X: Internal clock | | | | | | The SCK pin functions as the clock output pin. | | | | | | 1X: External clock | | | | | | The SCK pin functions as the clock input pin. | | 1 | CKE1 | 0 | R/W | Clock Enable 1, 0 (for SCI_5 and SCI_6) | | 0 | CKE0 | 0 | R/W | These bits select the clock source. | | | | | | Asynchronous mode | | | | | | 00: On-chip baud rate generator | | | | | | 1X: TMR clock input or average transfer rate generator | | | | | | When an average transfer rate generator is used. | | | | | | When TMR clock input is used. | | | | | | Clocked synchronous mode | | | | | | Not available | [Legend] X: Don't care # Bit Functions in Smart Card Interface Mode (When SMIF in SCMR = 1): | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1,a TXI interrupt request is enabled. | | | | | | A TXI interrupt request can be cancelled by reading 1 from the TDRE flag and then clearing the flag to 0, or by clearing the TIE bit to 0. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | | | | | RXI and ERI interrupt requests can be cancelled by reading 1 from the RDRF, FER, PER, or ORER flag and then clearing the flag to 0, or by clearing the RIE bit to 0. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit is set to 1, transmission is enabled. Under this condition, serial transmission is started by writing transmit data to TDR, and clearing the TDRE flag in SSR to 0. Note that SMR should be set prior to setting the TE bit to 1 in order to designate the transmission format. | | | | | | If transmission is halted by clearing this bit to 0, the TDRE flag in SSR is fixed 1. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. Under this condition, serial reception is started by detecting the start bit in asynchronous mode or the synchronous clock input in clocked synchronous mode. Note that SMR should be set prior to setting the RE bit to 1 in order to designate the reception format. | | | | | | Even if reception is halted by clearing this bit to 0, the RDRF, FER, PER, and ORER flags are not affected and the previous value is retained. | | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (valid only when the MP bit in SMR is 1 in asynchronous mode) | | | | | | Write 0 to this bit in smart card interface mode. | | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | Write 0 to this bit in smart card interface mode. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CKE1 | 0 | R/W | Clock Enable 1, 0* | | 0 | CKE0 | 0 | R/W | These bits control the clock output from the SCK pin. In GSM mode, clock output can be dynamically switched. For details, see section 15.7.8, Clock Output Control. | | | | | | • When GM in SMR = 0 | | | | | | 00: Output disabled (SCK pin functions as I/O port.) $\ast$ | | | | | | 01: Clock output | | | | | | 1X: Reserved | | | | | | • When GM in SMR = 1 | | | | | | 00: Output fixed low | | | | | | 01: Clock output | | | | | | 10: Output fixed high | | | | | | 11: Clock output | Note: \* No SCK pins exist in SCI\_5 and SCI\_6. ## 15.3.7 Serial Status Register (SSR) SSR is a register containing status flags of the SCI and multiprocessor bits for transfer. TDRE, RDRF, ORER, PER, and FER can only be cleared. Some bits in SSR have different functions in normal mode and smart card interface mode. #### • When SMIF in SCMR = 0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|------|-----|------| | Bit Name | TDRE | RDRF | ORER | FRE | PER | TEND | MPB | MPBT | | Initial Value | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, to clear the flag. ### • When SMIF in SCMR = 1 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|------|-----|------| | Bit Name | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | Initial Value | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R/W | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R | R | R/W | Note: \* Only 0 can be written, to clear the flag. ### Bit Functions in Normal Serial Communication Interface Mode (When SMIF in SCMR = 0): | | | Initial | | | |-----|----------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | TDRE | 1 | R/(W)* | Transmit Data Register Empty | | | | | | Indicates whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | When data is transferred from TDR to TSR | | | | | | [Clearing conditions] | | | | | | • When 0 is written to TDRE after reading TDRE = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When a TXI interrupt request is issued allowing<br/>DMAC or DTC to write data to TDR</li> </ul> | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RDRF | 0 | R/(W)* | Receive Data Register Full | | | | | | Indicates whether receive data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and receive data<br/>is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to RDRF after reading RDRF = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When an RXI interrupt request is issued allowing<br/>DMAC or DTC to read data from RDR</li> </ul> | | | | | | The RDRF flag is not affected and retains its previous value when the RE bit in SCR is cleared to 0. | | | | | | Note that when the next serial reception is completed while the RDRF flag is being set to 1, an overrun error occurs and the received data is lost. | | 5 | ORER | 0 | R/(W)* | Overrun Error | | | | | | Indicates that an overrun error has occurred during reception and the reception ends abnormally. | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed while<br/>RDRF = 1</li> </ul> | | | | | | In RDR, receive data prior to an overrun error occurrence is retained, but data received after the overrun error occurrence is lost. When the ORER flag is set to 1, subsequent serial reception cannot be performed. Note that, in clocked synchronous mode, serial transmission also cannot continue. | | | | | | [Clearing condition] | | | | | | • When 0 is written to ORER after reading ORER = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | Even when the RE bit in SCR is cleared, the ORER flag is not affected and retains its previous value. | | | | Initial | | | |-----|----------|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 4 | FER | 0 | R/(W)* | Framing Error | | | | | | Indicates that a framing error has occurred during reception in asynchronous mode and the reception ends abnormally. | | | | | | [Setting condition] | | | | | | When the stop bit is 0 | | | | | | In 2-stop-bit mode, only the first stop bit is checked whether it is 1 but the second stop bit is not checked. Note that receive data when the framing error occurs is transferred to RDR, however, the RDRF flag is not set. In addition, when the FER flag is being set to 1, the subsequent serial reception cannot be performed. In clocked synchronous mode, serial transmission also cannot continue. | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to FER after reading FER = 1</li> </ul> | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | Even when the RE bit in SCR is cleared, the FER flag is not affected and retains its previous value. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-------|-------------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PER | 0 | R/(W)* | Parity Error | | | | | | Indicates that a parity error has occurred during reception in asynchronous mode and the reception ends abnormally. | | | | | | [Setting condition] | | | | | | When a parity error is detected during reception | | | | | | Receive data when the parity error occurs is transferred to RDR, however, the RDRF flag is not set. Note that when the PER flag is being set to 1, the subsequent serial reception cannot be performed. In clocked synchronous mode, serial transmission also cannot continue. | | | | | | [Clearing condition] | | | | | | • When 0 is written to PER after reading PER = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | Even when the RE bit in SCR is cleared, the PER bit is not affected and retains its previous value. | | 2 | TEND | 1 | R | Transmit End | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When TDRE = 1 at transmission of the last bit of a<br/>transmit character</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to TDRE after reading TDRE = 1 | | | | | | <ul> <li>When a TXI interrupt request is issued allowing<br/>DMAC or DTC to write data to TDR</li> </ul> | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | Stores the multiprocessor bit value in the receive frame. When the RE bit in SCR is cleared to 0 its previous state is retained. | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | | | | Sets the multiprocessor bit value to be added to the transmit frame. | | Note: | * Only 0 ca | an be writte | en, to clea | ar the flag. | # Bit Functions in Smart Card Interface Mode (When SMIF in SCMR = 1): | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDRE | 1 | R/(W)* | Transmit Data Register Empty | | | | | | Indicates whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | When data is transferred from TDR to TSR | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE = 1 (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) </li> </ul> | | | | | | <ul> <li>When a TXI interrupt request is issued allowing<br/>DMAC or DTC to write data to TDR</li> </ul> | | 6 | RDRF | 0 | R/(W)* | Receive Data Register Full | | | | | | Indicates whether receive data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and receive data<br/>is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to RDRF after reading RDRF = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | <ul> <li>When an RXI interrupt request is issued allowing<br/>DMAC or DTC to read data from RDR</li> </ul> | | | | | | The RDRF flag is not affected and retains its previous value even when the RE bit in SCR is cleared to 0. | | | | | | Note that when the next reception is completed while the RDRF flag is being set to 1, an overrun error occurs and the received data is lost. | | | | Initial | | | |-----|----------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 5 | ORER | 0 | R/(W)* | Overrun Error | | | | | | Indicates that an overrun error has occurred during reception and the reception ends abnormally. | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed while<br/>RDRF = 1</li> </ul> | | | | | | In RDR, the receive data prior to an overrun error occurrence is retained, but data received following the overrun error occurrence is lost. When the ORER flag is set to 1, subsequent serial reception cannot be performed. Note that, in clocked synchronous mode, serial transmission also cannot continue. | | | | | | [Clearing condition] | | | | | | • When 0 is written to ORER after reading ORER = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | Even when the RE bit in SCR is cleared, the ORER flag is not affected and retains its previous value. | | 4 | ERS | 0 | R/(W)* | Error Signal Status | | | | | | [Setting condition] | | | | | | When a low error signal is sampled | | | | | | [Clearing condition] | | | | | | • When 0 is written to ERS after reading ERS = 1 | | D:4 | Dit Name | Initial | DAV | Description | | | |-----|----------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Bit Name | Value | R/W | Description | | | | 3 | PER | 0 | R/(W)* | Parity Error | | | | | | | | Indicates that a parity error has occurred during reception in asynchronous mode and the reception ends abnormally. | | | | | | | | [Setting condition] | | | | | | | | When a parity error is detected during reception | | | | | | | | Receive data when the parity error occurs is transferred to RDR, however, the RDRF flag is not set. Note that when the PER flag is being set to 1, the subsequent serial reception cannot be performed. In clocked synchronous mode, serial transmission also cannot continue. | | | | | | | | [Clearing condition] | | | | | | | | • When 0 is written to PER after reading PER = 1 | | | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | | | Even when the RE bit in SCR is cleared, the PER flag is not affected and retains its previous value. | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TEND | 1 | R | Transmit End | | | | | | This bit is set to 1 when no error signal is sent from the receiving side and the next transmit data is ready to be transferred to TDR. | | | | | | [Setting conditions] | | | | | | When both the TE and ERS bits in SCR are 0 | | | | | | <ul> <li>When ERS = 0 and TDRE = 1 after a specified time<br/>passed after completion of 1-byte data transfer. The<br/>set timing depends on the register setting as follows:<br/>When GM = 0 and BLK = 0, 2.5 etu after transmission</li> </ul> | | | | | | start When GM = 0 and BLK = 1, 1.5 etu after transmission start | | | | | | When GM = 1 and BLK = 0, 1.0 etu after transmission start | | | | | | When GM = 1 and BLK = 1, 1.0 etu after transmission start | | | | | | [Clearing conditions] | | | | | | • When 0 is written to TEND after reading TEND = 1 | | | | | | <ul> <li>When a TXI interrupt request is issued allowing<br/>DMAC or DTC to write the next data to TDR</li> </ul> | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | Not used in smart card interface mode. | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | * Only 0 a | | | Write 0 to this bit in smart card interface mode. | Note: \* Only 0 can be written, to clear the flag. # 15.3.8 Smart Card Mode Register (SCMR) SCMR selects smart card interface mode and its format. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|------|------|---|------| | Bit Name | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial Value | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | | R/W | _ | _ | _ | _ | R/W | R/W | _ | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 4 | _ | All 1 | _ | Reserved | | | | | | These bits are always read as 1. | | 3 | SDIR | 0 | R/W | Smart Card Data Transfer Direction | | | | | | Selects the serial/parallel conversion format. | | | | | | 0: Transfer with LSB-first | | | | | | 1: Transfer with MSB-first | | | | | | This bit is valid only when the 8-bit data format is used for transmission/reception; when the 7-bit data format is used, data is always transmitted/received with LSB-first. | | 2 | SINV | 0 | R/W | Smart Card Data Invert | | | | | | Inverts the transmit/receive data logic level. This bit does not affect the logic level of the parity bit. To invert the parity bit, invert the $O/\overline{E}$ bit in SMR. | | | | | | 0: TDR contents are transmitted as they are. Receive data is stored as it is in RDR. | | | | | | 1: TDR contents are inverted before being transmitted. | | | | | | Receive data is stored in inverted form in RDR. | | 1 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1. | | 0 | SMIF | 0 | R/W | Smart Card Interface Mode Select | | | | | | When this bit is set to 1, smart card interface mode is selected. | | | | | | 0: Normal asynchronous or clocked synchronous mode | | | | | | 1: Smart card interface mode | #### 15.3.9 Bit Rate Register (BRR) BRR is an 8-bit register that adjusts the bit rate. As the SCI performs baud rate generator control independently for each channel, different bit rates can be set for each channel. Table 15.2 shows the relationships between the N setting in BRR and bit rate B for normal asynchronous mode and clocked synchronous mode, and smart card interface mode. The initial value of BRR is H'FF, and it can be read from or written to by the CPU at all times. Table 15.3 Relationships between N Setting in BRR and Bit Rate B | Mode | ABCS Bit | Bit Rate | Error | | | |---------------------------|----------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--| | Asynchronous 0 mode | | $B = \frac{P\phi \times 10^6}{64 \times 2^{2n-1} \times B} - 1$ | Error (%) = { $\frac{P\phi \times 10^6}{B \times 64 \times 2^{2n-1} \times (N+1)} - 1 $ } × 100 | | | | | 1 | $B = \frac{P\phi \times 10^6}{32 \times 2^{2n-1} \times B} - 1$ | Error (%) = { $\frac{P\phi \times 10^6}{B \times 32 \times 2^{2n-1} \times (N+1)} - 1 \} \times 100$ | | | | Clocked synchronou | ıs mode | $N = \frac{P\phi \times 10^6}{8 \times 2^{2n-1} \times B} - 1$ | | | | | Smart card interface mode | | $N = \frac{P\phi \times 10^6}{S \times 2^{2n+1} \times B} - 1$ | Error (%) = $\left\{ \frac{P\phi \times 10^6}{B \times S \times 2^{2n+1} \times (N+1)} - 1 \right\} \times 100$ | | | [Legend] B: Bit rate (bit/s) N: BRR setting for baud rate generator (0 $\leq$ N $\leq$ 255) Pφ: Operating frequency (MHz) OMD 0 - 44!-- -- $\boldsymbol{n}$ and S: Determined by the SMR settings shown in the following table. | • | SWR Setting | | ; | | | |------|-------------|---|------|------|-----------| | CKS1 | CKS0 | n | BCP1 | BCP0 | <u></u> s | | 0 | 0 | 0 | 0 | 0 | 32 | | 0 | 1 | 1 | 0 | 1 | 64 | | 1 | 0 | 2 | 1 | 0 | 372 | | 1 | 1 | 3 | 1 | 1 | 256 | OMD 0 - 44!-- -- Table 15.4 shows sample N settings in BRR in normal asynchronous mode. Table 15.5 shows the maximum bit rate settable for each operating frequency. Tables 15.7 and 15.9 show sample N settings in BRR in clocked synchronous mode and smart card interface mode, respectively. In smart card interface mode, the number of base clock cycles S in a 1-bit data transfer time can be selected. For details, see section 15.7.4, Receive Data Sampling Timing and Reception Margin. Tables 15.6 and 15.8 show the maximum bit rates with external clock input. When the ABCS bit in the serial extended mode register\_2, 5, and 6 (SEMR\_2, 5, and 6) of SCI\_2, 5, and 6 are set to 1 in asynchronous mode, the bit rate is two times that of shown in table 15.4. Table 15.4 Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (1) | | Operating Frequency Pφ (MHz) | | | | | | | | | | | | |------------------|------------------------------|-----|--------------|---|--------|--------------|---|-----|--------------|---|-----|--------------| | | | 8 | | | 9.8304 | | | 10 | 10 | | 12 | | | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 141 | 0.03 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | | 150 | 2 | 103 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | | 300 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | | 600 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | | 1200 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | | 2400 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | | 4800 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | | 9600 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | | 19200 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | | 31250 | 0 | 7 | 0.00 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | | 38400 | _ | _ | _ | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | | Operating | Frequency | P# ( | (MHz) | |-----------|---------------|-------|-------| | Operaniu | I I CUUCIIC V | 1 W 1 | | | | | 12.2 | 88 | | 14 | • | | 14.74 | 56 | | 16 | 3 | |------------------|---|------|--------------|---|-----|--------------|---|-------|--------------|---|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 217 | 0.08 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | | 150 | 2 | 159 | 0.00 | 2 | 181 | 0.16 | 2 | 191 | 0.00 | 2 | 207 | 0.16 | | 300 | 2 | 79 | 0.00 | 2 | 90 | 0.16 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | 600 | 1 | 159 | 0.00 | 1 | 181 | 0.16 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | 1200 | 1 | 79 | 0.00 | 1 | 90 | 0.16 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | 2400 | 0 | 159 | 0.00 | 0 | 181 | 0.16 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | 4800 | 0 | 79 | 0.00 | 0 | 90 | 0.16 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | 9600 | 0 | 39 | 0.00 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | 19200 | 0 | 19 | 0.00 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | 31250 | 0 | 11 | 2.40 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | | 38400 | 0 | 9 | 0.00 | | | | 0 | 11 | 0.00 | 0 | 12 | 0.16 | Note: In SCI\_2, 5, and 6, this is an example when the ABCS bit in SEMR\_2, 5, and 6 is 0. When the ABCS bit is set to 1, the bit rate is two times. Table 15.4 Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (2) | | 17.2032 | | | • | 18 | | | 19.6608 | | | 20 | | | |------------------|---------|-----|--------------|---|-----|--------------|---|---------|--------------|---|-----|--------------|--| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 3 | 75 | 0.48 | 3 | 79 | -0.12 | 3 | 86 | 0.31 | 3 | 88 | -0.25 | | | 150 | 2 | 223 | 0.00 | 2 | 233 | 0.16 | 2 | 255 | 0.00 | 3 | 64 | 0.16 | | | 300 | 2 | 111 | 0.00 | 2 | 116 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | | | 600 | 1 | 223 | 0.00 | 1 | 233 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | 1200 | 1 | 111 | 0.00 | 1 | 116 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | 2400 | 0 | 223 | 0.00 | 0 | 233 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | 4800 | 0 | 111 | 0.00 | 0 | 116 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | 9600 | 0 | 55 | 0.00 | 0 | 58 | -0.69 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | 19200 | 0 | 27 | 0.00 | 0 | 28 | 1.02 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | 31250 | 0 | 16 | 1.20 | 0 | 17 | 0.00 | 0 | 19 | -1.70 | 0 | 19 | 0.00 | | | 38400 | 0 | 13 | 0.00 | 0 | 14 | -2.34 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | | Operating | Frequency | Pψ | (MHz) | |-----------|-----------|----|-------| | | | | | | | | 25 | | | 30 | | | 33 | | 35 | | | |----------|---|-----|-------|---|-----|-------|---|-----|-------|----|-----|-------| | Bit Rate | | | Error | | | Error | | | Error | | | Error | | (bit/s) | n | N | (%) | n | N | (%) | n | N | (%) | n | N | (%) | | 110 | 3 | 110 | -0.02 | 3 | 132 | 0.13 | 3 | 145 | 0.33 | 3 | 154 | 0.23 | | 150 | 3 | 80 | -0.47 | 3 | 97 | -0.35 | 3 | 106 | 0.39 | 3 | 113 | -0.66 | | 300 | 2 | 162 | 0.15 | 2 | 194 | 0.16 | 2 | 214 | -0.07 | 2 | 227 | 0.00 | | 600 | 2 | 80 | -0.47 | 2 | 97 | -0.35 | 2 | 106 | 0.39 | 2 | 113 | 0.00 | | 1200 | 1 | 162 | 0.15 | 1 | 194 | 0.16 | 1 | 214 | -0.07 | 1 | 227 | 0.00 | | 2400 | 1 | 80 | -0.47 | 1 | 97 | -0.35 | 1 | 106 | 0.39 | 1 | 113 | 0.00 | | 4800 | 0 | 162 | 0.15 | 0 | 194 | 0.16 | 0 | 214 | -0.07 | 0 | 227 | 0.00 | | 9600 | 0 | 80 | -0.47 | 0 | 97 | -0.35 | 0 | 106 | 0.39 | 0 | 113 | 0.00 | | 19200 | 0 | 40 | -0.76 | 0 | 48 | -0.35 | 0 | 53 | -0.54 | 0 | 56 | 0.00 | | 31250 | 0 | 24 | 0.00 | 0 | 29 | 0 | 0 | 32 | 0 | 0 | 34 | 0.00 | | 38400 | 0 | 19 | 1.73 | 0 | 23 | 1.73 | 0 | 26 | -0.54 | 0 | 28 | -1.78 | Note: In SCI\_2, 5, and 6, this is an example when the ABCS bit in SEMR\_2, 5, and 6 is 0. When the ABCS bit is set to 1, the bit rate is two times. Table 15.5 Maximum Bit Rate for Each Operating Frequency (Asynchronous Mode) | Pφ (MHz) | Maximum<br>Bit Rate<br>(bit/s) | n | N | Pφ (MHz) | Maximum<br>Bit Rate<br>(bit/s) | n | N | |----------|--------------------------------|---|---|----------|--------------------------------|---|---| | 8 | 250000 | 0 | 0 | 17.2032 | 537600 | 0 | 0 | | 9.8304 | 307200 | 0 | 0 | 18 | 562500 | 0 | 0 | | 10 | 312500 | 0 | 0 | 19.6608 | 614400 | 0 | 0 | | 12 | 375000 | 0 | 0 | 20 | 625000 | 0 | 0 | | 12.288 | 384000 | 0 | 0 | 25 | 781250 | 0 | 0 | | 14 | 437500 | 0 | 0 | 30 | 937500 | 0 | 0 | | 14.7456 | 460800 | 0 | 0 | 33 | 1031250 | 0 | 0 | | 16 | 500000 | 0 | 0 | 35 | 1093750 | 0 | 0 | Table 15.6 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | Pφ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | Pφ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | |----------|-------------------------------|-----------------------------|----------|-------------------------------|-----------------------------| | 8 | 2.0000 | 125000 | 17.2032 | 4.3008 | 268800 | | 9.8304 | 2.4576 | 153600 | 18 | 4.5000 | 281250 | | 10 | 2.5000 | 156250 | 19.6608 | 4.9152 | 307200 | | 12 | 3.0000 | 187500 | 20 | 5.0000 | 312500 | | 12.288 | 3.0720 | 192000 | 25 | 6.2500 | 390625 | | 14 | 3.5000 | 218750 | 30 | 7.5000 | 468750 | | 14.7456 | 3.6864 | 230400 | 33 | 8.2500 | 515625 | | 16 | 4.0000 | 250000 | 35 | 8.7500 | 546875 | Note: In SCI\_2, this is an example when the ABCS bit in SEMR\_2 is 0. When the ABCS bit is set to 1, the bit rate is two times. Table 15.7 BRR Settings for Various Bit Rates (Clocked Synchronous Mode)\*2 | | | Operating Frequency Pφ (MHz) | | | | | | | | | | | | | | | |----------|---|------------------------------|---|-----|---|-----|---|-----|---|-----|---|-----|---|-----|---|-----| | Bit Rate | | 8 | | 10 | | 16 | | 20 | | 25 | | 30 | | 33 | | 35 | | (bit/s) | n | N | n | N | n | N | n | N | n | N | n | N | n | N | n | N | | 110 | | | | | | | | | | | | | | | | | | 250 | 3 | 124 | _ | _ | 3 | 249 | | | | | | | | | | | | 500 | 2 | 249 | _ | _ | 3 | 124 | _ | _ | | | 3 | 233 | | | | | | 1k | 2 | 124 | _ | _ | 2 | 249 | _ | _ | 3 | 97 | 3 | 116 | 3 | 128 | 3 | 136 | | 2.5k | 1 | 199 | 1 | 249 | 2 | 99 | 2 | 124 | 2 | 155 | 2 | 187 | 2 | 205 | 2 | 218 | | 5k | 1 | 99 | 1 | 124 | 1 | 199 | 1 | 249 | 2 | 77 | 2 | 93 | 2 | 102 | 2 | 108 | | 10k | 0 | 199 | 0 | 249 | 1 | 99 | 1 | 124 | 1 | 155 | 1 | 187 | 1 | 205 | 1 | 218 | | 25k | 0 | 79 | 0 | 99 | 0 | 159 | 0 | 199 | 0 | 249 | 1 | 74 | 1 | 82 | 1 | 87 | | 50k | 0 | 39 | 0 | 49 | 0 | 79 | 0 | 99 | 0 | 124 | 0 | 149 | 0 | 164 | 0 | 174 | | 100k | 0 | 19 | 0 | 24 | 0 | 39 | 0 | 49 | 0 | 62 | 0 | 74 | 0 | 82 | 0 | 87 | | 250k | 0 | 7 | 0 | 9 | 0 | 15 | 0 | 19 | 0 | 24 | 0 | 29 | 0 | 32 | 0 | 34 | | 500k | 0 | 3 | 0 | 4 | 0 | 7 | 0 | 9 | _ | _ | 0 | 14 | _ | _ | _ | _ | | 1M | 0 | 1 | | | 0 | 3 | 0 | 4 | _ | _ | _ | _ | _ | _ | _ | _ | | 2.5M | | | 0 | 0*1 | | | 0 | 1 | _ | _ | 0 | 2 | _ | _ | _ | _ | | 5M | | | | | | | 0 | 0*1 | _ | _ | _ | _ | _ | _ | _ | _ | [Legend] Space: Setting prohibited. —: Can be set, but there will be error. Notes: 1. Continuous transmission or reception is not possible. 2. No clocked synchronous mode exists in SCI\_5 and SCI\_6. Table 15.8 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode)\* | Pφ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | Pφ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | |----------|-------------------------------|-----------------------------|----------|-------------------------------|-----------------------------| | 8 | 1.3333 | 1333333.3 | 20 | 3.3333 | 3333333.3 | | 10 | 1.6667 | 1666666.7 | 25 | 4.1667 | 4166666.7 | | 12 | 2.0000 | 2000000.0 | 30 | 5.0000 | 5000000.0 | | 14 | 2.3333 | 2333333.3 | 33 | 5.5000 | 5500000.0 | | 16 | 2.6667 | 2666666.7 | 35 | 5.8336 | 5833625.0 | | 18 | 3.0000 | 3000000.0 | | | | Note \* No clocked synchronous mode exists in SCI\_5 and SCI\_6. Table 15.9 BRR Settings for Various Bit Rates (Smart Card Interface Mode, n = 0, S = 372) Operating Frequency Pφ (MHz) | | | 7.1424 | | | 10.00 | | | 10. | 7136 | | 13.00 | | | |-----------------------|---|--------|-----------|---|-------|-----------|---|-----|--------------|---|-------|--------------|--| | Bit Rate<br>(bit/sec) | n | N | Error (%) | n | N | Error (%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 9600 | 0 | 0 | 0.00 | 0 | 1 | 30 | 0 | 1 | 25 | 0 | 1 | 8.99 | | Operating Frequency Pφ (MHz) | | | 14 | .2848 | | | 16.00 | | 18 | 3.00 | | 20 | 0.00 | |-----------------------|---|----|----------|------|---|-----------|---|----|--------------|---|----|--------------| | Bit Rate<br>(bit/sec) | n | N | Error (% | 6) n | N | Error (%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 9600 | 0 | 1 | 0.00 | 0 | 1 | 12.01 | 0 | 2 | 15.99 | 0 | 2 | 6.60 | Operating Frequency Pφ (MHz) | | | 2 | 25.00 | | ; | 30.00 | | 33 | 3.00 | | 3 | 5.00 | |-----------------------|---|---|----------|-----|---|-----------|---|----|--------------|---|---|--------------| | Bit Rate<br>(bit/sec) | n | N | Error (% | ) n | N | Error (%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 9600 | 0 | 3 | 12.49 | 0 | 3 | 5.01 | 0 | 4 | 7.59 | 0 | 4 | 1.99 | Table 15.10 Maximum Bit Rate for Each Operating Frequency (Smart Card Interface Mode, S=372) | Pφ (MHz) | Maximum Bit<br>Rate (bit/s) | n | N | Pφ (MHz) | Maximum Bit<br>Rate (bit/s) | n | N | |----------|-----------------------------|---|---|----------|-----------------------------|---|---| | 7.1424 | 9600 | 0 | 0 | 18.00 | 24194 | 0 | 0 | | 10.00 | 13441 | 0 | 0 | 20.00 | 26882 | 0 | 0 | | 10.7136 | 14400 | 0 | 0 | 25.00 | 33602 | 0 | 0 | | 13.00 | 17473 | 0 | 0 | 30.00 | 40323 | 0 | 0 | | 14.2848 | 19200 | 0 | 0 | 33.00 | 44355 | 0 | 0 | | 16.00 | 21505 | 0 | 0 | 35.00 | 47043 | 0 | 0 | ## 15.3.10 Serial Extended Mode Register (SEMR\_2) SEMR\_2 selects the clock source in asynchronous mode of SCI\_2. The base clock is automatically specified when the average transfer rate operation is selected. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|------|------|------|------| | Bit Name | _ | _ | _ | _ | ABCS | ACS2 | ACS1 | ACS0 | | Initial Value | Undefined | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------------------------------------| | 7 to 4 | _ | Undefined | R | Reserved | | | | | | These bits are always read as undefined and cannot be modified. | | 3 | ABCS | 0 | R/W | Asynchronous Mode Base clock Select (valid only in asynchronous mode) | | | | | | Selects the base clock for a 1-bit period. | | | | | | 0: The base clock has a frequency 16 times the transfer rate | | | | | | 1: The base clock has a frequency 8 times the transfer rate | | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 | ACS2 | 0 | R/W | Asynchronous Mode Clock Source Select (valid when | | 1 | ACS1 | 0 | R/W | CKE1 = 1 in asynchronous mode) | | 0 | ACS0 | 0 | R/W | These bits select the clock source for the average transfer rate function. When the average transfer rate function is enabled, the base clock is automatically specified regardless of the ABCS bit value. | | | | | | 000: External clock input | | | | | | 001: 115.192 kbps of average transfer rate specific to $P\phi = 10.667$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 010: 460.784 kbps of average transfer rate specific to $P\phi$ = 10.667 MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | 011: 720 kbps of average transfer rate specific to $P\phi = 32$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 100: Setting prohibited | | | | | | 101: 115.192 kbps of average transfer rate specific to $P\phi = 16$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 110: 460.784 kbps of average transfer rate specific to $P\phi = 16$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 111: 720 kbps of average transfer rate specific to P $\phi$ = 16 MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | The average transfer rate only supports operating frequencies of 10.667 MHz, 16 MHz, and 32 MHz. | ### 15.3.11 Serial Extended Mode Register 5 and 6 (SEMR\_5 and SEMR\_6) SEMR\_5 and SEMR\_6 select the clock source in asynchronous mode of SCI\_5 and SCI\_6. The base clock is automatically specified when the average transfer rate operation is selected. TMQ output in TMR unit 2 and unit 3 can also be set as the serial transfer base clock. Figure 15.3 describes the examples of base clock features when the average transfer rate operation is selected. Figure 15.4 describes the examples of base clock features when the TMO output in TMR is selected. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|------|------|------|------|------| | Bit Name | _ | _ | _ | ABCS | ACS3 | ACS2 | ACS1 | ACS0 | | Initial Value | Undefined | Undefined | Undefined | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R/W | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 5 | _ | Undefined | R | Reserved | | | | | | These bits are always read as undefined and cannot be modified. | | 4 | ABCS | 0 | R/W | Asynchronous Mode Base Clock Select (valid only in asynchronous mode) | | | | | | Selects the base clock for a 1-bit period. | | | | | | 0: The base clock has a frequency 16 times the transfer rate | | | | | | 1: The base clock has a frequency 8 times the transfer rate | | 3 | ACS3 | 0 | R/W | Asynchronous Mode Clock Source Select | | 2 | ACS2 | 0 | R/W | These bits select the clock source for the average | | 1 | ACS1 | 0 | R/W | transfer rate function in the asynchronous mode. When | | 0 | ACS0 | 0 | R/W | the average transfer rate function is enabled, the base clock is automatically specified regardless of the ABCS bit value. The average transfer rate only corresponds to 8MHz, 10.667MHz, 12MHz, 16MHz, 24MHz, and 32MHz. No other clock is available. Setting of ACS3 to ACS0 must be done in the asynchronous mode (the C/Ā bit in SMR = 0) and the external clock input mode (the CKE bit I SCR = 1). The setting examples are in figures 15.3 and 15.4. | | | | | | (Each number in the four-digit number below corresponds to the value in the bits ACS3 to ACS0 from left to right respectively.) | | | | Initial | | | |-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | ACS3 | 0 | R/W | 0000: Average transfer rate generator is not used. | | 2 | ACS2 | 0 | R/W | 0001: 115.152 kbps of average transfer rate specific to | | 1 | ACS1 | 0 | R/W | $P\phi = 10.667$ MHz is selected (operated using the base clock with a frequency 16 times the transfer | | 0 | ACS0 | 0 | R/W | rate) | | | | | | 0010: 460.606 kbps of average transfer rate specific to $P\phi$ = 10.667 MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | 0011: 921.569 kbps of average transfer rate specific to $P\phi = 16$ MHz is selected or 460.784 kbps of average transfer rate specific to $P\phi = 8$ MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | 0100: TMR clock input This setting allows the TMR compare match output to be used as the base clock. The table below shows the correspondence between the SCI channels and the compare match output. | | | | | | Compare Match SCI Channel TMR Unit Output | | | | | | SCI_5 Unit 2 TMO4, TMO5 | | | | | | SCI_6 Unit 3 TMO6, TMO7 | | | | | | 0101: 115.196 kbps of average transfer rate specific to $P\phi = 16$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 0110: 460.784 kbps of average transfer rate specific to $P\phi = 16$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 0111: 720 kbps of average transfer rate specific to P $\phi$ = 16 MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | Initial | | | | |-----|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | | 3 | ACS3 | 0 | R/W | 1000: 115.132 kbps of average transfer rate specific to | | | 2 | ACS2 | 0 | R/W | $P\phi = 24$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | 1 | ACS1 | 0 | R/W | | | | 0 | ACS0 | 0 | R/W | 1001: 460.526 kbps of average transfer rate specific to $P\phi = 24$ or MHz or 230.263 kbps of average transfer rate specific to $P\phi = 12$ MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | | 1010: 720 kbps of average transfer rate specific to $P\phi$ = 24 MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | 1011: 921.053 kbps of average transfer rate specific to $P\phi$ = 24 or MHz or 460.526 kbps of average transfer rate specific to $P\phi$ = 12MHz is selected (operated using the base clock with a frequency 8 times the transfer rate) | | | | | | | | | 1100: 720 kbps of average transfer rate specific to $P\phi$ = 32 MHz is selected (operated using the base clock with a frequency 16 times the transfer rate) | | | | | | 1101: Reserved (setting prohibited) | | | | | | | | 111x: Reserved (setting prohibited) | Figure 15.3 Examples of Base Clock when Average Transfer Rate Is Selected (1) Figure 15.3 Examples of Base Clock when Average Transfer Rate Is Selected (2) Figure 15.3 Examples of Base Clock when Average Transfer Rate Is Selected (3) Figure 15.4 Example of Average Transfer Rate Setting when TMR Clock Is Input ## 15.3.12 IrDA Control Register (IrCR) IrCR selects the function of SCI\_5. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|--------|--------|--------|---------|---------|---|---| | Bit Name | IrE | IrCKS2 | IrCKS1 | IrCKS0 | IrTxINV | IrRxINV | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W _ | _ | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | IrE | 0 | R/W | IrDA Enable | | | | | | Sets the SCI_5 I/O to normal SCI or IrDA. | | | | | | 0: TxD5/IrTxD and RxD5/IrRxD pins operate as TxD5 and RxD5. | | | | | | <ol> <li>TxD5/IrTxD and RxD5/IrRxD pins are operate as<br/>IrTxD and IrRxD.</li> </ol> | | 6 | IrCK2 | 0 | R/W | IrDA Clock Select 2 to 0 | | 5 | IrCK1 | 0 | R/W | Sets the pulse width of high state at encoding the IrTxD | | 4 | IrCK0 | 0 | R/W | output pulse when the IrDA function is enabled. | | | | | | 000: Pulse-width = $B \times 3/16$ (Bit rate $\times 3/16$ ) | | | | | | 001: Pulse-width = Pφ/2 | | | | | | 010: Pulse-width = Pφ/4 | | | | | | 011: Pulse-width = Po/8 | | | | | | 100: Pulse-width = $P\phi/16$ | | | | | | 101: Pulse-width = $P\phi/32$ | | | | | | 110: Pulse-width = Pφ/64 | | | | | | 111: Pulse-width = P\psi/128 | | 3 | IrTxINV | 0 | R/W | IrTx Data Invert | | | | | | This bit specifies the inversion of the logic level in IrTxD output. When inversion is done, the pulse width of high state specified by the bits 6 to 4 becomes the pulse width in low state. | | | | | | 0: Outputs the transmission data as it is as IrTxD output | | | | | | Outputs the inverted transmission data as IrTxD output | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|-------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIL | DIL INAIIIE | value | IT/ VV | Description | | 2 | IrRxINV | 0 | R/W | IrRx Data Invert | | | | | | This bit specifies the inversion of the logic level in IrRxD output. When inversion is done, the pulse width of high state specified by the bits 6 to 4 becomes the pulse width in low state. | | | | | | 0: Uses the IrRxD input data as it is as receive data. | | | | | | 1: Uses the inverted IrRxD input data as receive data. | | 1, 0 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0. It should not be set to 0. | ## 15.4 Operation in Asynchronous Mode Figure 15.5 shows the general format for asynchronous serial communication. One frame consists of a start bit (low level), transmit/receive data, a parity bit, and stop bits (high level). In asynchronous serial communication, the communication line is usually held in the mark state (high level). The SCI monitors the communication line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transmission and reception. Figure 15.5 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) #### 15.4.1 Data Transfer Format Table 15.11 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. For details on the multiprocessor bit, see section 15.5, Multiprocessor Communication Function. **Table 15.11 Serial Transfer Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Transfer Format and Frame Length | |--------------|----|----|------|-----------------------------------------| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | 0 | 1 | 0 | 1 | S 8-bit data P STOPSTOP | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | [Legend] S: Start bit STOP: Stop bit P: Parity bit MPB: Multiprocessor bit #### 15.4.2 Receive Data Sampling Timing and Reception Margin in Asynchronous Mode In asynchronous mode, the SCI operates on a base clock with a frequency of 16 times\* the bit rate. In reception, the SCI samples the falling edge of the start bit using the base clock, and performs internal synchronization. Since receive data is sampled at the rising edge of the 8th pulse\* of the base clock, data is latched at the middle of each bit, as shown in figure 15.6. Thus the reception margin in asynchronous mode is determined by formula (1) below. $$M = |\; (0.5 - \frac{1}{2N}\;) - (L - 0.5)\; F - \frac{\mid D - 0.5\mid}{N}\; (1 + F\;) \;\; | \; \times \; 100 \qquad [\%] \quad \cdots \quad \text{Formula (1)}$$ [Legend] M: Reception margin N: Ratio of bit rate to clock (When ABCS = 0, N = 16. When ABCS = 1, N = 8.) D: Duty cycle of clock (D = 0.5 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock frequency deviation Assuming values of F = 0 and D = 0.5 in formula (1), the reception margin is determined by the formula below. $$M = (0.5 - \frac{1}{2 \times 16}) \times 100$$ [%] = 46.875% However, this is only the computed value, and a margin of 20% to 30% should be allowed in system design. Figure 15.6 Receive Data Sampling Timing in Asynchronous Mode Note: \* This is an example when the ABCS bit in SEMR\_2, 5, and 6 is 0. When the ABCS bit is 1, a frequency of 8 times the bit rate is used as a base clock and receive data is sampled at the rising edge of the 4th pulse of the base clock. #### 15.4.3 Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input to the SCK pin can be selected as the SCI's transfer clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. When an external clock is input to the SCK pin, the clock frequency should be 16 times the bit rate (when ABCS = 0) and 8 times the bit rate (when ABCS = 1). In addition, when an external clock is specified, the average transfer rate or the base clock of TMR 4 to TMR 7 can be selected by the ACS3 to ACS0 bits in SEMR 5 and SEMR 6. When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 15.7. Figure 15.7 Phase Relation between Output Clock and Transmit Data (Asynchronous Mode) #### **15.4.4** SCI Initialization (Asynchronous Mode) Before transmitting and receiving data, first clear the TE and RE bits in SCR to 0, then initialize the SCI as described in a sample flowchart in figure 15.8 When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not initialize the RDRF, PER, FER, and ORER flags, or RDR. When the external clock is used in asynchronous mode, the clock must be supplied even during initialization. Figure 15.8 Sample SCI Initialization Flowchart ## 15.4.5 Serial Data Transmission (Asynchronous Mode) Figure 15.9 shows an example of the operation for transmission in asynchronous mode. In transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR, and if it is cleared to 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a TXI interrupt request is generated. Because the TXI interrupt processing routine writes the next transmit data to TDR before transmission of the current transmit data has finished, continuous transmission can be enabled. - 3. Data is sent from the TxD pin in the following order: start bit, transmit data, parity bit or multiprocessor bit (may be omitted depending on the format), and stop bit. - 4. The SCI checks the TDRE flag at the timing for sending the stop bit. - 5. If the TDRE flag is 0, the next transmit data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. - 6. If the TDRE flag is 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the mark state is entered in which 1 is output. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 15.10 shows a sample flowchart for transmission in asynchronous mode. Figure 15.9 Example of Operation for Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) Figure 15.10 Example of Serial Transmission Flowchart #### 15.4.6 Serial Data Reception (Asynchronous Mode) Figure 15.11 shows an example of the operation for reception in asynchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI monitors the communication line, and if a start bit is detected, performs internal synchronization, stores receive data in RSR, and checks the parity bit and stop bit. - 2. If an overrun error (when reception of the next data is completed while the RDRF flag in SSR is still set to 1) occurs, the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. Receive data is not transferred to RDR. The RDRF flag remains to be set to 1. - 3. If a parity error is detected, the PER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 4. If a framing error (when the stop bit is 0) is detected, the FER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 5. If reception finishes successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Because the RXI interrupt processing routine reads the receive data transferred to RDR before reception of the next receive data has finished, continuous reception can be enabled. Figure 15.11 Example of SCI Operation for Reception (Example with 8-Bit Data, Parity, One Stop Bit) Table 15.12 shows the states of the SSR status flags and receive data handling when a receive error is detected. If a receive error is detected, the RDRF flag retains its state before receiving data. Reception cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 15.12 shows a sample flowchart for serial data reception. Table 15.12 SSR Status Flags and Receive Data Handling #### **SSR Status Flag** | RDRF* | ORER | FER | PER | Receive Data | Receive Error Type | |-------|------|-----|-----|--------------------|----------------------------------------------| | 1 | 1 | 0 | 0 | Lost | Overrun error | | 0 | 0 | 1 | 0 | Transferred to RDR | Framing error | | 0 | 0 | 0 | 1 | Transferred to RDR | Parity error | | 1 | 1 | 1 | 0 | Lost | Overrun error + framing error | | 1 | 1 | 0 | 1 | Lost | Overrun error + parity error | | 0 | 0 | 1 | 1 | Transferred to RDR | Framing error + parity error | | 1 | 1 | 1 | 1 | Lost | Overrun error + framing error + parity error | Note: \* The RDRF flag retains the state it had before data reception. Figure 15.12 Sample Serial Reception Flowchart (1) Figure 15.12 Sample Serial Reception Flowchart (2) # 15.5 Multiprocessor Communication Function Use of the multiprocessor communication function enables data transfer to be performed among a number of processors sharing communication lines by means of asynchronous serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data. When multiprocessor communication is carried out, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles: an ID transmission cycle which specifies the receiving station, and a data transmission cycle for the specified receiving station. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. If the multiprocessor bit is 1, the cycle is an ID transmission cycle, and if the multiprocessor bit is 0, the cycle is a data transmission cycle. Figure 15.13 shows an example of inter-processor communication using the multiprocessor format. The transmitting station first sends data which includes the ID code of the receiving station and a multiprocessor bit set to 1. It then transmits transmit data added with a multiprocessor bit cleared to 0. The receiving station skips data until data with a 1 multiprocessor bit is sent. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose ID does not match continue to skip data until data with a 1 multiprocessor bit is again received. The SCI uses the MPIE bit in SCR to implement this function. When the MPIE bit is set to 1, transfer of receive data from RSR to RDR, error flag detection, and setting the SSR status flags, RDRF, FER, and ORER in SSR to 1 are prohibited until data with a 1 multiprocessor bit is received. On reception of a receive character with a 1 multiprocessor bit, the MPB bit in SSR is set to 1 and the MPIE bit is automatically cleared, thus normal reception is resumed. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt is generated. When the multiprocessor format is selected, the parity bit setting is invalid. All other bit settings are the same as those in normal asynchronous mode. The clock used for multiprocessor communication is the same as that in normal asynchronous mode. Figure 15.13 Example of Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) ## 15.5.1 Multiprocessor Serial Data Transmission Figure 15.14 shows a sample flowchart for multiprocessor serial data transmission. For an ID transmission cycle, set the MPBT bit in SSR to 1 before transmission. For a data transmission cycle, clear the MPBT bit in SSR to 0 before transmission. All other SCI operations are the same as those in asynchronous mode. Figure 15.14 Sample Multiprocessor Serial Transmission Flowchart ## 15.5.2 Multiprocessor Serial Data Reception Figure 15.16 shows a sample flowchart for multiprocessor serial data reception. If the MPIE bit in SCR is set to 1, data is skipped until data with a 1 multiprocessor bit is sent. On receiving data with a 1 multiprocessor bit, the receive data is transferred to RDR. An RXI interrupt request is generated at this time. All other SCI operations are the same as in asynchronous mode. Figure 15.15 shows an example of SCI operation for multiprocessor format reception. Figure 15.15 Example of SCI Operation for Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) Figure 15.16 Sample Multiprocessor Serial Reception Flowchart (1) Figure 15.16 Sample Multiprocessor Serial Reception Flowchart (2) # 15.6 Operation in Clocked Synchronous Mode (SCI\_0, 1, 2, and 4 only) Figure 15.17 shows the general format for clocked synchronous communication. In clocked synchronous mode, data is transmitted or received in synchronization with clock pulses. One character in transfer data consists of 8-bit data. In data transmission, the SCI outputs data from one falling edge of the synchronization clock to the next. In data reception, the SCI receives data in synchronization with the rising edge of the synchronization clock. After 8-bit data is output, the transmission line holds the MSB output state. In clocked synchronous mode, no parity bit or multiprocessor bit is added. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication by use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so that the next transmit data can be written during transmission or the previous receive data can be read during reception, enabling continuous data transfer. Figure 15.17 Data Format in Clocked Synchronous Communication (LSB-First) #### 15.6.1 Clock Either an internal clock generated by the on-chip baud rate generator or an external synchronization clock input at the SCK pin can be selected, according to the setting of the CKE1 and CKE0 bits in SCR. When the SCI is operated on an internal clock, the synchronization clock is output from the SCK pin. Eight synchronization clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. Note that in the case of reception only, the synchronization clock is output until an overrun error occurs or until the RE bit is cleared to 0. (Setting is prohibited in SCI\_5 and SCI\_6.) #### 15.6.2 SCI Initialization (Clocked Synchronous Mode) (SCI\_0, 1, 2, and 4 only) Before transmitting and receiving data, first clear the TE and RE bits in SCR to 0, then initialize the SCI as described in a sample flowchart in figure 15.18. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When the TE bit is cleared to 0, the TDRE flag is set to 1. However, clearing the RE bit to 0 does not initialize the RDRF, PER, FER, and ORER flags, or RDR. Figure 15.18 Sample SCI Initialization Flowchart ## 15.6.3 Serial Data Transmission (Clocked Synchronous Mode) (SCI\_0, 1, 2, and 4 only) Figure 15.19 shows an example of the operation for transmission in clocked synchronous mode. In transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR, and if it is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a TXI interrupt request is generated. Because the TXI interrupt processing routine writes the next transmit data to TDR before transmission of the current transmit data has finished, continuous transmission can be enabled. - 3. 8-bit data is sent from the TxD pin synchronized with the output clock when clock output mode has been specified and synchronized with the input clock when use of an external clock has been specified. - 4. The SCI checks the TDRE flag at the timing for sending the last bit. - 5. If the TDRE flag is cleared to 0, the next transmit data is transferred from TDR to TSR, and serial transmission of the next frame is started. - 6. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, and the TxD pin retains the output state of the last bit. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. The SCK pin is fixed high. Figure 15.20 shows a sample flowchart for serial data transmission. Even if the TDRE flag is cleared to 0, transmission will not start while a receive error flag (ORER, FER, or PER) is set to 1. Make sure to clear the receive error flags to 0 before starting transmission. Note that clearing the RE bit to 0 does not clear the receive error flags. Figure 15.19 Example of Operation for Transmission in Clocked Synchronous Mode Figure 15.20 Sample Serial Transmission Flowchart ## 15.6.4 Serial Data Reception (Clocked Synchronous Mode) (SCI\_0, 1, 2, and 4 only) Figure 15.21 shows an example of SCI operation for reception in clocked synchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI performs internal initialization in synchronization with a synchronization clock input or output, starts receiving data, and stores the receive data in RSR. - 2. If an overrun error (when reception of the next data is completed while the RDRF flag in SSR is still set to 1) occurs, the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. Receive data is not transferred to RDR. The RDRF flag remains to be set to 1. - 3. If reception finishes successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Because the RXI interrupt processing routine reads the receive data transferred to RDR before reception of the next receive data has finished, continuous reception can be enabled. Figure 15.21 Example of Operation for Reception in Clocked Synchronous Mode Transfer cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 15.22 shows a sample flowchart for serial data reception. Figure 15.22 Sample Serial Reception Flowchart # 15.6.5 Simultaneous Serial Data Transmission and Reception (Clocked Synchronous Mode) (SCI\_0, 1, 2, and 4 only) Figure 15.23 shows a sample flowchart for simultaneous serial transmit and receive operations. After initializing the SCI, the following procedure should be used for simultaneous serial data transmit and receive operations. To switch from transmit mode to simultaneous transmit and receive mode, after checking that the SCI has finished transmission and the TDRE and TEND flags are set to 1, clear the TE bit to 0. Then simultaneously set both the TE and RE bits to 1 with a single instruction. To switch from receive mode to simultaneous transmit and receive mode, after checking that the SCI has finished reception, clear the RE bit to 0. Then after checking that the RDRF bit and receive error flags (ORER, FER, and PER) are cleared to 0, simultaneously set both the TE and RE bits to 1 with a single instruction. Figure 15.23 Sample Flowchart of Simultaneous Serial Transmission and Reception # 15.7 Operation in Smart Card Interface Mode The SCI supports the smart card interface, supporting the ISO/IEC 7816-3 (Identification Card) standard, as an extended serial communication interface function. Smart card interface mode can be selected using the appropriate register. ## 15.7.1 Sample Connection Figure 15.24 shows a sample connection between the smart card and this LSI. As in the figure, since this LSI communicates with the smart card using a single transmission line, interconnect the TxD and RxD pins and pull up the data transmission line to $V_{\rm cc}$ using a resistor. Setting the RE and TE bits to 1 with the smart card not connected enables closed transmission/reception allowing self diagnosis. To supply the smart card with the clock pulses generated by the SCI, input the SCK pin output to the CLK pin of the smart card. A reset signal can be supplied via the output port of this LSI. (In SCI\_5 and SCI-6, the clock generated in SCI cannot be provided to smart cards.) Figure 15.24 Pin Connection for Smart Card Interface #### 15.7.2 Data Format (Except in Block Transfer Mode) Figure 15.25 shows the data transfer formats in smart card interface mode. - One frame contains 8-bit data and a parity bit in asynchronous mode. - During transmission, at least 2 etu (elementary time unit: time required for transferring one bit) is secured as a guard time after the end of the parity bit before the start of the next frame. - If a parity error is detected during reception, a low error signal is output for 1 etu after 10.5 etu has passed from the start bit. - If an error signal is sampled during transmission, the same data is automatically re-transmitted after at least 2 etu. Figure 15.25 Data Formats in Normal Smart Card Interface Mode For communication with the smart cards of the direct convention and inverse convention types, follow the procedure below. Figure 15.26 Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) For the direct convention type, logic levels 1 and 0 correspond to states Z and A, respectively, and data is transferred with LSB-first as the start character, as shown in figure 15.26. Therefore, data in the start character in the figure is H'3B. When using the direct convention type, write 0 to both the SDIR and SINV bits in SCMR. Write 0 to the $O/\overline{E}$ bit in SMR in order to use even parity, which is prescribed by the smart card standard. Figure 15.27 Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) For the inverse convention type, logic levels 1 and 0 correspond to states A and Z, respectively and data is transferred with MSB-first as the start character, as shown in figure 15.27. Therefore, data in the start character in the figure is H'3F. When using the inverse convention type, write 1 to both the SDIR and SINV bits in SCMR. The parity bit is logic level 0 to produce even parity, which is prescribed by the smart card standard, and corresponds to state Z. Since the SNIV bit of this LSI only inverts data bits D7 to D0, write 1 to the $O/\overline{E}$ bit in SMR to invert the parity bit in both transmission and reception. #### 15.7.3 Block Transfer Mode Block transfer mode is different from normal smart card interface mode in the following respects. - Even if a parity error is detected during reception, no error signal is output. Since the PER bit in SSR is set by error detection, clear the PER bit before receiving the parity bit of the next frame. - During transmission, at least 1 etu is secured as a guard time after the end of the parity bit before the start of the next frame. - Since the same data is not re-transmitted during transmission, the TEND flag is set 11.5 etu after transmission start. - Although the ERS flag in block transfer mode displays the error signal status as in normal smart card interface mode, the flag is always read as 0 because no error signal is transferred. #### 15.7.4 Receive Data Sampling Timing and Reception Margin Only the internal clock generated by the on-chip baud rate generator can be used as a transfer clock in smart card interface mode. In this mode, the SCI can operate on a base clock with a frequency of 32, 64, 372, or 256 times the bit rate according to the BCP1 and BCP0 bit settings (the frequency is always 16 times the bit rate in normal asynchronous mode). At reception, the falling edge of the start bit is sampled using the base clock in order to perform internal synchronization. Receive data is sampled on the 16th, 32nd, 186th and 128th rising edges of the base clock so that it can be latched at the middle of each bit as shown in figure 15.28. The reception margin here is determined by the following formula. $$M = \ | \ (0.5 - \frac{1}{2N}) - (L - 0.5) \ F - \frac{\mid D - 0.5 \mid}{N} \ (1 + F) \ \mid \times \ 100\%$$ [Legend] M: Reception margin (%) N: Ratio of bit rate to clock (N = 32, 64, 372, 256) D: Duty cycle of clock (D = 0 to 1.0) L: Frame length (L = 10) F: Absolute value of clock frequency deviation Assuming values of F = 0, D = 0.5, and N = 372 in the above formula, the reception margin is determined by the formula below. $$M = (0.5 - \frac{1}{2 \times 372}) \times 100\% = 49.866\%$$ Figure 15.28 Receive Data Sampling Timing in Smart Card Interface Mode (When Clock Frequency is 372 Times the Bit Rate) #### 15.7.5 Initialization Before transmitting and receiving data, initialize the SCI using the following procedure. Initialization is also necessary before switching from transmission to reception and vice versa. - 1. Clear the TE and RE bits in SCR to 0. - 2. Set the ICR bit of the corresponding pin to 1. - 3. Clear the error flags ERS, PER, and ORER in SSR to 0. - 4. Set the GM, BLK, O/E, BCP1, BCP0, CKS1, and CKS0 bits in SMR appropriately. Also set the PE bit to 1. - 5. Set the SMIF, SDIR, and SINV bits in SCMR appropriately. When the DDR corresponding to the TxD pin is cleared to 0, the TxD and RxD pins are changed from port pins to SCI pins, placing the pins into high impedance state. - 6. Set the value corresponding to the bit rate in BRR. - 7. Set the CKE1 and CKE0 bits in SCR appropriately. Clear the TIE, RIE, TE, RE, MPIE, and TEIE bits to 0 simultaneously. - When the CKE0 bit is set to 1, the SCK pin is allowed to output clock pulses. - 8. Set the TIE, RIE, TE, and RE bits in SCR appropriately after waiting for at least a 1-bit interval. Setting the TE and RE bits to 1 simultaneously is prohibited except for self diagnosis. To switch from reception to transmission, first verify that reception has completed, then initialize the SCI. At the end of initialization, RE and TE should be set to 0 and 1, respectively. Reception completion can be verified by reading the RDRF, PER, or ORER flag. To switch from transmission to reception, first verify that transmission has completed, then initialize the SCI. At the end of initialization, TE and RE should be set to 0 and 1, respectively. Transmission completion can be verified by reading the TEND flag. ## 15.7.6 Data Transmission (Except in Block Transfer Mode) Data transmission in smart card interface mode (except in block transfer mode) is different from that in normal serial communication interface mode in that an error signal is sampled and data can be re-transmitted. Figure 15.29 shows the data re-transfer operation during transmission. - 1. If an error signal from the receiving end is sampled after one frame of data has been transmitted, the ERS bit in SSR is set to 1. Here, an ERI interrupt request is generated if the RIE bit in SCR is set to 1. Clear the ERS bit to 0 before the next parity bit is sampled. - 2. For the frame in which an error signal is received, the TEND bit in SSR is not set to 1. Data is re-transferred from TDR to TSR allowing automatic data retransmission. - 3. If no error signal is returned from the receiving end, the ERS bit in SSR is not set to 1. - 4. In this case, one frame of data is determined to have been transmitted including re-transfer, and the TEND bit in SSR is set to 1. Here, a TXI interrupt request is generated if the TIE bit in SCR is set to 1. Writing transmit data to TDR starts transmission of the next data. Figure 15.31 shows a sample flowchart for transmission. All the processing steps are automatically performed using a TXI interrupt request to activate the DTC or DMAC. In transmission, the TEND and TDRE flags in SSR are simultaneously set to 1, thus generating a TXI interrupt request if the TIE bit in SCR has been set to 1. This activates the DTC or DMAC by a TXI request thus allowing transfer of transmit data if the TXI interrupt request is specified as a source of DTC or DMAC activation beforehand. The TDRE and TEND flags are automatically cleared to 0 at data transfer by the DTC or DMAC. If an error occurs, the SCI automatically retransmits the same data. During re-transmission, TEND remains as 0, thus not activating the DTC or DMAC. Therefore, the SCI and DTC or DMAC automatically transmit the specified number of bytes, including re-transmission in the case of error occurrence. However, the ERS flag is not automatically cleared; the ERS flag must be cleared by previously setting the RIE bit to 1 to enable an ERI interrupt request to be generated at error occurrence. When transmitting/receiving data using the DTC or DMAC, be sure to set and enable the DTC or DMAC prior to making SCI settings. For DTC or DMAC settings, see section 8, Data Transfer Controller (DTC) and section 7, DMA Controller (DMAC). Figure 15.29 Data Re-Transfer Operation in SCI Transmission Mode Note that the TEND flag is set in different timings depending on the GM bit setting in SMR. Figure 15.30 shows the TEND flag set timing. Figure 15.30 TEND Flag Set Timing during Transmission Figure 15.31 Sample Transmission Flowchart #### 15.7.7 Serial Data Reception (Except in Block Transfer Mode) Data reception in smart card interface mode is similar to that in normal serial communication interface mode. Figure 15.32 shows the data re-transfer operation during reception. - 1. If a parity error is detected in receive data, the PER bit in SSR is set to 1. Here, an ERI interrupt request is generated if the RIE bit in SCR is set to 1. Clear the PER bit to 0 before the next parity bit is sampled. - 2. For the frame in which a parity error is detected, the RDRF bit in SSR is not set to 1. - 3. If no parity error is detected, the PER bit in SSR is not set to 1. - 4. In this case, data is determined to have been received successfully, and the RDRF bit in SSR is set to 1. Here, an RXI interrupt request is generated if the RIE bit in SCR is set to 1. Figure 15.33 shows a sample flowchart for reception. All the processing steps are automatically performed using an RXI interrupt request to activate the DTC or DMAC. In reception, setting the RIE bit to 1 allows an RXI interrupt request to be generated when the RDRF flag is set to 1. This activates the DTC or DMAC by an RXI request thus allowing transfer of receive data if the RXI interrupt request is specified as a source of DTC or DMAC activation beforehand. The RDRF flag is automatically cleared to 0 at data transfer by the DTC or DMAC. If an error occurs during reception, i.e., either the ORER or PER flag is set to 1, a transmit/receive error interrupt (ERI) request is generated and the error flag must be cleared. If an error occurs, the DTC or DMAC is not activated and receive data is skipped, therefore, the number of bytes of receive data specified in the DTC or DMAC is transferred. Even if a parity error occurs and the PER bit is set to 1 in reception, receive data is transferred to RDR, thus allowing the data to be read. Note: For operations in block transfer mode, see section 15.4, Operation in Asynchronous Mode. Figure 15.32 Data Re-Transfer Operation in SCI Reception Mode Figure 15.33 Sample Reception Flowchart # 15.7.8 Clock Output Control Clock output can be fixed using the CKE1 and CKE0 bits in SCR when the GM bit in SMR is set to 1. Specifically, the minimum width of a clock pulse can be specified. Figure 15.34 shows an example of clock output fixing timing when the CKE0 bit is controlled with GM = 1 and CKE1 = 0. Figure 15.34 Clock Output Fixing Timing At power-on and transitions to/from software standby mode, use the following procedure to secure the appropriate clock duty cycle. #### • At power-on To secure the appropriate clock duty cycle simultaneously with power-on, use the following procedure. - 1. Initially, port input is enabled in the high-impedance state. To fix the potential level, use a pull-up or pull-down resistor. - 2. Fix the SCK pin to the specified output using the CKE1 bit in SCR. - 3. Set SMR and SCMR to enable smart card interface mode. Set the CKE0 bit in SCR to 1 to start clock output. #### At mode switching - At transition from smart card interface mode to software standby mode - 1. Set the data register (DR) and data direction register (DDR) corresponding to the SCK pin to the values for the output fixed state in software standby mode. (SCI\_0, 1, 2, and 4 only) - 2. Write 0 to the TE and RE bits in SCR to stop transmission/reception. Simultaneously, set the CKE1 bit to the value for the output fixed state in software standby mode. - 3. Write 0 to the CKE0 bit in SCR to stop the clock. - 4. Wait for one cycle of the serial clock. In the mean time, the clock output is fixed to the specified level with the duty cycle retained. - 5. Make the transition to software standby mode. - At transition from smart card interface mode to software standby mode - 1. Clear software standby mode. - 2. Write 1 to the CKE0 bit in SCR to start clock output. A clock signal with the appropriate duty cycle is then generated. Figure 15.35 Clock Stop and Restart Procedure # 15.8 IrDA Operation If the IrDA function is enabled using the IrE bit in IrCR, the TxD5 and RxD5 pins in SCI\_5 are allowed to encode and decode the waveform based on the IrDA Specifications version 1.0 (function as the IrTxD and IrRxD pins). Connecting these pins to the infrared data transceiver achieves infrared data communication based on the system defined by the IrDA Specifications version 1.0. In the system defined by the IrDA Specifications version 1.0, communication is started at a transfer rate of 9600 bps, which can be modified later as required. Since the IrDA interface provided by this LSI does not incorporate the capability of automatic modification of the transfer rate, the transfer rate must be modified through programming. Figure 15.36 is the IrDA block diagram. Figure 15.36 IrDA Block Diagram #### (1) Transmission During transmission, the output signals from the SCI (UART frames) are converted to IR frames using the IrDA interface (see figure 15.37). For serial data of level 0, a high-level pulse having a width of 3/16 of the bit rate (1-bit interval) is output (initial setting). The high-level pulse can be selected using the IrCKS2 to IrCKS0 bits in IrCR. The high-level pulse width is defined to be 1.41 $\mu$ s at minimum and $(3/16 + 2.5\%) \times$ bit rate or $(3/16 \times$ bit rate) +1.08 $\mu$ s at maximum. For example, when the frequency of system clock $\phi$ is 20 MHz, a high-level pulse width of 1.6 $\mu$ s can be specified because it is the smallest value in the range greater than 1.41 $\mu$ s. For serial data of level 1, no pulses are output. Figure 15.37 IrDA Transmission and Reception # (2) Reception During reception, IR frames are converted to UART frames using the IrDA interface before inputting to SCI. 0 is output when the high level pulse is detected while 1 is output when no pulse is detected during one bit period. Note that a pulse shorter than the minimum pulse width of 1.41 µs is also regarded as a 0 signal. # (3) High-Level Pulse Width Selection Table 15.13 shows possible settings for bits IrCKS2 to IrCKS0 (minimum pulse width), and this LSI's operating frequencies and bit rates, for making the pulse width shorter than 3/16 times the bit rate in transmission. Table 15.13 IrCKS2 to IrCKS0 Bit Settings | Operating | В | it Rate (bps) | (Upper Row)/I | Bit Interval × 3 | 3/16 (µs) (Low | ver Row) | |-----------|-------|---------------|---------------|------------------|----------------|----------| | Frequency | 2400 | 9600 | 19200 | 38400 | 57600 | 115200 | | Pφ (MHz) | 78.13 | 19.53 | 9.77 | 4.88 | 3.26 | 1.63 | | 7.3728 | 100 | 100 | 100 | 100 | 100 | 100 | | 8 | 100 | 100 | 100 | 100 | 100 | 100 | | 9.8304 | 100 | 100 | 100 | 100 | 100 | 100 | | 10 | 100 | 100 | 100 | 100 | 100 | 100 | | 12 | 101 | 101 | 101 | 101 | 101 | 101 | | 12.288 | 101 | 101 | 101 | 101 | 101 | 101 | | 14 | 101 | 101 | 101 | 101 | 101 | 101 | | 14.7456 | 101 | 101 | 101 | 101 | 101 | 101 | | 16 | 101 | 101 | 101 | 101 | 101 | 101 | | 17.2032 | 101 | 101 | 101 | 101 | 101 | 101 | | 18 | 101 | 101 | 101 | 101 | 101 | 101 | | 19.6608 | 101 | 101 | 101 | 101 | 101 | 101 | | 20 | 101 | 101 | 101 | 101 | 101 | 101 | | 25 | 110 | 110 | 110 | 110 | 110 | 110 | | 30 | 110 | 110 | 110 | 110 | 110 | 110 | | 33 | 110 | 110 | 110 | 110 | 110 | 110 | | 35 | 110 | 110 | 110 | 110 | 110 | 110 | # 15.9 Interrupt Sources ## 15.9.1 Interrupts in Normal Serial Communication Interface Mode Table 15.14 shows the interrupt sources in normal serial communication interface mode. A different interrupt vector is assigned to each interrupt source, and individual interrupt sources can be enabled or disabled using the enable bits in SCR. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt request can activate the DTC or DMAC to allow data transfer. The TDRE flag is automatically cleared to 0 at data transfer by the DTC or DMAC. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt can activate the DTC or DMAC to allow data transfer. The RDRF flag is automatically cleared to 0 at data transfer by the DTC or DMAC. A TEI interrupt is requested when the TEND flag is set to 1 while the TEIE bit is set to 1. If a TEI interrupt and a TXI interrupt are requested simultaneously, the TXI interrupt has priority for acceptance. However, note that if the TDRE and TEND flags are cleared to 0 simultaneously by the TXI interrupt processing routine, the SCI cannot branch to the TEI interrupt processing routine later. Note that the priority order for interrupts is different between the group of SCI\_0, 1, 2, and 4 and the group of SCI\_5 and SCI\_6. Table 15.14 SCI Interrupt Sources (SCI\_0, 1, 2, and 4) | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC Activation | Priority | |------|---------------------|-------------------|----------------|-----------------|----------| | ERI | Receive error | ORER, FER, or PER | Not possible | Not possible | High | | RXI | Receive data full | RDRF | Possible | Possible | <b>↑</b> | | TXI | Transmit data empty | TDRE | Possible | Possible | _ | | TEI | Transmit end | TEND | Not possible | Not possible | Low | Table 15.15 SCI Interrupt Sources (SCI\_5 and SCI\_6) | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC Activation | Priority | |------|---------------------|-------------------|----------------|-----------------|------------| | RXI | Receive data full | RDRF | Not possible | Possible | High | | TXI | Transmit data empty | TDRE | Not possible | Possible | <b>-</b> ♠ | | ERI | Receive error | ORER, FER, or PER | Not possible | Not possible | _ | | TEI | Transmit end | TEND | Not possible | Not possible | Low | ## 15.9.2 Interrupts in Smart Card Interface Mode Table 15.16 shows the interrupt sources in smart card interface mode. A transmit end (TEI) interrupt request cannot be used in this mode. Note that the priority order for interrupts is different between the group of SCI\_0, 1, 2, and 4 and the group of SCI\_5 and SCI\_6. Table 15.16 SCI Interrupt Sources (SCI\_0, 1, 2, and 4) | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC Activation | Priority | |------|-----------------------------------------|-------------------|----------------|-----------------|----------| | ERI | Receive error or error signal detection | ORER, PER, or ERS | Not possible | Not possible | High | | RXI | Receive data full | RDRF | Possible | Possible | _ | | TXI | Transmit data empty | TEND | Possible | Possible | Low | Table 15.17 SCI Interrupt Sources (SCI\_5 and SCI\_6) | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC Activation | Priority | |------|-----------------------------------------|-------------------|----------------|-----------------|----------| | RXI | Receive data full | RDRF | Not possible | Possible | High | | TXI | Transmit data empty | TDRE | Not possible | Possible | _ ♣ | | ERI | Receive error or error signal detection | ORER, PER, or ERS | Not possible | Not possible | Low | Data transmission/reception using the DTC or DMAC is also possible in smart card interface mode, similar to in the normal SCI mode. In transmission, the TEND and TDRE flags in SSR are simultaneously set to 1, thus generating a TXI interrupt. This activates the DTC or DMAC by a TXI request thus allowing transfer of transmit data if the TXI request is specified as a source of DTC or DMAC activation beforehand. The TDRE and TEND flags are automatically cleared to 0 at data transfer by the DTC or DMAC. If an error occurs, the SCI automatically re-transmits the same data. During re-transmission, the TEND flag remains as 0, thus not activating the DTC or DMAC. Therefore, the SCI and DTC or DMAC automatically transmit the specified number of bytes, including re-transmission in the case of error occurrence. However, the ERS flag in SSR, which is set at error occurrence, is not automatically cleared; the ERS flag must be cleared by previously setting the RIE bit in SCR to 1 to enable an ERI interrupt request to be generated at error occurrence. When transmitting/receiving data using the DTC or DMAC, be sure to set and enable the DTC or DMAC prior to making SCI settings. For DTC or DMAC settings, see section 8, Data Transfer Controller (DTC) and section 7, DMA Controller (DMAC). In reception, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. This activates the DTC or DMAC by an RXI request thus allowing transfer of receive data if the RXI request is specified as a source of DTC or DMAC activation beforehand. The RDRF flag is automatically cleared to 0 at data transfer by the DTC or DMAC. If an error occurs, the RDRF flag is not set but the error flag is set. Therefore, the DTC or DMAC is not activated and an ERI interrupt request is issued to the CPU instead; the error flag must be cleared. # 15.10 Usage Notes #### 15.10.1 Module Stop State Setting Operation of the SCI can be disabled or enabled using the module stop control register. The initial setting is for operation of the SCI to be halted. Register access is enabled by clearing the module stop state. For details, see section 23, Power-Down Modes. #### 15.10.2 Break Detection and Processing When framing error detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, and so the FER flag is set, and the PER flag may also be set. Note that, since the SCI continues the receive operation even after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. #### 15.10.3 Mark State and Break Detection When the TE bit is 0, the TxD pin is used as an I/O port whose direction (input or output) and level are determined by DR and DDR. This can be used to set the TxD pin to mark state (high level) or send a break during serial data transmission. To maintain the communication line in mark state (the state of 1) until TE is set to 1, set both DDR and DR to 1. Since the TE bit is cleared to 0 at this point, the TxD pin becomes an I/O port, and 1 is output from the TxD pin. To send a break during serial transmission, first set DDR to 1 and DR to 0, and then clear the TE bit to 0. When the TE bit is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. # 15.10.4 Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only) Transmission cannot be started when a receive error flag (ORER, FER, or RER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that the receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. #### 15.10.5 Relation between Writing to TDR and TDRE Flag The TDRE flag in SSR is a status flag which indicates that transmit data has been transferred from TDR to TSR. When the SCI transfers data from TDR to TSR, the TDRE flag is set to 1. Data can be written to TDR irrespective of the TDRE flag status. However, if new data is written to TDR when the TDRE flag is 0, that is, when the previous data has not been transferred to TSR yet, the previous data in TDR is lost. Be sure to write transmit data to TDR after verifying that the TDRE flag is set to 1. #### 15.10.6 Restrictions on Using DTC or DMAC - When the external clock source is used as a synchronization clock, update TDR by the DMAC or DTC and wait for at least five Pφ clock cycles before allowing the transmit clock to be input. If the transmit clock is input within four clock cycles after TDR modification, the SCI may malfunction (see figure 15.38). - When using the DMAC or DTC to read RDR, be sure to set the receive end interrupt (RXI) as the DTC or DMAC activation source. Figure 15.38 Sample Transmission using DTC in Clocked Synchronous Mode • The DTC is not activated by the RXI or TXI request by SCI\_5 or SCI6. #### 15.10.7 SCI Operations during Power-Down State **Transmission:** Before specifying the module stop state or making a transition to software standby mode, stop the transmit operations (TE = TIE = TEIE = 0). TSR, TDR, and SSR are reset. The states of the output pins in the module stop state or in software standby mode depend on the port settings, and the pins output a high-level signal after cancellation. If the transition is made during data transmission, the data being transmitted will be undefined. To transmit data in the same transmission mode after cancellation of the power-down state, set the TE bit to 1, read SSR, write to TDR, clear TDRE in this order, and then start transmission. To transmit data in a different transmission mode, initialize the SCI first. Figure 15.39 shows a sample flowchart for transition to software standby mode during transmission. Figures 15.40 and 15.41 show the port pin states during transition to software standby mode. Before specifying the module stop state or making a transition to software standby mode from the transmission mode using DTC transfer, stop all transmit operations (TE = TIE = TEIE = 0). Setting the TE and TIE bits to 1 after cancellation sets the TXI flag to start transmission using the DTC. **Reception:** Before specifying the module stop state or making a transition to software standby mode, stop the receive operations (RE = 0). RSR, RDR, and SSR are reset. If transition is made during data reception, the data being received will be invalid. To receive data in the same reception mode after cancellation of the power-down state, set the RE bit to 1, and then start reception. To receive data in a different reception mode, initialize the SCI first. For using the IrDA function, set the IrE bit in addition to setting the RE bit. Figure 15.42 shows a sample flowchart for mode transition during reception. Figure 15.39 Sample Flowchart for Software Standby Mode Transition during Transmission Figure 15.40 Port Pin States during Software Standby Mode Transition (Internal Clock, Asynchronous Transmission) Figure 15.41 Port Pin States during Software Standby Mode Transition (Internal Clock, Clocked Synchronous Transmission) (Setting is Prohibited in SCI\_5 and SCI\_6) Figure 15.42 Sample Flowchart for Software Standby Mode Transition during Reception # 15.11 CRC Operation Circuit The cyclic redundancy check (CRC) operation circuit detects errors in data blocks. #### **15.11.1** Features The features of the CRC operation circuit are listed below. - CRC code generated for any desired data length in an 8-bit unit - CRC operation executed on eight bits in parallel - One of three generating polynomials selectable - CRC code generation for LSB-first or MSB-first communication selectable Figure 15.43 shows a block diagram of the CRC operation circuit. Figure 15.43 Block Diagram of CRC Operation Circuit # 15.11.2 Register Descriptions The CRC operation circuit has the following registers. - CRC control register (CRCCR) - CRC data input register (CRCDIR) - CRC data output register (CRCDOR) ## (1) CRC Control Register (CRCCR) CRCCR initializes the CRC operation circuit, switches the operation mode, and selects the generating polynomial. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|---|---|---|---|-----|-----|-----| | Bit Name | DORCLR | _ | _ | _ | _ | LMS | G1 | G0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | W | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | | | | | | 7 | DORCLR | 0 | W | CRCDOR Clear | | | | | | Setting this bit to 1 clears CRCDOR to H'0000. | | 6 to 3 | _ | All 0 | R | Reserved | | | | | | The initial value should not be changed. | | 2 | LMS | 0 | R/W | CRC Operation Switch | | | | | | Selects CRC code generation for LSB-first or MSB-first communication. | | | | | | 0: Performs CRC operation for LSB-first communication. The lower byte (bits 7 to 0) is first transmitted when CRCDOR contents (CRC code) are divided into two bytes to be transmitted in two parts. | | | | | | 1: Performs CRC operation for MSB-first communication. The upper byte (bits 15 to 8) is first transmitted when CRCDOR contents (CRC code) are divided into two bytes to be transmitted in two parts. | | | | Initial | | | |-----|----------|---------|-----|-----------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | G1 | 0 | R/W | CRC Generating Polynomial Select: | | 0 | G0 | 0 | R/W | Selects the polynomial. | | | | | | 00: Reserved | | | | | | $01: X^8 + X^2 + X + 1$ | | | | | | $10: X^{16} + X^{15} + X^2 + 1$ | | | | | | 11: $X^{16} + X^{12} + X^5 + 1$ | #### (2) CRC Data Input Register (CRCDIR) CRCDIR is an 8-bit readable/writable register, to which the bytes to be CRC-operated are written. The result is obtained in CRCDOR. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W # (3) CRC Data Output Register (CRCDOR) CRCDOR is a 16-bit readable/writable register that contains the result of CRC operation when the bytes to be CRC-operated are written to CRCDIR after CRCDOR is cleared. When the CRC operation result is additionally written to the bytes to which CRC operation is to be performed, the CRC operation result will be H'0000 if the data contains no CRC error. When bits 1 and 0 in CRCCR (G1 and G0 bits) are set to 0 and 1, respectively, the lower byte of this register contains the result. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | | | | | | | | #### 15.11.3 CRC Operation Circuit Operation The CRC operation circuit generates a CRC code for LSB-first/MSB-first communications. An example in which a CRC code for hexadecimal data H'F0 is generated using the $X^{16} + X^{12} + X^5 + 1$ polynomial with the G1 and G0 bits in CRCCR set to B'11 is shown below. Figure 15.44 LSB-First Data Transmission Figure 15.45 MSB-First Data Transmission Figure 15.46 LSB-First Data Reception Figure 15.47 MSB-First Data Reception ## 15.11.4 Note on CRC Operation Circuit Note that the sequence to transmit the CRC code differs between LSB-first transmission and MSB-first transmission. Figure 15.48 LSB-First and MSB-First Transmit Data # Section 16 USB Function Module (USB) This LSI incorporates a USB function module (USB). ## 16.1 Features The UDC (USB device controller) conforming to USB2.0 and transceiver process USB protocol automatically. Automatic processing of USB standard commands for endpoint 0 (some commands and class/vendor commands require decoding and processing by firmware) - Transfer speed: Supports full-speed (12 Mbps) - Endpoint configuration: | Endpoint<br>Name | Abbreviation | Transfer Type | Maximum<br>Packet Size | FIFO Buffer<br>Capacity (Byte) | DMA Transfer | |------------------|--------------|---------------|------------------------|--------------------------------|--------------| | Endpoint 0 | EP0s | Setup | 8 | 8 | _ | | | EP0i | Control-in | 8 | 8 | _ | | | EP0o | Control-out | 8 | 8 | _ | | Endpoint 1 | EP1 | Bulk-out | 64 | 128 | Possible | | Endpoint 2 | EP2 | Bulk-in | 64 | 128 | Possible | | Endpoint 3 | EP3 | Interrupt-in | 8 | 8 | _ | | Configuration1-Interface0-AlternateSetting0 | | EndPoint1 | |---------------------------------------------|---|-----------| | | - | EndPoint2 | | | | EndPoint3 | - Interrupt requests: Generates various interrupt signals necessary for USB transmission/reception - Power mode: Self power mode or bus power mode can be selected by the power mode bit (PWMD) in the control register (CTLR). Figure 16.1 shows the block diagram of the USB. Figure 16.1 Block Diagram of USB # 16.2 Input/Output Pins Table 16.1 shows the USB pin configuration. **Table 16.1 Pin Configuration** | Pin Name | I/O | Function | |----------|-------|----------------------------------------------| | VBUS | Input | USB cable connection monitor pin | | USD+ | I/O | USB data I/O pin | | USD- | I/O | USB data I/O pin | | DrVcc | Input | Power supply pin for USB on-chip transceiver | | DrVss | Input | Ground pin for USB on-chip transceiver | # 16.3 Register Descriptions The USB has following registers. For the information on the addresses of these registers and the state of the register in each processing condition, see section 24, List of Registers. - Interrupt flag register 0 (IFR0) - Interrupt flag register 1 (IFR1) - Interrupt flag register 2 (IFR2) - Interrupt select register 0 (ISR0) - Interrupt select register 1 (ISR1) - Interrupt select register 2 (ISR2) - Interrupt enable register 0 (IER0) - Interrupt enable register 1 (IER1) - Interrupt enable register 2 (IER2) - EP0i data register (EPDR0i) - EP0o data register (EPDR0o) - EP0s data register (EPDR0s) - EP1 data register (EPDR1) - EP2 data register (EPDR2) - EP3 data register (EPDR3) - EP0o receive data size register (EPSZ0o) - EP1 receive data size register (EPSZ1) - Trigger register (TRG) - Data status register (DASTS) - FIFO clear register (FCLR) - DMA transfer setting register (DMA) - Endpoint stall register (EPSTL) - Configuration value register (CVR) - Control register (CTLR) - Endpoint information register (EPIR) - Transceiver test register 0 (TRNTREG0) - Transceiver test register 1 (TRNTREG1) ## 16.3.1 Interrupt Flag Register 0 (IFR0) IFR0, together with interrupt flag registers 1 and 2 (IFR1 and IFR2), indicates interrupt status information required by the application. When an interrupt source is generated, the corresponding bit is set to 1. And then this bit, in combination with interrupt enable register 0 (IER0), generates an interrupt request to the CPU. To clear, write 0 to the bit to be cleared and 1 to the other bits. However, since EP1FULL and EP2EMPTY are status bits, these bits cannot be cleared. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|----------|--------|-----------|----------|---------|--------|--------| | Bit Name | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0iTR | EP0iTS | | Initial Value | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R/W | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BRST | 0 | R/W | Bus Reset | | | | | | This bit is set to 1 when a bus reset signal is detected on the USB bus. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 6 | EP1FULL | 0 | R | EP1 FIFO Full | | | | | | This bit is set when endpoint 1 receives one packet of data successfully from the host, and holds a value of 1 as long as there is valid data in the FIFO buffer. | | | | | | This is a status bit, and cannot be cleared. | | 5 | EP2TR | 0 | R/W | EP2 Transfer Request | | | | | | This bit is set if there is no valid transmit data in the FIFO buffer when an IN token for endpoint 2 is received from the host. A NACK handshake is returned to the host until data is written to the FIFO buffer and packet transmission is enabled. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | EP2EMPTY | 1 | R | EP2 FIFO Empty | | | | | | This bit is set when at least one of the dual endpoint 2 transmit FIFO buffers is ready for transmit data to be written. | | | | | | This is a status bit, and cannot be cleared. | | 3 | SETUPTS | 0 | R/W | Setup Command Receive Complete | | | | | | This bit is set to 1 when endpoint 0 receives successfully a setup command requiring decoding on the application side, and returns an ACK handshake to the host. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 2 | EP0oTS | 0 | R/W | EP0o Receive Complete | | | | | | This bit is set to 1 when endpoint 0 receives data from<br>the host successfully, stores the data in the FIFO buffer,<br>and returns an ACK handshake to the host. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 1 | EP0iTR | 0 | R/W | EP0i Transfer Request | | | | | | This bit is set if there is no valid transmit data in the FIFO buffer when an IN token for endpoint 0 is received from the host. A NACK handshake is returned to the host until data is written to the FIFO buffer and packet transmission is enabled. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 0 | EP0iTS | 0 | R/W | EP0i Transmit Complete | | | | | | This bit is set when data is transmitted to the host from endpoint 0 and an ACK handshake is returned. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | # 16.3.2 Interrupt Flag Register 1 (IFR1) IFR1, together with interrupt flag registers 0 and 2 (IFR0 and IFR2), indicates interrupt status information required by the application. When an interrupt source is generated, the corresponding bit is set to 1. And then this bit, in combination with interrupt enable register 1 (IER1), generates an interrupt request to the CPU. To clear, write 0 to the bit to be cleared and 1 to the other bits. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---------|--------|--------|-------| | Bit Name | _ | _ | _ | _ | VBUS MN | EP3 TR | EP3 TS | VBUSF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | _ | 0 | R | | | 3 | VBUS MN | 0 | R | This is a status bit which monitors the state of the VBUS pin. | | | | | | This bit reflects the state of the VBUS pin and generates no interrupt request. This bit is always 0 when the PULLUP_E bit in DMA is 0. | | 2 | EP3 TR | 0 | R/W | EP3 Transfer Request | | | | | | This bit is set if there is no valid transmit data in the FIFO buffer when an IN token for endpoint 3 is received from the host. A NACK handshake is returned to the host until data is written to the FIFO buffer and packet transmission is enabled. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 1 | EP3 TS | 0 | R/W | EP3 Transmit Complete | | | | | | This bit is set when data is transmitted to the host from endpoint 3 and an ACK handshake is returned. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | VBUSF | 0 | R/W | USB Disconnection Detection | | | | | | When the function is connected to the USB bus or disconnected from it, this bit is set to 1. The VBUS pin of this module is used for detecting connection or disconnection. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | ## 16.3.3 Interrupt Flag Register 2 (IFR2) IFR2, together with interrupt flag registers 0 and 1 (IFR0 and IFR1), indicates interrupt status information required by the application. When an interrupt source is generated, the corresponding bit is set to 1. And then this bit, in combination with interrupt enable register 2 (IER2), generates an interrupt request to the CPU. To clear, write 0 to the bit to be cleared and 1 to the other bits. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|-------|-------|------|---|------|------| | Bit Name | _ | _ | SURSS | SURSF | CFDN | _ | SETC | SETI | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R/W | R/W | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value should always be 0. | | 5 | SURSS | 0 | R | Suspend/Resume Status | | | | | | This is a status bit that describes bus state. | | | | | | 0: Normal state | | | | | | 1: Suspended state | | | | | | This bit is a status bit and generates no interrupt request. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | SURSF | 0 | R/W | Suspend/Resume Detection | | | | | | This bit is set to 1 when the state changed from normal to suspended state or vice versa. The corresponding interrupt output is RESUME, USBINTN2, and USBINTN3. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 3 | CFDN | 0 | R/W | End Point Information Load End | | | | | | This bit is set to 1 when writing data in the endpoint information register to the EPIR register ends (load end). This module starts the USB operation after the endpoint information is completely set. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 2 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 1 | SETC | 0 | R/W | Set_Configuration Command Detection | | | | | | When the Set_Configuration command is detected, this bit is set to 1. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 0 | SETI | 0 | R/W | Set_Interface Command Detection | | | | | | When the Set_Interface command is detected, this bit is set to 1. | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | ## 16.3.4 Interrupt Select Register 0 (ISR0) ISR0 selects the vector numbers of the interrupt requests indicated in interrupt flag register 0 (IFR0). If the USB issues an interrupt request to the INTC when a bit in ISR0 is cleared to 0, the interrupt corresponding to the bit will be USBINTN2. If the USB issues an interrupt request to the INTC when a bit in ISR0 is set to 1, the corresponding interrupt will be USBINTN3. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|----------|--------|-----------|----------|---------|---------|---------| | Bit Name | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0i TR | EP0i TS | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-----------|------------------|-----|--------------------------------| | 7 | BRST | 0 | R/W | Bus Reset | | 6 | EP1 FULL | 0 | R/W | EP1 FIFO Full | | 5 | EP2 TR | 0 | R/W | EP2 Transfer Request | | 4 | EP2 EMPTY | 0 | R/W | EP2 FIFO Empty | | 3 | SETUP TS | 0 | R/W | Setup Command Receive Complete | | 2 | EP0o TS | 0 | R/W | EP0o Receive Complete | | 1 | EP0i TR | 0 | R/W | EP0i Transfer Request | | 0 | EP0i TS | 0 | R/W | EP0i Transmission Complete | ## 16.3.5 Interrupt Select Register 1 (ISR1) ISR1 selects the vector numbers of the interrupt requests indicated in interrupt flag register 1 (IFR1). If the USB issues an interrupt request to the INTC when a bit in ISR0 is cleared to 0, the interrupt corresponding to the bit will be USBINTN2. If the USB issues an interrupt request to the INTC when a bit in ISR0 is set to 1, the corresponding interrupt will be USBINTN3. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|--------|--------|-------| | Bit Name | _ | _ | _ | _ | _ | EP3 TR | EP3 TS | VBUSF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | R/W | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | _ | 0 | R | | | 3 | _ | 0 | R | | | 2 | EP3 TR | 1 | R/W | EP3 Transfer Request | | 1 | EP3 TS | 1 | R/W | EP3 Transmission Complete | | 0 | VBUSF | 1 | R/W | USB Bus Connect | ## 16.3.6 Interrupt Select Register 2 (ISR2) ISR2 selects the vector numbers of the interrupt requests indicated in interrupt flag register 2 (IFR2). If the USB issues an interrupt request to the INTC when a bit in ISR0 is cleared to 0, the interrupt corresponding to the bit will be USBINTN2. If the USB issues an interrupt request to the INTC when a bit in ISR0 is set to 1, the corresponding interrupt will be USBINTN3. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|-------|------|---|-------|-------| | Bit Name | _ | _ | _ | SURSE | CFDN | _ | SETCE | SETIE | | Initial Value | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | R | R | R | R/W | R/W | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | SURSE | 1 | R/W | Suspend/Resume Detection | | 3 | CFDN | 1 | R/W | End Point Information Load End | | 2 | _ | 1 | R | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 1 | SETCE | 1 | R/W | Set_Configuration Command Detection | | 0 | SETIE | 1 | R/W | Set_Interface Command Detection | # 16.3.7 Interrupt Enable Register 0 (IER0) IER0 enables the interrupt requests of interrupt flag register 0 (IFR0). When an interrupt flag is set to 1 while the corresponding bit of each interrupt is set to 1, an interrupt request is sent to the CPU. The interrupt vector number is determined by the contents of interrupt select register 0 (ISR0). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|----------|--------|-----------|----------|---------|--------|--------| | Bit Name | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0iTR | EP0iTS | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-----------|------------------|-----|--------------------------------| | 7 | BRST | 0 | R/W | Bus Reset | | 6 | EP1 FULL | 0 | R/W | EP1 FIFO Full | | 5 | EP2 TR | 0 | R/W | EP2 Transfer Request | | 4 | EP2 EMPTY | 0 | R/W | EP2 FIFO Empty | | 3 | SETUP TS | 0 | R/W | Setup Command Receive Complete | | 2 | EP0o TS | 0 | R/W | EP0o Receive Complete | | 1 | EP0i TR | 0 | R/W | EP0i Transfer Request | | 0 | EP0i TS | 0 | R/W | EP0i Transmission Complete | ## 16.3.8 Interrupt Enable Register 1 (IER1) IER1 enables the interrupt requests of interrupt flag register 1 (IFR1). When an interrupt flag is set to 1 while the corresponding bit of each interrupt is set to 1, an interrupt request is sent to the CPU. The interrupt vector number is determined by the contents of interrupt select register 1 (ISR1). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|--------|--------|-------| | Bit Name | _ | _ | _ | _ | _ | EP3 TR | EP3 TS | VBUSF | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | | 0 | R | These bits are always read as 0. The write value | | 5 | | 0 | R | should always be 0. | | 4 | | 0 | R | | | 3 | _ | 0 | R | | | 2 | EP3 TR | 0 | R/W | EP3 Transfer Request | | 1 | EP3 TS | 0 | R/W | EP3 Transmission Complete | | 0 | VBUSF | 0 | R/W | USB Bus Connect | # 16.3.9 Interrupt Enable Register 2 (IER2) IER2 enables the interrupt requests of interrupt flag register 2 (IFR2). When an interrupt flag is set to 1 while the corresponding bit of each interrupt is set to 1, an interrupt request is sent to the CPU. The interrupt vector number is determined by the contents of interrupt select register 2 (ISR2). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|---|---|-------|------|---|-------|-------| | Bit Name | SSRSME | _ | _ | SURSE | CFDN | _ | SETCE | SETIE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R/W | R/W | R | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------------------------------------------| | 7 | SSRSME | 0 | R/W | Resume Detection for Software Standby Cancel | | | | | | For the details of the operation, see section 16.5.3, Suspend and Resume Operations. | | 6, 5 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 4 | SURSE | 0 | R/W | Suspend/Resume Detection | | | | | | For the details of the operation, see section 16.5.3, Suspend and Resume Operations. | | 3 | CFDN | 0 | R/W | End Point Information Load End | | 2 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 1 | SETCE | 0 | R/W | Set_Configuration Command Detection | | 0 | SETIE | 0 | R/W | Set_Interface Command Detection | ## 16.3.10 EP0i Data Register (EPDR0i) EPDR0i is an 8-byte transmit FIFO buffer for endpoint 0. EPDR0i holds one packet of transmit data for control-in. Transmit data is fixed by writing one packet of data and setting EP0iPKTE in the trigger register. When an ACK handshake is returned from the host after the data has been transmitted, EP0iTS in interrupt flag register 0 is set. This FIFO buffer can be initialized by means of EP0iCLR in the FCLR register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | Undefined | R/W | W | W | W | W | W | W | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------| | 7 to 0 | D7 to D0 | Undefined W | | Data register for control-in transfer | #### 16.3.11 EP0o Data Register (EPDR0o) EPDR00 is an 8-byte receive FIFO buffer for endpoint 0. EPDR00 holds endpoint 0 receive data other than setup commands. When data is received successfully, EP0oTS in interrupt flag register 0 is set, and the number of receive bytes is indicated in the EP0o receive data size register. After the data has been read, setting EP0oRDFN in the trigger register enables the next packet to be received. This FIFO buffer can be initialized by means of BP0oCLR in the FCLR register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|----|----|----|----|----|----|----| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | D:4 | Dit Name | Initial | DAM | Description | |--------|----------|---------|-----|----------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 0 | D7 to D0 | All 0 | R | Data register for control-out transfer | #### 16.3.12 EP0s Data Register (EPDR0s) EPDR0s is an 8-byte FIFO buffer specifically for receiving endpoint 0 setup commands. Only the setup command to be processed by the application is received. When command data is received successfully, the SETUPTS bit in interrupt flag register 0 is set. As a latest setup command must be received in high priority, if data is left in this buffer, it will be overwritten with new data. If reception of the next command is started while the current command is being read, command reception has priority, the read by the application is forcibly stopped, and the read data is invalid. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|----|----|----|----|----|----|----| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------| | 7 to 0 | D7 to D0 | All 0 | R | Data register for storing the setup command at the control-out transfer | #### 16.3.13 EP1 Data Register (EPDR1) EPDR1 is a 128-byte receive FIFO buffer for endpoint 1. EPDR1 has a dual-buffer configuration, and has a capacity of twice the maximum packet size. When one packet of data is received successfully, EP1FULL in interrupt flag register 0 is set, and the number of receive bytes is indicated in the EP1 receive data size register. After the data has been read, the buffer that was read is enabled to receive data again by writing 1 to the EP1RDFN bit in the trigger register. The receive data in this FIFO buffer can be transferred by DMA. This FIFO buffer can be initialized by means of EP1CLR in the FCLR register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|----|----|----|----|----|----|----|----| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------| | 7 to 0 | D7 to D0 | All 0 | R | Data register for endpoint 1 transfer | ## 16.3.14 EP2 Data Register (EPDR2) EPDR2 is a 128-byte transmit FIFO buffer for endpoint 2. EPDR2 has a dual-buffer configuration, and has a capacity of twice the maximum packet size. When transmit data is written to this FIFO buffer and EP2PKTE in the trigger register is set, one packet of transmit data is fixed, and the dual-FIFO buffer is switched over. The transmit data for this FIFO buffer can be transferred by DMA. This FIFO buffer can be initialized by means of EP2CLR in the FCLR register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | Undefined | R/W | W | W | W | W | W | W | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------| | 7 to 0 | D7 to D0 | Undefine | d W | Data register for endpoint 2 transfer | #### 16.3.15 EP3 Data Register (EPDR3) EPDR3 is an 8-byte transmit FIFO buffer for endpoint 3. EPDR3 holds one packet of transmit data for the interrupt transfer of endpoint 3. Transmit data is fixed by writing one packet of data and setting EP3PKTE in the trigger register. When an ACK handshake is returned from the host after one packet of data has been transmitted successfully, EP3TS in interrupt flag register 0 is set. This FIFO buffer can be initialized by means of EP3CLR in the FCLR register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | Undefined | R/W | W | W | W | W | W | W | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------| | 7 to 0 | D7 to D0 | Undefine | d W | Data register for endpoint 3 transfer | ## 16.3.16 EP0o Receive Data Size Register (EPSZ0o) EPSZ00 indicates the number of bytes received at endpoint 0 from the host. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Bit Name | _ | _ | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------| | 7 to 0 | _ | All 0 | R | Number of receive data for endpoint 0 | ## 16.3.17 EP1 Receive Data Size Register (EPSZ1) EPSZ1 is a receive data size resister for endpoint 1. EPSZ1 indicates the number of bytes received from the host. The FIFO for endpoint 1 has a dual-buffer configuration. The size of the received data indicated by this register is the size of the currently selected side (can be read by CPU). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Bit Name | _ | _ | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-----------------------------------------| | 7 to 0 | _ | All 0 | R | Number of received bytes for endpoint 1 | #### 16.3.18 Trigger Register (TRG) TRG generates one-shot triggers to control the transfer sequence for each endpoint. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | _ | EP3 PKTE | EP1 RDFN | EP2 PKTE | | EP0s RDFN | EP0o RDFN | EP0i PKTE | | Initial Value | Undefined | R/W | _ | W | W | W | _ | W | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | Undefined | _ | Reserved | | | | | | The write value should always be 0. | | 6 | EP3 PKTE | Undefined | W | EP3 Packet Enable | | | | | | After one packet of data has been written to the endpoint 3 transmit FIFO buffer, the transmit data is fixed by writing 1 to this bit. | | | | Initial | | | |-----|-----------|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 5 | EP1 RDFN | Undefined | W | EP1 Read Complete | | | | | | Write 1 to this bit after one packet of data has been read from the endpoint 1 FIFO buffer. The endpoint 1 receive FIFO buffer has a dual-buffer configuration. Writing 1 to this bit initializes the FIFO that was read, enabling the next packet to be received. | | 4 | EP2 PKTE | Undefined | W | EP2 Packet Enable | | | | | | After one packet of data has been written to the endpoint 2 transmit FIFO buffer, the transmit data is fixed by writing 1 to this bit. | | 3 | _ | Undefined | _ | Reserved | | | | | | The write value should always be 0. | | 2 | EP0s RDFN | Undefined | W | EP0s Read Complete | | | | | | Write 1 to this bit after data for the EP0s command FIFO has been read. Writing 1 to this bit enables transfer of data in the following data stage. A NACK handshake is returned in response to transfer requests from the host in the data stage until 1 is written to this bit. | | 1 | EP0o RDFN | Undefined | W | EP0o Read Complete | | | | | | Writing 1 to this bit after one packet of data has been read from the endpoint 0 transmit FIFO buffer initializes the FIFO buffer, enabling the next packet to be received. | | 0 | EP0i PKTE | Undefined | W | EP0i Packet Enable | | | | | | After one packet of data has been written to the endpoint 0 transmit FIFO buffer, the transmit data is fixed by writing 1 to this bit. | # 16.3.19 Data Status Register (DASTS) DASTS indicates whether the transmit FIFO buffers contain valid data. A bit is set when data is written to the corresponding FIFO buffer and the packet enable state is set, and cleared when all data has been transmitted to the host. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|--------|--------|---|---|---|---------| | Bit Name | _ | _ | EP3 DE | EP2 DE | _ | _ | _ | EP0i DE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value should always be 0. | | 5 | EP3 DE | 0 | R | EP3 Data Present | | | | | | This bit is set when the endpoint 3 FIFO buffer contains valid data. | | 4 | EP2 DE | 0 | R | EP2 Data Present | | | | | | This bit is set when the endpoint 2 FIFO buffer contains valid data. | | 3 | _ | 0 | R | Reserved | | 2 | _ | 0 | R | These bits are always read as 0. | | 1 | _ | 0 | R | | | 0 | EP0i DE | 0 | R | EP0i Data Present | | | | | | This bit is set when the endpoint 0 FIFO buffer contains valid data. | # 16.3.20 FIFO Clear Register (FCLR) FCLR is a register to initialize the FIFO buffers for each endpoint. Writing 1 to a bit clears all the data in the corresponding FIFO buffer. Note that the corresponding interrupt flag is not cleared. Do not clear a FIFO buffer during transfer. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | _ | EP3 CLR | EP1 CLR | EP2 CLR | _ | _ | EP0o CLR | EP0i CLR | | Initial Value | Undefined | R/W | _ | W | W | W | _ | _ | W | W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------| | 7 | _ | Undefined | _ | Reserved | | | | | | The write value should always be 0. | | 6 | EP3 CLR | Undefined | W | EP3 Clear | | | | | | Writing 1 to this bit initializes the endpoint 3 transmit FIFO buffer. | | 5 | EP1 CLR | Undefined | W | EP1 Clear | | | | | | Writing 1 to this bit initializes both sides of the endpoint 1 receive FIFO buffer. | | 4 | EP2 CLR | Undefined | W | EP2 Clear | | | | | | Writing 1 to this bit initializes both sides of the endpoint 2 transmit FIFO buffer. | | 3 | _ | Undefined | _ | Reserved | | 2 | _ | | _ | The write value should always be 0. | | 1 | EP0o CLR | Undefined | W | EP0o Clear | | | | | | Writing 1 to this bit initializes the endpoint 0 receive FIFO buffer. | | 0 | EP0i CLR | Undefined | W | EP0i Clear | | | | | | Writing 1 to this bit initializes the endpoint 0 transmit FIFO buffer. | # 16.3.21 DMA Transfer Setting Register (DMA) DMA transfer can be carried out between the endpoint 1 and 2 data registers and memory by means of the on-chip direct memory access controller (DMAC). Dual address transfer is performed in bytes. To start DMA transfer, DMAC settings must be made in addition to the settings in this register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|----------|---------|---------| | Bit Name | _ | _ | _ | _ | _ | PULLUP_E | EP2DMAE | EP1DMAE | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | _ | 0 | R | | | 3 | _ | 0 | R | | | 2 | PULLUP_E | 0 | R/W | PULLUP Enable | | | | | | This pin performs the pull-up control for the D+ pin, with using PM4 as the pull-up control pin. | | | | | | 0: D+ is not pulled up. | | | | | | 1: D+ is pulled up. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EP2DMAE | 0 | R/W | Endpoint 2 DMA Transfer Enable | | | | | | When this bit is set, DMA transfer is enabled from memory to the endpoint 2 transmit FIFO buffer. If there is at least one byte of open space in the FIFO buffer, a DMAC start interrupt signal (USBINTN1) is asserted. In DMA transfer, when 64 bytes are written to the FIFO buffer the EP2 packet enable bit is set automatically, allowing 64 bytes of data to be transferred, and if there is still space in the other side of the two FIFOs, the DMAC start interrupt signal (USBINTN1) is asserted again. However, if the size of the data packet to be transmitted is less than 64 bytes, the EP2 packet enable bit is not set automatically, and so should be set by the CPU with a DMA transfer end interrupt. | | | | | | As EP2-related interrupt requests to the CPU are not automatically masked, interrupt requests should be masked as necessary in the interrupt enable register. | | | | | | Operating procedure | | | | | | 1. Write of 1 to the EP2 DMAE bit in DMAR | | | | | | 2. Set the DMAC to activate through USBINTN1 | | | | | | 3. Transfer count setting in the DMAC | | | | | | 4. DMAC activation | | | | | | 5. DMA transfer | | | | | | 6. DMA transfer end interrupt generated | | | | | | See section 16.8.3, DMA Transfer for Endpoint 2. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EP1DMAE | 0 | R/W | Endpoint 1 DMA Transfer Enable | | | | | | When this bit is set, a DMAC start interrupt signal (USBINTN0) is asserted and DMA transfer is enabled from the endpoint 1 receive FIFO buffer to memory. If there is at least one byte of receive data in the FIFO buffer, the DMAC start interrupt signal (USBINTN0) is asserted. In DMA transfer, when all the received data is read, EP1 is automatically read and the completion trigger operates. | | | | | | EP1-related interrupt requests to the CPU are not automatically masked. | | | | | | Operating procedure: | | | | | | 1. Write of 1 to the EP1 DMAE bit in DMA | | | | | | 2. Set the DMAC to activate through USBINTN0 | | | | | | 3. Transfer count setting in the DMAC | | | | | | 4. DMAC activation | | | | | | 5. DMA transfer | | | | | | 6. DMA transfer end interrupt generated | | | | | | See section 16.8.2, DMA Transfer for Endpoint 1. | ## 16.3.22 Endpoint Stall Register (EPSTL) The bits in EPSTL are used to forcibly stall the endpoints on the application side. While a bit is set to 1, the corresponding endpoint returns a stall handshake to the host. The stall bit for endpoint 0 is cleared automatically on reception of 8-byte command data for which decoding is performed by the function and the EP0 STL bit is cleared. When the SETUPTS flag in the IFR0 register is set to 1, writing 1 to the EP0 STL bit is ignored. For detailed operation, see section 16.7, Stall Operations. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|--------|--------|--------|--------| | Bit Name | _ | _ | _ | _ | EP3STL | EP2STL | EP1STL | EP0STL | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | _ | 0 | R | | | 3 | EP3STL | 0 | R/W | EP3 Stall | | | | | | When this bit is set to 1, endpoint 3 is placed in the stall state. | | 2 | EP2STL | 0 | R/W | EP2 Stall | | | | | | When this bit is set to 1, endpoint 2 is placed in the stall state. | | 1 | EP1STL | 0 | R/W | EP1 Stall | | | | | | When this bit is set to 1, endpoint 1 is placed in the stall state. | | 0 | EP0STL | 0 | R/W | EP0 Stall | | | | | | When this bit is set to 1, endpoint 0 is placed in the stall state. | ## 16.3.23 Configuration Value Register (CVR) This register stores the Configuration, Interface, or Alternate set value when the Set Configuration or Set Interface command from the host is correctly received. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|---|-------|-------|-------| | Bit Name | CNFV1 | CNFV0 | INTV1 | INTV0 | _ | ALTV2 | ALTV1 | ALTV0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | | D.: | D'I M | Initial | D.044 | Para tallar | |-----|----------|---------|-------|--------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | CNFV1 | All 0 | R | These bits store Configuration Setting value when | | 6 | CNFV0 | | | they receive Set Configuration command. CNFV is updated when the SETC bit in IFR2 is set to 1. | | 5 | INTV1 | All 0 | R | These bits store Interface Setting value when they | | 4 | INTV0 | | | receive Set Interface command. INTV is updated when the SETI bit in IFR2 is set to 1. | | 3 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 2 | ALTV2 | 0 | R | These bits store Alternate Setting value when they | | 1 | ALTV1 | 0 | R | receive Set Interface command. ALTV2 to ALTV0 are updated when the SETI bit in IFR2 is set to 1. | | 0 | ALTV0 | 0 | R | | ## 16.3.24 Control Register (CTLR) This register sets functions for bits ASCE, PWMD, RSME, and, PWUPS. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|-------|------|------|------|---| | Bit Name | _ | _ | _ | RWUPS | RSME | PWMD | ASCE | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R/W | R/W | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R | Reserved | | 6 | _ | 0 | R | These bits are always read as 0. The write value | | 5 | _ | 0 | R | should always be 0. | | 4 | RWUPS | 0 | R | Remote Wakeup Status | | | | | | This status bit indicates remote wakeup command from USB host is enabled or disabled. | | | | | | This bit is set to 0 when remote wakeup command from UBM host is disabled by Device_Remote_Wakeup due to Set Feature or Clear Feature request. This bit is set to 1 when remote wakeup command is enabled. | | 3 | RSME | 0 | R/W | Resume Enable | | | | | | This bit releases the suspend state (or executes remote wakeup). When RSME is set to 1, resume request starts. If RSME is once set to 1, clear this bit to 0 again afterwards. In this case, the value 1 set to RSME must be kept for at least one clock period of 12-MHz clock. | | 2 | PWMD | 0 | R/W | Bus Power Mode | | | | | | This bit specifies the USB power mode. When PWMD is set to 0, the self-power mode is selected for this module. When set to 1, the bus-power mode is selected. | | 1 | ASCE | 0 | R/W | Automatic Stall Clear Enable | | | | | | Setting the ASCE bit to 1 automatically clears the stall setting bit (the EPxSTL ( $x = 1, 2, \text{ or } 3$ ) bit in EPSTLR0 or EPSTR1) of the end point that has returned the stall handshake to the host. The automatic stall clear enable is common to the all end points. Thus the individual control of the end point is not possible. | | | | | | When the ASCE bit is set to 0, the stall setting bit is not automatically cleared. This bit must be released by the users. To enable this bit, make sure that the ASCE bit should be set to 1 before the EPxSTL ( $x = 1$ , 2, or 3) bit in EPSTL is set to 1. | | 0 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | ### 16.3.25 Endpoint Information Register (EPIR) This register sets the information for each endpoint. Each endpoint needs five bytes to store the information. Writing data should be done in sequence starting at logical endpoint 0. Do not write data of more than 50 bytes (five bytes multiplied by ten endpoints) to this register. The information should be written to this register only once at a power-on reset and no data should be written after that. Description of writing data for one endpoint is shown below. Although this register consists of one register to which data is written sequentially for one address, the write data for the endpoint 0 is described as EPIR00 to EPIR05 (EPIR endpoint number in write order) to make the explanation understood easier. Write should start at EPIR00. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Bit Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Initial Value | Undefined | R/W | W | W | W | W | W | W | W | W | #### EPIR00 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------| | 7 to 4 | D7 to D4 | Undefined | W | Endpoint Number | | | | | | [Enable setting range] | | | | | | 0 to 3 | | 3, 2 | D3, D2 | Undefined | W | Endpoint Configuration Number | | | | | | [Enable setting range] | | | | | | 0 or 1 | | 1, 0 | D1, D0 | Undefined | W | Endpoint Interface Number | | | | | | [Enable setting range] | | | | | | 0 to 3 | ## • EPIR01 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------| | 7, 6 | D7, D6 | Undefined | W | Endpoint Alternate Number | | | | | | [Possible setting range] | | | | | | 0 or 1 | | 5, 4 | D5, D4 | Undefined | W | Endpoint Transmission | | | | | | [Possible setting range] | | | | | | 0: Control | | | | | | 1: Setting prohibited | | | | | | 2: Bulk | | | | | | 3: Interrupt | | 3 | D3 | Undefined | W | Endpoint Transmission Direction | | | | | | [Possible setting range] | | | | | | 0: Out | | | | | | 1: ln | | 2 to 0 | D2 to D0 | Undefined | W | Reserved | | | | | | [Possible setting range] | | | | | | Fixed to 0. | ## EPIR02 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------| | 7 to 1 | D7 to D1 | Undefined | W | Endpoint Maximum Packet Size | | | | | | [Possible setting range] | | | | | | 0 to 64 | | 0 | D0 | Undefined | W | Reserved | | | | | | [Possible setting range] | | | | | | Fixed to 0. | ## • EPIR03 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------| | 7 to 0 | D7 to D0 | Undefined | W | Reserved | | | | | | [Possible setting range] | | | | | | Fixed to 0. | ### EPIR04 | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------| | 7 to 0 | D7 to D0 | Undefined | W | Endpoint FIFO Number | | | | | | [Possible setting range] | | | | | | 0 to 3 | The endpoint number is the endpoint number the USB host uses. The endpoint FIFO number corresponds to the endpoint number described in this manual. Thus data transfer between the USB host and the endpoint FIFO can be enabled by putting the endpoint number and the endpoint FIFO number in one-to-one correspondence. Note that the setting value is subject to a limitation described below. Since each endpoint FIFO number is optimized by the exclusive software that corresponds to the transfer system, direction, and the maximum packet size, make sure to set the endpoint FIFO number to the data described in table 16.2. - 1. The endpoint FIFO number 1 cannot designate other than the maximum packed size of 8 bytes, control transfer method, and out transfer direction. - 2. The endpoint number 0 and the endpoint FIFO number must have one-on one relationship. - 3. The maximum packet size for the endpoint FIFO number 0 is 8 bytes only. - 4. The endpoint FIFO number 0 can specify only the maximum packet size and the data for the rest should be all 0. - 5. The maximum packet size for the endpoint FIFO numbers 1 and 2 is limited to 64 bytes. - 6. The maximum packet size for the endpoint FIFO numbers 3 is limited to 8 bytes. - 7. The maximum number of endpoint information setting is ten. - 8. Up to ten endpoint information setting should be made. - 9. Write 0 to the endpoints not in use. Table 16.2 shows the example of limitations for the maximum packet size, the transfer method, and the transfer direction. **Table 16.2** Example of Limitations for Setting Values | Endpoint FIFO Number | Maximum Packet Size | Transfer Method | Transfer Direction | |----------------------|---------------------|-----------------|--------------------| | 0 | 8 bytes | Control | _ | | 1 | 64 bytes | Bulk | Out | | 2 | 64 bytes | Bulk | In | | 3 | 8 bytes | Interrupt | In | Table 16.3 shows a specific example of setting. **Table 16.3 Example of Setting** | Endpoint<br>Number | Conf. | Int. | Alt. | Transfer<br>Method | Transfer<br>Direction | Maximum<br>Packet Size | Endpoint<br>FIFO Number | |--------------------|-------|------|------|--------------------|-----------------------|------------------------|-------------------------| | 0 | _ | _ | | Control | In/Out | 8 bytes | 0 | | 1 | 1 | 0 | 0 | Bulk | Out | 64 bytes | 1 | | 2 | 1 | 0 | 0 | Bulk | In | 64 bytes | 2 | | 3 | 1 | 0 | 0 | Interrupt | In | 8 bytes | 3 | | _ | 1 | 1 | 0 | _ | _ | _ | _ | | _ | 1 | 1 | 1 | _ | _ | _ | _ | | N | EPIR[N]0 | EPIR[N]1 | EPIR[N]2 | EPIR[N]3 | EPIR[N]4 | |---|----------|----------|----------|----------|----------| | 0 | 00 | 00 | 10 | 00 | 00 | | 1 | 14 | 20 | 80 | 00 | 01 | | 2 | 24 | 28 | 80 | 00 | 02 | | 3 | 34 | 38 | 10 | 00 | 03 | | 4 | 00 | 00 | 00 | 00 | 00 | | 5 | 00 | 00 | 00 | 00 | 00 | | 6 | 00 | 00 | 00 | 00 | 00 | | 7 | 00 | 00 | 00 | 00 | 00 | | 8 | 00 | 00 | 00 | 00 | 00 | | 9 | 00 | 00 | 00 | 00 | 00 | | Configuration | Interface | Alternate<br>Setting | Endpoint<br>Number | Endpoint<br>FIFO Number | Attribute | |---------------|-----------|----------------------|--------------------|-------------------------|-------------| | | | | 0 | o | Control | | 1 | 0 — | - o <del></del> | <u> </u> | <del></del> 1 | BulkOut | | | | <u> </u> | 2 | 2 | BulkIn | | | | | — з —— | — 3 | InterruptIn | ## 16.3.26 Transceiver Test Register 0 (TRNTREG0) TRNTREG0 controls the on-chip transceiver output signals. Setting the PTSTE bit to 1 specifies the transceiver output signals (USD+ and USD-) arbitrarily. Table 16.4 shows the relationship between TRNTREG0 setting and pin output. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|---|---|---|---------|-------|-------|--------| | Bit Name | PTSTE | _ | _ | _ | SUSPEND | txenl | txse0 | txdata | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/W | R | R | R | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Descriptio | n | | | | |--------|----------|------------------|-----|-----------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|--| | 7 | PTSTE | 0 | R/W | Pin Test Enable | | | | | | | | | | Enables the test control for the on-chip transceiver output pins (USD+ and USD-). | | | | | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | | | | | These bits are always read as 0. The write value should always be 0. | | | | | | 3 | SUSPEND | 0 | R/W | On-Chip Transceiver Output Signal Setting | | | | | | 2 | txenl | 0 | R/W | SUSPEND | : Sets the (SUSPEND) signal of the on-chip | | | | | 1 | txse0 | 0 | R/W | | transceiver. | | | | | 0 | txdata | 0 | R/W | txenl: | Sets the output enable (txenl) signal of the on-chip transceiver. | | | | | | | | | txse0: | Sets the Signal-ended 0 (txse0) signal of the on-chip transceiver. | | | | | | | | | txdata: | Sets the (txdata) signal of the on-chip transceiver. | | | | Table 16.4 Relationship between TRNTREG0 Setting and Pin Output | Pin Input | | Regis | ster Setting | | Pin Output | | | |-----------|-------|-------|--------------|--------|------------|------|--| | VBUS | PTSTE | txenl | txse0 | txdata | USD+ | USD- | | | 0 | Χ | Х | Х | Х | Hi-Z | Hi-Z | | | 1 | 0 | Х | Х | Х | _ | _ | | | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | | 1 | 1 | 0 | 1 | Х | 0 | 0 | | | 1 | 1 | 1 | Χ | Χ | Hi-Z | Hi-Z | | ## [Legend] X: Don't care. Cannot be controlled. Indicates state in normal operation according to the USB operation and port settings. ## 16.3.27 Transceiver Test Register 1 (TRNTREG1) TRNTREG1 is a test register that can monitor the on-chip transceiver input signal. Setting bits PTSTE and txenl in TRNTREG0 to 1 enables monitoring the on-chip transceiver input signal. Table 16.5 shows the relationship between pin input and TRNTREG1 monitoring value. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|-----------|------|------| | Bit Name | _ | _ | _ | _ | _ | xver_data | dpls | dmns | | Initial Value | 0 | 0 | 0 | 0 | 0 | * | * | * | | R/W | R | R | R | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Descripti | ion | | | | |--------|-----------|------------------|-----|-----------|-----------------------------------------------------------------|--|--|--| | 7 to 3 | _ | All 0 | R | Reserved | | | | | | | | | | These bit | s are always read as 0. The write value should e 0. | | | | | 2 | xver_data | * | R | On-Chip | On-Chip Transceiver Input Signal Monitor | | | | | 1 | dpls | * | R | xver_data | a: Monitors the differential input level | | | | | 0 | dmns | * | R | | (xver_data) signal of the on-chip transceiver. | | | | | | | | | dpls: | Monitors the USD+ (dpls) signal of the on-<br>chip transceiver. | | | | | | | | | dmns: | Monitors the USD- (dmns) signal of the on-<br>chip transceiver. | | | | Note: \* Determined by the state of pins, VBUS, USD+, and USD- Table 16.5 Relationship between Pin Input and TRNTREG1 Monitoring Value | Regist | ter Setting | | Pin Inp | ut | TRNTREG1 Monitoring Value | | | <del>)</del> | | | |--------|-------------|------|---------|------|---------------------------|------|------|------------------------------------|--|--| | PTSTE | SUSPEND | VBUS | USD+ | USD- | xver_data | dpls | dmns | Remarks | | | | 0 | Х | X | Х | Х | 0 | 0 | 0 | Cannot be monitored when PTSTE = 0 | | | | 1 | 0 | 1 | 0 | 0 | Х | 0 | 0 | Can be monitored | | | | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | when PTSTE = 1 | | | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | _ | | | | 1 | 0 | 1 | 1 | 1 | Χ | 1 | 1 | _ | | | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | <del>-</del> | | | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | _ | | | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | _ | | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | <del>-</del> | | | | 1 | Х | 0 | Х | Х | 0 | 1 | 1 | Can be monitored when VBUS = 0 | | | [Legend] X: Don't care. ## **16.4** Interrupt Sources This module has five interrupt signals. Table 16.6 shows the interrupt sources and their corresponding interrupt request signals. The USBINTN interrupt signals are activated at low level. The USBINTN interrupt requests can only be detected at low level (specified as level sensitive). **Table 16.6 Interrupt Sources** | Register | Bit | Transfer<br>Mode | Interrupt<br>Source | Description | Interrupt<br>Request<br>Signal | DTC<br>Activation | DMAC<br>Activation | |----------|-----|-----------------------------------|---------------------|-----------------------------------|--------------------------------|-------------------|--------------------| | IFR0 | 0 | Control<br>transfer<br>(EP0) | EP0i_TS* | EP0i transfer complete | USBINTN2 or<br>USBINTN3 | × | × | | | 1 | | EP0i_TR* | EP0i transfer request | USBINTN2 or<br>USBINTN3 | × | × | | | 2 | | EP0o_TS* | EP0o receive complete | USBINTN2 or<br>USBINTN3 | × | × | | | 3 | | SETUP_TS* | Setup command receive complete | USBINTN2 or<br>USBINTN3 | × | × | | | 4 | Bulk_in<br>transfer<br>(EP2) | EP2_EMPTY | EP2 FIFO empty | USBINTN2 or<br>USBINTN3 | × | USBINTN1 | | | 5 | _ | EP2_TR | EP2 transfer request | USBINTN2 or<br>USBINTN3 | × | × | | | 6 | Bulk_out<br>transfer<br>(EP1) | EP1_FULL | EP1 FIFO Full | USBINTN2 or<br>USBINTN3 | × | USBINTN0 | | | 7 | Status | BRST | Bus reset | USBINTN2 or<br>USBINTN3 | × | × | | IFR1 | 0 | Status | VBUSF | USB<br>disconnection<br>detection | USBINTN2 or<br>USBINTN3 | × | × | | | 1 | Interrupt_in<br>transfer<br>(EP3) | EP3_TS | EP3 transfer complete | USBINTN2 or<br>USBINTN3 | × | × | | | 2 | | EP3_TR | EP3 transfer request | USBINTN2 or<br>USBINTN3 | × | × | | | 3 | Status | VBUSMN | VBUS connection status | _ | × | × | | | 4 | _ | Reserved | _ | _ | _ | _ | | | 5 | _ | | | | | | | | 6 | <u> </u> | | | | | | | | 7 | | | | | | | | | | | | | • | | • | | Register | Bit | Transfer<br>Mode | Interrupt<br>Source | Description | Interrupt<br>Request<br>Signal | DTC<br>Activation | DMAC<br>Activation | |----------|--------|------------------|------------------------------------------|---------------------------------|-------------------------------------|-------------------|--------------------| | IFR2 | 0 | Status | SETI | Set_Interface command detection | USBINTN2 or<br>USBINTN3 | × | × | | | 1 | _ | SETC Set_Configuration command detection | | USBINTN2 or<br>USBINTN3 | × | × | | | 2 | _ | Reserved | _ | _ | _ | _ | | | 3 | Status | CFDN | Endpoint information load end | USBINTN2 or<br>USBINTN3 | × | × | | | 4 | _ | SURSF | Suspend/resume detection | USBINTN2,<br>USBINTN3, or<br>RESUME | × | × | | | 5 | _ | SURSS | Suspend/resume status | _ | × | × | | | 6<br>7 | _ | Reserved | _ | _ | _ | _ | Note: \* EP0 interrupts must be assigned to the same interrupt request signal. ### • USBINTN0 signal DMAC start interrupt signal only EP1. See section 16.8, DMA Transfer. ## • USBINTN1 signal DMAC start interrupt signal only EP1. See section 16.8, DMA Transfer. ## • USBINTN2 signal The USBINTN2 signal requests interrupt sources for which the corresponding bits in interrupt select registers 0 to 2 (ISR0 to ISR2) are cleared to 0. The USBINTN2 is driven low if a corresponding bit in the interrupt flag register is set to 1. ## • USBINTN3 signal The USBINTN3 signal requests interrupt sources for which the corresponding bits in interrupt select registers 0 to 2 (ISR0 to ISR2) are cleared to 0. The USBINTN3 is driven low if a corresponding bit in the interrupt flag register is set to 1. ## RESUME signal The RESUME signal is a resume interrupt signal for canceling software standby mode. The RESUME signal is driven low at the transition to the resume state for canceling software standby mode. ## 16.5 Operation ### 16.5.1 Cable Connection Figure 16.2 Cable Connection Operation The above flowchart shows the operation in the case of in section 16.9, Example of USB External Circuitry. In applications that do not require USB cable connection to be detected, processing by the USB bus connection interrupt is not necessary. Preparations should be made with the bus-reset interrupt. ### 16.5.2 Cable Disconnection Figure 16.3 Cable Disconnection Operation The above flowchart shows the operation in section 16.9, Example of USB External Circuitry. ### 16.5.3 Suspend and Resume Operations ### (1) Suspend Operation If the USB bus enters the suspend state from the non-suspend state, perform the operation as shown in figure 16.4. Figure 16.4 Suspend Operation ## (2) Resume Operation from Up-Stream If the USB bus enters the non-suspend state from the suspend state by resume signal output from up-stream, perform the operation as shown in figure 16.5. Figure 16.5 Resume Operation from Up-Stream ## (3) Transition from Suspend State to Software Standby Mode and Canceling Software Standby Mode If the USB bus enters from the suspend state to software standby mode, perform the operation as shown in figure 16.6. When canceling software standby mode, ensure enough time for the system clock oscillation to be settled. Figure 16.6 Flow of Transition to and Canceling Software Standby Mode Figure 16.7 Timing of Transition to and Canceling Software Standby Mode ### (4) Remote-Wakeup Operation If the USB bus enters the non-suspend (resume) state from the suspend state by the remote-wakeup signal output from this function, perform the operation as shown in figure 16.8. Figure 16.8 Remote-Wakeup ### 16.5.4 Control Transfer Control transfer consists of three stages: setup, data (not always included), and status (figure 16.9). The data stage comprises a number of bus transactions. Operation flowcharts for each stage are shown below. Figure 16.9 Transfer Stages in Control Transfer #### **(1) Setup Stage** and should be disabled. Figure 16.10 Setup Stage Operation ### (2) Data Stage (Control-In) Figure 16.11 Data Stage (Control-In) Operation The application first analyzes command data from the host in the setup stage, and determines the subsequent data stage direction. If the result of command data analysis is that the data stage is intransfer, one packet of data to be sent to the host is written to the FIFO. If there is more data to be sent, this data is written to the FIFO after the data written first has been sent to the host (EP0iTS bit in IFR0 = 1). The end of the data stage is identified when the host transmits an OUT token and the status stage is entered. Note: If the size of the data transmitted by the function is smaller than the data size requested by the host, the function indicates the end of the data stage by returning to the host a packet shorter than the maximum packet size. If the size of the data transmitted by the function is an integral multiple of the maximum packet size, the function indicates the end of the data stage by transmitting a zero-length packet. ### (3) Data Stage (Control-Out) Figure 16.12 Data Stage (Control-Out) Operation The application first analyzes command data from the host in the setup stage, and determines the subsequent data stage direction. If the result of command data analysis is that the data stage is outtransfer, the application waits for data from the host, and after data is received (EP0oTS bit in IFR0 = 1), reads data from the FIFO. Next, the application writes 1 to the EP0o read complete bit, empties the receive FIFO, and waits for reception of the next data. The end of the data stage is identified when the host transmits an IN token and the status stage is entered. ## (4) Status Stage (Control-In) Figure 16.13 Status Stage (Control-In) Operation The control-in status stage starts with an OUT token from the host. The application receives 0-byte data from the host, and ends control transfer. ### (5) Status Stage (Control-Out) Figure 16.14 Status Stage (Control-Out) Operation The control-out status stage starts with an IN token from the host. When an IN-token is received at the start of the status stage, there is not yet any data in the EP0i FIFO, and so an EP0i transfer request interrupt is generated. The application recognizes from this interrupt that the status stage has started. Next, in order to transmit 0-byte data to the host, 1 is written to the EP0i packet enable bit but no data is written to the EP0i FIFO. As a result, the next IN token causes 0-byte data to be transmitted to the host, and control transfer ends. After the application has finished all processing relating to the data stage, 1 should be written to the EP0i packet enable bit. ## 16.5.5 EP1 Bulk-Out Transfer (Dual FIFOs) Figure 16.15 EP1 Bulk-Out Transfer Operation EP1 has two 64-byte FIFOs, but the user can receive data and read receive data without being aware of this dual-FIFO configuration. When one FIFO is full after reception is completed, the EP1FULL bit in IFR0 is set. After the first receive operation into one of the FIFOs when both FIFOs are empty, the other FIFO is empty, and so the next packet can be received immediately. When both FIFOs are full, NACK is returned to the host automatically. When reading of the receive data is completed following data reception, 1 is written to the EP1RDFN bit in TRG. This operation empties the FIFO that has just been read, and makes it ready to receive the next packet. ## 16.5.6 EP2 Bulk-In Transfer (Dual FIFOs) Figure 16.16 EP2 Bulk-In Transfer Operation EP2 has two 64-byte FIFOs, but the user can transmit data and write transmit data without being aware of this dual-FIFO configuration. However, one data write is performed for one FIFO. For example, even if both FIFOs are empty, it is not possible to perform EP2PKTE at one time after consecutively writing 128 bytes of data. EP2PKTE must be performed for each 64-byte write. When performing bulk-in transfer, as there is no valid data in the FIFOs on reception of the first IN token, an EP2TR bit interrupt in IFR0 is requested. With this interrupt, 1 is written to the EP2EMPTY bit in IER0, and the EP2 FIFO empty interrupt is enabled. At first, both EP2 FIFOs are empty, and so an EP2 FIFO empty interrupt is generated immediately. The data to be transmitted is written to the data register using this interrupt. After the first transmit data write for one FIFO, the other FIFO is empty, and so the next transmit data can be written to the other FIFO immediately. When both FIFOs are full, EP2 EMPTY is cleared to 0. If at least one FIFO is empty, the EP2EMPTY bit in IFR0 is set to 1. When ACK is returned from the host after data transmission is completed, the FIFO used in the data transmission becomes empty. If the other FIFO contains valid transmit data at this time, transmission can be continued. When transmission of all data has been completed, write 0 to the EP2EMPTY bit in IER0 and disable interrupt requests. ### 16.5.7 EP3 Interrupt-In Transfer Figure 16.17 Operation of EP3 Interrupt-In Transfer # 16.6 Processing of USB Standard Commands and Class/Vendor Commands ### 16.6.1 Processing of Commands Transmitted by Control Transfer A command transmitted from the host by control transfer may require decoding and execution of command processing on the application side. Whether command decoding is required on the application side is indicated in table 16.7 below. **Table 16.7 Command Decoding on Application Side** | Decoding not Necessary on Application Side | Decoding Necessary on Application Side | |--------------------------------------------|----------------------------------------| | Clear Feature | Get Descriptor | | Get Configuration | Class/Vendor command | | Get Interface | Set Descriptor | | Get Status | Sync Frame | | Set Address | | | Set Configuration | | | Set Feature | | | Set Interface | | If decoding is not necessary on the application side, command decoding and data stage and status stage processing are performed automatically. No processing is necessary by the user. An interrupt is not generated in this case. If decoding is necessary on the application side, this module stores the command in the EP0s FIFO. After reception is completed successfully, the IFR0/SETUP TS flag is set and an interrupt request is generated. In the interrupt routine, eight bytes of data must be read from the EP0s data register (EPDR0s) and decoded by firmware. The necessary data stage and status stage processing should then be carried out according to the result of the decoding operation. ## 16.7 Stall Operations ### **16.7.1** Overview This section describes stall operations in this module. There are two cases in which the USB function module stall function is used: - When the application forcibly stalls an endpoint for some reason - When a stall is performed automatically within the USB function module due to a USB specification violation The USB function module has internal status bits that hold the status (stall or non-stall) of each endpoint. When a transaction is sent from the host, the module references these internal status bits and determines whether to return a stall to the host. These bits cannot be cleared by the application; they must be cleared with a Clear Feature command from the host. However, the internal status bit for EP0 is automatically cleared only when the setup command is received. ### 16.7.2 Forcible Stall by Application The application uses the EPSTL register to issue a stall request for the USB function module. When the application wishes to stall a specific endpoint, it sets the corresponding bit in EPSTL (1-1 in figure 16.18). The internal status bits are not changed at this time. When a transaction is sent from the host for the endpoint for which the EPSTL bit was set, the USB function module references the internal status bit, and if this is not set, references the corresponding bit in EPSTL (1-2 in figure 16.18). If the corresponding bit in EPSTL is set, the USB function module sets the internal status bit and returns a stall handshake to the host (1-3 in figure 16.18). If the corresponding bit in EPSTL is not set, the internal status bit is not changed and the transaction is accepted. Once an internal status bit is set, it remains set until cleared by a Clear Feature command from the host, without regard to the EPSTL register. Even after a bit is cleared by the Clear Feature command (3-1 in figure 16.18), the USB function module continues to return a stall handshake while the bit in EPSTL is set, since the internal status bit is set each time a transaction is executed for the corresponding endpoint (1-2 in figure 16.18). To clear a stall, therefore, it is necessary for the corresponding bit in EPSTL to be cleared by the application, and also for the internal status bit to be cleared with a Clear Feature command (2-1, 2-2, and 2-3 in figure 16.18). Figure 16.18 Forcible Stall by Application ### 16.7.3 Automatic Stall by USB Function Module When a stall setting is made with the Set Feature command, or in the event of a USB specification violation, the USB function module automatically sets the internal status bit for the relevant endpoint without regard to the EPSTL register, and returns a stall handshake (1-1 in figure 16.19). Once an internal status bit is set, it remains set until cleared by a Clear Feature command from the host, without regard to the EPSTL register. After a bit is cleared by the Clear Feature command, EPSTL is referenced (3-1 in figure 16.19). The USB function module continues to return a stall handshake while the internal status bit is set, since the internal status bit is set even if a transaction is executed for the corresponding endpoint (2-1 and 2-2 in figure 16.19). To clear a stall, therefore, the internal status bit must be cleared with a Clear Feature command (3-1 in figure 16.19). If set by the application, EPSTL should also be cleared (2-1 in figure 16.19). Figure 16.19 Automatic Stall by USB Function Module ### 16.8 DMA Transfer ### **16.8.1** Overview DMA transfer can be performed for endpoints 1 and 2 in this module. Note that word or longword data cannot be transferred. When endpoint 1 holds at least one byte of valid receive data, a DMA request for endpoint 1 is generated. When endpoint 2 holds no valid data, a DMA request for endpoint 2 is generated. If the DMA transfer is enabled by setting the EP1DMAE bit in the DMA transfer setting register to 1, zero-length data reception at endpoint 1 is ignored. When the DMA transfer is enabled, the RDFN bit for EP1 and PKTE bit for EP2 do not need to be set to 1 in TRG (note that the PKTE bit must be set to 1 when the transfer data is less than the maximum number of bytes). When all the data received at EP1 is read, the FIFO automatically enters the EMPTY state. When the maximum number of bytes (64 bytes) are written to the EP2 FIFO, the FIFO automatically enters the FULL state, and the data in the FIFO can be transmitted (see figures 16.20 and 16.21). ### 16.8.2 DMA Transfer for Endpoint 1 When the data received at EP1 is transferred by the DMAC, the USB function module automatically performs the same processing as writing 1 to the RDFN bit in TRG if the currently selected FIFO becomes empty. Accordingly, in DMA transfer, do not write 1 to the RDFN bit in TRG. If the user writes 1 to the RDFN bit in DMA transfer, correct operation cannot be guaranteed. Figure 16.20 shows an example of receiving 150 bytes of data from the host. In this case, internal processing which is the same as writing 1 to the RDFN bit in TRG is automatically performed three times. This internal processing is performed when the currently selected data FIFO becomes empty. Accordingly, this processing is automatically performed both when 64-byte data is sent and when data less than 64 bytes is sent. Figure 16.20 RDFN Bit Operation for EP1 ### 16.8.3 DMA Transfer for Endpoint 2 When the transmit data at EP2 is transferred by the DMAC, the USB function module automatically performs the same processing as writing 1 to the PKTE bit in TRG if the currently selected FIFO (64 bytes) becomes full. Accordingly, to transfer data of a multiple of 64 bytes, the user need not write 1 to the PKTE bit. To transfer data of less than 64 bytes, the user must write 1 to the PKTE bit using the DMA transfer end interrupt of the on-chip DMAC. If the user writes 1 to the PKTE bit when the maximum number of bytes (64 bytes) are transferred, correct operation cannot be guaranteed. Figure 16.21 shows an example for transmitting 150 bytes of data to the host. In this case, internal processing which is the same as writing 1 to the PKTE bit in TRG is automatically performed twice. This internal processing is performed when the currently selected data FIFO becomes full. Accordingly, this processing is automatically performed only when 64-byte data is sent. When the last 22 bytes are sent, the internal processing for writing 1 to the PKTE bit is not performed, and the user must write 1 to the PKTE bit by software. In this case, the application has no more data to transfer but the USB function module continues to output DMA requests for EP2 as long as the FIFO has an empty space. When all data has been transferred, write 0 to the EP2DMAE bit in DMAR to cancel DMA requests for EP2. Figure 16.21 PKTE Bit Operation for EP2 ### 16.9 Example of USB External Circuitry #### USB Transceiver This module supports the on-chip transceiver only, not the external transceiver. #### 2. D+ Pull-Up Control The general output port (PM4) is used for D+ pull-up control pin. The PM4 pin is driven high by the PULLUP E bit of DMA when the USB cable VBUS is connected. Thus, USB host/hub connection notification (D+ pill-up) is enabled. #### 3. Detection of USB Cable Connection/Disconnection As USB states, etc., are managed by hardware in this module, a VBUS signal that recognizes connection/disconnection is necessary. The power supply signal (VBUS) in the USB cable is used for this purpose. However, if the cable is connected to the USB host/hub when the function (system installing this LSI) power is off, a voltage (5 V) will be applied from the USB host/hub. Therefore, an IC (such as an HD74LV1G08A or 2G08A) that allows voltage application when the system power is off should be connected externally. Figure 16.22 Example of Circuitry in Bus Power Mode Figure 16.23 Example of Circuitry in Self Power Mode ### 16.10 Usage Notes #### 16.10.1 Receiving Setup Data Note the following for EPDR0s that receives 8-byte setup data: - As a latest setup command must be received in high priority, the write from the USB bus takes priority over the read from the CPU. If the next setup command reception is started while the CPU is reading data after the data is received, the read from the CPU is forcibly terminated. Therefore, the data read after reception is started becomes invalid. - 2. EPDR0s must always be read in 8-byte units. If the read is terminated at a midpoint, the data received at the next setup cannot be read correctly. #### 16.10.2 Clearing the FIFO If a USB cable is disconnected during data transfer, the data being received or transmitted may remain in the FIFO. When disconnecting a USB cable, clear the FIFO. While a FIFO is transferring data, it must not be cleared. ### 16.10.3 Overreading and Overwriting the Data Registers Note the following when reading or writing to a data register of this module. ### (1) Receive data registers The receive data registers must not be read exceeding the valid amount of receive data, that is, the number of bytes indicated by the receive data size register. Even for EPDR1 which has double FIFO buffers, the maximum data to be read at one time is 64 bytes. After the data is read from the current valid FIFO buffer, be sure to write 1 to EP1RDFN in TRG, which switches the valid buffer, updates the receive data size to the new number of bytes, and enables the next data to be received. ### (2) Transmit data registers The transmit data registers must not be written to exceeding the maximum packet size. Even for EPDR2 which has double FIFO buffers, write data within the maximum packet size at one time. After the data is written, write 1 to PKTE in TRG to switch the valid buffer and enable the next data to be written. Data must not be continuously written to the two FIFO buffers. #### 16.10.4 Assigning Interrupt Sources to EP0 The EP0-related interrupt sources indicated by the interrupt source bits (bits 0 to 3) in IFR0 must be assigned to the same interrupt signal with ISR0. The other interrupt sources have no limitations. #### 16.10.5 Clearing the FIFO When DMA Transfer is Enabled The endpoint 1 data register (EPDR1) cannot be cleared when DMA transfer for endpoint 1 is enabled (EP1 DMAE in DMAR = 1). Cancel DMA transfer before clearing the register. #### 16.10.6 Notes on TR Interrupt Note the following when using the transfer request interrupt (TR interrupt) for IN transfer to EP0i, EP2, or EP3. The TR interrupt flag is set if the FIFO for the target EP has no data when the IN token is sent from the USB host. However, at the timing shown in figure 16.24, multiple TR interrupts occur successively. Take appropriate measures against malfunction in such a case. Note: This module determines whether to return NAKC if the FIFO of the target EP has no data when receiving the IN token, but the TR interrupt flag is set after a NAKC handshake is sent. If the next IN token is sent before PKTE of TRG is written to, the TR interrupt flag is set again. Figure 16.24 TR Interrupt Flag Set Timing ### 16.10.7 Restrictions on Peripheral Module Clock (Ph) Operating Frequency Specify the peripheral module clock ( $P\phi$ ) for the USB at 14 MHz or more. To set the USB dedicated clock (cku) at 48 MHz, specify the peripheral module clock ( $P\phi$ ) as shown in table 16.8. Operation cannot be guaranteed if any frequency other than in the following table is specified. Table 16.8 Selection of Peripheral Clock (P\phi) when USB is Connected | MD_CLK | EXTAL Input Clock<br>Frequency | USB Dedicated Clock<br>(cku: 48 MHz) | Рф | |--------|--------------------------------|--------------------------------------|--------------------| | 0 | 12 MHz | EXTAL × 4 | EXTAL × 2 (24 MHz) | | 1 | 16 MHz | EXTAL × 3 | EXTAL × 1 (16 MHz) | | | | | EXTAL × 2 (32 MHz) | # Section 17 I<sup>2</sup>C Bus Interface 2 (IIC2) This LSI has a two-channel I<sup>2</sup>C bus interface. The I<sup>2</sup>C bus interface conforms to and provides a subset of the Philips I<sup>2</sup>C bus (inter-IC bus) interface functions. The register configuration that controls the I<sup>2</sup>C bus differs partly from the Philips configuration, however. Figure 17.1 shows the block diagram of the I<sup>2</sup>C bus interface 2. Figure 17.2 shows an example of I/O pin connections to external circuits. #### 17.1 Features - Continuous transmission/reception Since the shift register, transmit data register, and receive data register are independent from each other, the continuous transmission/reception can be performed. - Start and stop conditions generated automatically in master mode - Selection of acknowledge output levels when receiving - Automatic loading of acknowledge bit when transmitting - Bit synchronization/wait function - In master mode, the state of SCL is monitored per bit, and the timing is synchronized automatically. If transmission or reception is not yet possible, drive the SCL signal low until preparations are completed - Six interrupt sources - Transmit-data-empty (including slave-address match), transmit-end, receive-data-full (including slave-address match), arbitration lost, NACK detection, and stop condition detection - Direct bus drive - Two pins, the SCL and SDA pins function as NMOS open-drain outputs. Figure 17.1 Block Diagram of I<sup>2</sup>C Bus Interface 2 Figure 17.2 Connections to the External Circuit by the I/O Pins # 17.2 Input/Output Pins Table 17.1 shows the pin configuration of the I<sup>2</sup>C bus interface 2. Table 17.1 Pin Configuration of the I<sup>2</sup>C Bus Interface 2 | Channel | Abbreviation | I/O | Function | |---------|--------------|-----|--------------------------------| | 0 | SCL0 | I/O | Channel 0 serial clock I/O pin | | | SDA0 | I/O | Channel 0 serial data I/O pin | | 1 | SCL1 | I/O | Channel 1 serial clock I/O pin | | | SDA1 | I/O | Channel 1 serial data I/O pin | Note: The pin symbols are represented as SCL and SDA; channel numbers are omitted in this manual. # 17.3 Register Descriptions The I<sup>2</sup>C bus interface 2 has the following registers. #### Channel 0: - I<sup>2</sup>C bus control register A 0 (ICCRA 0) - I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) - I<sup>2</sup>C bus mode register\_0 (ICMR\_0) - I<sup>2</sup>C bus interrupt enable register\_0 (ICIER\_0) - I<sup>2</sup>C bus status register\_0 (ICSR\_0) - Slave address register\_0 (SAR\_0) - I<sup>2</sup>C bus transmit data register 0 (ICDRT 0) - I<sup>2</sup>C bus receive data register\_0 (ICDRR\_0) - I<sup>2</sup>C bus shift register 0 (ICDRS 0) #### Channel 1: - I<sup>2</sup>C bus control register A\_1 (ICCRA\_1) - I<sup>2</sup>C bus control register B\_1 (ICCRB\_1) - I<sup>2</sup>C bus mode register\_1 (ICMR\_1) - I<sup>2</sup>C bus interrupt enable register\_1 (ICIER\_1) - I<sup>2</sup>C bus status register\_1 (ICSR\_1) - Slave address register\_1 (SAR\_1) - I<sup>2</sup>C bus transmit data register\_1 (ICDRT\_1) - I<sup>2</sup>C bus receive data register\_1 (ICDRR\_1) - I<sup>2</sup>C bus shift register\_1 (ICDRS\_1) # 17.3.1 I<sup>2</sup>C Bus Control Register A (ICCRA) ICCRA enables or disables I<sup>2</sup>C bus interface, controls transmission or reception, and selects master or slave mode, transmission or reception, and transfer clock frequency in master mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|-----|-----|------|------|------|------| | Bit Name | ICE | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ICE | 0 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | 0: This module is halted | | | | | | 1: This bit is enabled for transfer operations (SCL and SDA pins are bus drive state) | | 6 | RCVD | 0 | R/W | Reception Disable | | | | | | This bit enables or disables the next operation when TRS is 0 and ICDRR is read. | | | | | | 0: Enables next reception | | | | | | 1: Disables next reception | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | Transmit/Receive Select | | | | | | When arbitration is lost in master mode, MST and TRS are both reset by hardware, causing a transition to slave receive mode. Modification of the TRS bit should be made between transfer frames. | | | | | | Operating modes are described below according to MST and TRS combination. | | | | | | 00: Slave receive mode | | | | | | 01: Slave transmit mode | | | | | | 10: Master receive mode | | | | | | 11: Master transmit mode | | 3 | CKS3 | 0 | R/W | Transfer Clock Select 3 to 0 | | 2 | CKS2 | 0 | R/W | These bits are valid only in master mode. Make | | 1 | CKS1 | 0 | R/W | setting according to the required transfer rate. For details on the transfer rate, see table 17.2. | | 0 | CKS0 | 0 | R/W | dotallo on the transfer rate, see table 17.2. | **Table 17.2** Transfer Rate | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Transfer Ra | ate | | |-------|-------|-------|-------|--------|---------------|----------------|----------------|----------------|----------------| | CKS3 | CKS2 | CKS1 | CKS0 | Clock | Pφ =<br>8 MHz | Pφ =<br>10 MHz | Pφ =<br>20 MHz | Pφ =<br>25 MHz | Pφ =<br>33 MHz | | 0 | 0 | 0 | 0 | Рф/28 | 286 kHz | 357 kHz | 714 kHz | 893 kHz | 1179 kHz | | | | | 1 | Рф/40 | 200 kHz | 250 kHz | 500 kHz | 625 kHz | 825 kHz | | | | 1 | 0 | Рф/48 | 167 kHz | 208 kHz | 417 kHz | 521 kHz | 688 kHz | | | | | 1 | Рф/64 | 125 kHz | 156 kHz | 313 kHz | 391 kHz | 516 kHz | | | 1 | 0 | 0 | Pφ/168 | 47.6 kHz | 59.5 kHz | 119 kHz | 149 kHz | 196 kHz | | | | | 1 | Рф/100 | 80.0 kHz | 100 kHz | 200 kHz | 250 kHz | 330 kHz | | | | 1 | 0 | Ρφ/112 | 71.4 kHz | 89.3 kHz | 179 kHz | 223 kHz | 295 kHz | | | | | 1 | Pφ/128 | 62.5 kHz | 78.1 kHz | 156 kHz | 195 kHz | 258 kHz | | 1 | 0 | 0 | 0 | Рф/56 | 143 kHz | 179 kHz | 357 kHz | 446 kHz | 589 kHz | | | | | 1 | Рф/80 | 100 kHz | 125 kHz | 250 kHz | 313 kHz | 413 kHz | | | | 1 | 0 | Рф/96 | 83.3 kHz | 104 kHz | 208 kHz | 260 kHz | 344 kHz | | | | | 1 | Pφ/128 | 62.5 kHz | 78.1 kHz | 156 kHz | 195 kHz | 258 kHz | | | 1 | 0 | 0 | Рф/336 | 23.8 kHz | 29.8 kHz | 59.5 kHz | 74.4 kHz | 98.2 kHz | | | | | 1 | Рф/200 | 40.0 kHz | 50.0 kHz | 100 kHz | 125 kHz | 165 kHz | | | | 1 | 0 | Рф/224 | 35.7 kHz | 44.6 kHz | 89.3 kHz | 112 kHz | 147 kHz | | | | | 1 | Pφ/256 | 31.3 kHz | 39.1 kHz | 78.1 kHz | 97.7 kHz | 129 kHz | # 17.3.2 I<sup>2</sup>C Bus Control Register B (ICCRB) ICCRB issues start/stop condition, manipulates the SDA pin, monitors the SCL pin, and controls reset in the $I^2C$ control module. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|-----|------|---|------|---|--------|---| | Bit Name | BBSY | SCP | SDAO | _ | SCLO | _ | IICRST | _ | | | | | | | | | | | | Initial Value | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | Dia. | Dit Name | Initial<br>Value | DAM | Description | |------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | | R/W | Description | | 7 | BBSY | 0 | R/W | Bus Busy | | | | | | This bit indicates whether the I²C bus is occupied or released and to issue start and stop conditions in master mode. This bit is set to 1 when the SDA level changes from high to low under the condition of SCL = high, assuming that the start condition has been issued. This bit is cleared to 0 when the SDA level changes from low to high under the condition of SDA = high, assuming that the stop condition has been issued. Follow this procedure also when re-transmitting a start condition. To issue a start or stop condition, use the MOV instruction. | | 6 | SCP | 1 | R/W | Start/Stop Condition Issue | | | | | | This bit controls the issuance of start or stop condition in master mode. | | | | | | To issue a start condition, write 1 to BBSY and 0 to SCP. A re-transmit start condition is issued in the same way. To issue a stop condition, write 0 to BBSY and 0 to SCP. This bit is always read as 1. If 1 is written, the data is not stored. | | 5 | SDAO | 1 | R | This bit monitors the output level of SDA. | | | | | | 0: When reading, the SDA pin outputs a low level | | | | | | 1: When reading the SDA pin outputs a high level | | 4 | _ | 1 | R/W | Reserved | | | | | | The write value should always be 1. | | 3 | SCLO | 1 | R | This bit monitors the SCL output level. | | | | | | When reading and SCLO is 1, the SCL pin outputs a high level. When reading and SCLO is 0, the SCL pin outputs a low level. | | 2 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 0. | | 1 | IICRST | 0 | R/W | IIC Control Module Reset | | | | | | This bit reset the IIC control module except the I <sup>2</sup> C registers. If hang-up occurs because of communication failure during I <sup>2</sup> C operation, by setting this bit to 1, the | | 0 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1. | # 17.3.3 I<sup>2</sup>C Bus Mode Register (ICMR) ICMR selects MSB first or LSB first, controls the master mode wait and selects the number of transfer bits. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|---|---|------|-----|-----|-----| | Bit Name | _ | WAIT | _ | _ | BCWP | BC2 | BC1 | BC0 | | Initial Value | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | R/W | R/W | R/W | _ | _ | R/W | R/W | R/W | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R/W | Reserved | | | | | | The write value should always be 0. | | 6 | WAIT | 0 | R/W | Wait Insertion | | | | | | This bit selects whether to insert a wait after data transfer except for the acknowledge bit. When this bit is set to 1, after the falling of the clock for the last data bit, the low period is extended for two transfer clocks. When this bit is cleared to 0, data and the acknowledge bit are transferred consecutively with no waits inserted. The setting of this bit is invalid in slave mode. | | 5 | _ | 1 | _ | Reserved | | 4 | _ | 1 | — | These bits are always read as 1. | | 3 | BCWP | 1 | R/W | BC Write Protect | | | | | | This bit controls the modification of the BC2 to BC0 bits. When modifying, this bit should be cleared to 0 and the MOV instruction should be used. | | | | | | 0: When writing, the values of BC2 to BC0 are set | | | | | | 1: When reading, 1 is always read | | | | | | When writing, the settings of BC2 to BC0 are invalid. | | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 2 | BC2 | 0 | R/W | Bit Counter 2 to 0 | | 1 | BC1 | 0 | R/W | These bits specify the number of bits to be transferred | | 0 | BCO | 0 | R/W | next. The settings of these bits should be made during intervals between transfer frames. When setting these bits to a value other than 000, the setting should be made while the SCL line is low. The value return to 000 at the end of a data transfer including the acknowledge bit. 000: 9 001: 2 010: 3 011: 4 100: 5 101: 6 110: 7 | | | | | | 111: 8 | | | | | | I <sup>2</sup> C control module can be reset without setting the ports and initializing the registers. | # 17.3.4 I<sup>2</sup>C Bus Interrupt Enable Register (ICIER) ICIER enables or disables interrupt sources and the acknowledge bits, sets the acknowledge bits to be transferred, and confirms the acknowledge bit to be received. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|------|-----|-------|------|------|-------|-------| | Bit Name | TIE | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When the TDRE bit in ICSR is set to 1, this bit enables or disables the transmit data empty interrupt (TXI) request. | | | | | | Transmit data empty interrupt (TXI) request is disabled | | | | | | Transmit data empty interrupt (TXI) request is enabled | | 6 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | This bit enables or disables the transmit end interrupt (TEI) request at the rising of the ninth clock while the TDRE bit in ICSR is set to 1. The TEI request can be canceled by clearing the TEND bit or the TEIE bit to 0. | | | | | | 0: Transmit end interrupt (TEI) request is disabled | | | | | | 1: Transmit end interrupt (TEI) request is enabled | | 5 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | This bit enables or disables the receive full interrupt (RXI) request when receive data is transferred from ICDRS to ICDRR and the RDRF bit in ICSR is set to 1. The RXI request can be canceled by clearing the RDRF or RIE bit to 0. | | | | | | 0: Receive data full interrupt (RXI) request is disabled | | | | | | 1: Receive data full interrupt (RXI) request is enabled | | 4 | NAKIE | 0 | R/W | NACK Receive Interrupt Enable | | | | | | This bit enables or disables the NACK receive interrupt (NAKI) request when the NACKF and AL bits in ICSR are set to 1. The NAKI request can be canceled by clearing the NACKF or AL bit, or the NAKIE bit to 0. | | | | | | 0: NACK receive interrupt (NAKI) request is disabled | | | | | | 1: NACK receive interrupt (NAKI) request is enabled | | | | Initial | | | |-----|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 3 | STIE | 0 | R/W | Stop Condition Detection Interrupt Enable | | | | | | 0: Stop condition detection interrupt (STPI) request is disabled | | | | | | Stop condition detection interrupt (STPI) request is enabled | | 2 | ACKE | 0 | R/W | Acknowledge Bit Decision Select | | | | | | The value of the acknowledge bit is ignored and continuous transfer is performed | | | | | | 1: If the acknowledge bit is 1, continuous transfer is suspended | | 1 | ACKBR | 0 | R | Receive Acknowledge | | | | | | In transmit mode, this bit stores the acknowledge data that are returned by the receive device. This bit cannot be modified. | | | | | | 0: Receive acknowledge = 0 | | | | | | 1: Receive acknowledge = 1 | | 0 | ACKBT | 0 | R/W | Transmit Acknowledge | | | | | | In receive mode, this bit specifies the bit to be sent at the acknowledge timing. | | | | | | 0: 0 is sent at the acknowledge timing | | | | | | 1: 1 is sent at the acknowledge timing | # 17.3.5 I<sup>2</sup>C Bus Status Register (ICSR) ICSR confirms the interrupt request flags and status. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|-------|------|-----|-----|-----| | Bit Name | TDRE | TEND | RDRF | NACKF | STOP | AL | AAS | ADZ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDRE | 0 | R/W | Transmit Data Register Empty | | | | | | [Setting condition] | | | | | | <ul> <li>When data is transferred from ICDRT to ICDRS<br/>and ICDRT becomes empty</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to this bit after reading TDRE = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | When data is written to ICDRT | | 6 | TEND | 0 | R/W | Transmit End | | | | | | [Setting condition] | | | | | | <ul> <li>When the ninth clock of SCL rises while the TDRE<br/>flag is 1</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to this bit after reading TEND = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | When data is written to ICDRT | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RDRF | 0 | R/W | Receive Data Register Full | | | | | | [Setting condition] | | | | | | <ul> <li>When receive data is transferred from ICDRS to ICDRR</li> </ul> | | | | | | [Clearing conditions] | | | | | | • When 0 is written to this bit after reading RDRF = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | | | | | When data is read from ICDRR | | 4 | NACKF | 0 | R/W | No Acknowledge Detection Flag | | | | | | [Setting condition] | | | | | | <ul> <li>When no acknowledge is detected from the receive<br/>device in transmission while the ACKE bit in ICIER<br/>is set to 1</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to this bit after reading NACKF =<br/>1</li> </ul> | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 3 | STOP | 0 | R/W | Stop Condition Detection Flag | | | | | | [Setting condition] | | | | | | <ul> <li>When a stop condition is detected after frame transfer</li> </ul> | | | | | | [Clearing condition] | | | | | | • When 0 is written to this bit after reading STOP = 1 | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 2 AL 0 | | Description | |---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - AL V | R/W | Arbitration Lost Flag | | | | This flag indicates that arbitration was lost in master mode. | | | | When two or more master devices attempt to seize the bus at nearly the same time, the I <sup>2</sup> C bus monitors SDA, and if the I <sup>2</sup> C bus interface detects data differing from the data it sent, it sets AL to 1 to indicate that the bus has been taken by another master. | | | | [Setting conditions] | | | | <ul> <li>When the internal SDA and the SDA pin level<br/>disagree at the rising of SCL in master transmit<br/>mode</li> </ul> | | | | <ul> <li>When the SDA pin outputs a high level in master<br/>mode while a start condition is detected</li> </ul> | | | | [Clearing condition] | | | | <ul> <li>When 0 is written to this bit after reading AL = 1</li> </ul> | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | 1 AAS 0 | R/W | Slave Address Recognition Flag | | | | In slave receive mode, this flag is set to 1 when the first frame following a start condition matches bits SVA6 to SVA0 in SAR. | | | | [Setting conditions] | | | | <ul> <li>When the slave address is detected in slave receive mode</li> </ul> | | | | <ul> <li>When the general call address is detected in slave receive mode</li> </ul> | | | | [Clearing condition] | | | | <ul> <li>When 0 is written to this bit after reading AAS = 1</li> </ul> | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ADZ | 0 | R/W | General Call Address Recognition Flag | | | | | | This bit is valid in slave receive mode. | | | | | | [Setting condition] | | | | | | When the general call address is detected in slave receive mode | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to this bit after reading ADZ = 1</li> </ul> | | | | | | (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) | ### 17.3.6 Slave Address Register (SAR) SAR is sets the slave address. In slave mode, if the upper 7 bits of SAR match the upper 7 bits of the first frame received after a start condition, the LSI operates as the slave device. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|-----| | Bit Name | SVA6 | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | |--------|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 1 | SVA6 to | 0 | R/W | Slave Address 6 to 0 | | | SVA0 | | | These bits set a unique address differing from the addresses of other slave devices connected to the I <sup>2</sup> C bus. | | 0 | _ | 0 | R/W | Reserved | | | | | | Although this bit is readable/writable, only 0 should be written to. | #### 17.3.7 I<sup>2</sup>C Bus Transmit Data Register (ICDRT) ICDRT is an 8-bit readable/writable register that stores the transmit data. When ICDRT detects a space in the I<sup>2</sup>C bus shift register, it transfers the transmit data which has been written to ICDRT to ICDRS and starts transmitting data. If the next data is written to ICDRT during transmitting data to ICDRS, continuous transmission is possible. ### 17.3.8 I<sup>2</sup>C Bus Receive Data Register (ICDRR) ICDRR is an 8-bit read-only register that stores the receive data. When one byte of data has been received, ICDRR transfers the receive data from ICDRS to ICDRR and the next data can be received. ICDRR is a receive-only register; therefore, this register cannot be written to by the CPU. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R | ### 17.3.9 I<sup>2</sup>C Bus Shift Register (ICDRS) ICDRS is an 8-bit write-only register that is used to transmit/receive data. In transmission, data is transferred from ICDRT to ICDRS and the data is sent from the SDA pin. In reception, data is transferred from ICDRS to ICDRR after one by of data is received. This register cannot be read from the CPU. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | W | W | W | W | W | W | W | W | ### 17.4 Operation #### 17.4.1 I<sup>2</sup>C Bus Format Figure 17.3 shows the I<sup>2</sup>C bus formats. Figure 17.4 shows the I<sup>2</sup>C bus timing. The first frame following a start condition always consists of 8 bits. Figure 17.3 I<sup>2</sup>C Bus Formats Figure 17.4 I<sup>2</sup>C Bus Timing ### [Legend] S: Start condition. The master device drives SDA from high to low while SCL is high. SLA: Slave address $R/\overline{W}$ : Indicates the direction of data transfer; from the slave device to the master device when $R/\overline{W}$ is 1, or from the master device to the slave device when $R/\overline{W}$ is 0. A: Acknowledge. The receive device drives SDA low. DATA: Transferred data P: Stop condition. The master device drives SDA from low to high while SCL is high. ### 17.4.2 Master Transmit Operation In I<sup>2</sup>C bus format master transmit mode, the master device outputs the transmit clock and transmit data, and the slave device return an acknowledge signal. Figures 17.5 and 17.6 show the operating timings in master transmit mode. The transmission procedure and operations in master transmit mode are described below. - 1. Set the ICR bit in the corresponding register to 1. Set the ICE bit in ICCRA to 1. Set the WAIT bit in ICMR and the CKS3 to CKS0 bits in ICCRA to 1. (initial setting) - 2. Read the BSSY flag in ICCRB to confirm that the bus is free. Set the MST and TRS bits in ICCRA to select master transmit mode. Then, write 1 to BBSY and 0 to SCP using the MOV instruction. (The start condition is issued.) This generates the start condition. - 3. After confirming that TDRE in ICSR has been set, write the transmit data (the first byte shows the slave address and R/W) to ICDRT. After this, when TDRE is automatically cleared to 0, data is transferred from ICDRT to ICDRS. TDRE is set again. - 4. When transmission of one byte data is completed while TDRE is 1, TEND in ICSR is set to 1 at the rising of the ninth transmit clock pulse. Read the ACKBR bit in ICIER to confirm that the slave device has been selected. Then, write the second byte data to ICDRT. When ACKBR is 1, the slave device has not been acknowledged, so issue a stop condition. To issue the stop condition, write 0 to BBSY and SCP using the MOV instruction. SCL is fixed to a low level until the transmit data is prepared or the stop condition is issued. - 5. The transmit data after the second byte is written to ICDRT every time TDRE is set. - 6. Write the number of bytes to be transmitted to ICDRT. Wait until TEND is set (the end of last byte data transmission) while TDRE is 1, or wait for NACK (NACKF in ICSR is 1) from the receive device while CKE in ICIER is 1. Then, issue the stop condition to clear TEND or NACKF. - 7. When the STOP bit in ICSR is set to 1, the operation returns to the slave receive mode. Figure 17.5 Master Transmit Mode Operation Timing 1 Figure 17.6 Master Transmit Mode Operation Timing 2 #### 17.4.3 Master Receive Operation In master receive mode, the master device outputs the receive clock, receives data from the slave device, and returns an acknowledge signal. Figures 17.7 and 17.8 show the operation timings in master receive mode. The reception procedure and operations in master receive mode are shown below. - 1. Clear the TEND bit in ICSR to 0, then clear the TRS bit in ICCRA to 0 to switch from master transmit mode to master receive mode. Then, clear the TDRE bit to 0. - 2. When ICDDR is read (dummy read), reception is started, the receive clock pulse is output, and data is received, in synchronization with the internal clock. The master mode outputs the level specified by the ACKBT in ICIER to SDA, at the ninth receive clock pulse. - 3. After the reception of the first frame data is completed, the RDRF bit in ICSR is set to 1 at the rising of the ninth receive clock pulse. At this time, the received data is read by reading ICDRR. At the same time, RDRF is cleared. - 4. The continuous reception is performed by reading ICDRR and clearing RDRF to 0 every time RDRF is set. If the eighth receive clock pulse falls after reading ICDRR by other processing while RDRF is 1, SCL is fixed to a low level until ICDRR is read. - 5. If the next frame is the last receive data, set the RCVD bit in ICCR1 before reading ICDRR. This enables the issuance of the stop condition after the next reception. - 6. When the RDRF bit is set to 1 at the rising of the ninth receive clock pulse, the stop condition is issued. - 7. When the STOP bit in ICSR is set to 1, read ICDRR and clear RCVD to 0. - 8. The operation returns to the slave receive mode. Figure 17.7 Master Receive Mode Operation Timing 1 Figure 17.8 Master Receive Mode Operation Timing 2 ### 17.4.4 Slave Transmit Operation In slave transmit mode, the slave device outputs the transmit data, and the master device outputs the receive clock pulse and returns an acknowledge signal. Figures 17.9 and 17.10 show the operation timings in slave transmit mode. The transmission procedure and operations in slave transmit mode are described below. - 1. Set the ICR bit in the corresponding register to 1, then set the ICE bit in ICCRA to 1. Set the ACKBIT in ICIER, and perform other initial settings. Set the MST and TRS bits in ICCRA to select slave receive mode, and wait until the slave address matches. - 2. When the slave address matches in the first frame following the detection of the start condition, the slave device outputs the level specified by ACKBT in ICIER to SDA, at the rising of the ninth clock pulse. At this time, if the eighth bit data (R/W) is 1, TRS in ICCRA and TDRE in ICSR are set to 1, and the mode changes to slave transmit mode automatically. The continuous transmission is performed by writing the transmit data to ICDRT every time TDRE is set. - 3. If TDRE is set after writing the last transmit data to ICDRT, wait until TEND in ICSR is set to 1, with TDRE = 1. When TEND is set, clear TEND. - 4. Clear TRS for end processing, and read ICDRR (dummy read) to free SCL. - 5. Clear TDRE. Figure 17.9 Slave Transmit Mode Operation Timing 1 Figure 17.10 Slave Transmit Mode Operation Timing 2 #### 17.4.5 Slave Receive Operation In slave receive mode, the master device outputs the transmit clock and the transmit data, and the slave device returns an acknowledge signal. Figures 17.11 and 17.12 show the operation timings in slave receive mode. The reception procedure and operations in slave receive mode are described below. - 1. Set the ICR bit in the corresponding register to 1. Then, set the ICE bit in ICCRA to 1. Set the ACKBT bit in ICIER and perform other initial settings. Set the MST and TRS bits in ICCRA to select slave receive mode and wait until the slave address matches. - 2. When the slave address matches in the first frame following detection of the start condition, the slave address outputs the level specified by ACKBT in ICIER to SDA, at the rising of the ninth clock pulse. At the same time, RDRF in ICSR is set to read ICDRR (dummy read). (Since the read data shows the slave address and R/W, it is not used). - 3. Read ICDRR every time RDRF is set. If the eighth clock pulse falls while RDRF is 1, SCL is fixed to a low level until ICDRR is read. The change of the acknowledge (ACKBT) setting before reading ICDRR to be returned to the master device is reflected in the next transmit frame. - 4. The last byte data is read by reading ICDRR. Figure 17.11 Slave Receive Mode Operation Timing 1 Figure 17.12 Slave Receive Mode Operation Timing 2 #### 17.4.6 Noise Canceler The logic levels at the SCL and SDA pins are routed through the noise cancelers before being latched internally. Figure 17.13 shows a block diagram of the noise canceler circuit. The noise canceler consists of two cascaded latches and a match detector. The signal input to SCL (or SDA) is sampled on the system clock, but is not passed forward to the next circuit unless the outputs of both latches agree. If they do not agree, the previous value is held. Figure 17.13 Block Diagram of Noise Canceler #### 17.4.7 Example of Use Sample flowcharts in respective modes that use the I<sup>2</sup>C bus interface are shown in figures 17.14 to 17.17. Figure 17.14 Sample Flowchart of Master Transmit Mode Figure 17.15 Sample Flowchart for Master Receive Mode Figure 17.16 Sample Flowchart for Slave Transmit Mode Figure 17.17 Sample Flowchart for Slave Receive Mode ### 17.5 Interrupt Request There are six interrupt requests in this module; transmit data empty, transmit end, receive data full, NACK detection, STOP recognition, and arbitration lost. Table 17.3 shows the contents of each interrupt request. **Table 17.3 Interrupt Requests** | Interrupt Request | Abbreviation | Interrupt Condition | |---------------------|--------------|------------------------------------------------| | Transmit Data Empty | TXI | (TDRE = 1) · (TIE = 1) | | Transmit End | TEI | (TEND = 1) · (TEIE = 1) | | Receive Data Full | RXI | (RDRF = 1) · (RIE = 1) | | Stop Recognition | STPI | (STOP = 1) · (STIE = 1) | | NACK Detection | MAKI | $\{(NACKF = 1) + (AL = 1)\} \cdot (NAKIE = 1)$ | | Arbitration Lost | _ | | ### 17.6 Bit Synchronous Circuit This module has a possibility that the high-level period is shortened in the two states described below. In master mode, - When SCL is driven low by the slave device - When the rising speed of SCL is lowered by the load on the SCL line (load capacitance or pull-up resistance) Therefore, this module monitors SCL and communicates bit by bit in synchronization. Figure 17.18 shows the timing of the bit synchronous circuit, and table 17.4 shows the time when SCL output changes from low to Hi-Z and the period which SCL is monitored. Figure 17.18 Timing of the Bit Synchronous Circuit **Table 17.4** Time for Monitoring SCL | CKS3 | CKS2 | Time for Monitoring SCL | |------|------|-------------------------| | 0 | 0 | 7.5 tcyc | | | 1 | 19.5 tcyc | | 1 | 0 | 17.5 tcyc | | | 1 | 41.5 tcyc | ## 17.7 Usage Notes Confirm the ninth falling edge of the clock before issuing a stop or a repeated start condition. The ninth falling edge can be confirmed by monitoring the SCLO bit in the I<sup>2</sup>C bus control register B (ICCRB). If a stop or a repeated start condition is issued at certain timing in either of the following cases, the stop or repeated start condition may be issued incorrectly. - The rising time of the SCL signal exceeds the time given in section 17.6, Bit Synchronous Circuit, because of the load on the SCL bus (load capacitance or pull-up resistance). - The bit synchronous circuit is activated because a slave device holds the SCL bus low during the eighth clock. - 2. The WAIT bit in the I<sup>2</sup>C bus mode register (ICMR) must be held 0. If the WAIT bit is set to 1, when a slave device holds the SCL signal low more than one transfer clock cycle during the eighth clock, the high level period of the ninth clock may be shorter than a given period. # Section 18 A/D Converter This LSI includes a successive approximation type 10-bit A/D converter that allows up to eight analog input channels to be selected. Figure 18.1 shows a block diagram of the A/D converter. #### 18.1 Features - 10-bit resolution - Eight input channels - Conversion time: 7.6 µs per channel (at 35-MHz operation) - Two kinds of operating modes - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels, or 1 to 8 channels - Eight data registers - A/D conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three types of conversion start - Conversion can be started by software, a conversion start trigger by the 16-bit timer pulse unit (TPU) or 8-bit timer (TMR), or an external trigger signal. - Interrupt source - A/D conversion end interrupt (ADI) request can be generated. - Module stop state specifiable Figure 18.1 Block Diagram of A/D Converter ### 18.2 Input/Output Pins Table 18.1 shows the pin configuration of the A/D converter. **Table 18.1** Pin Configuration | Pin Name | Symbol | I/O | Function | |--------------------------------|------------------|-------|----------------------------------------------------| | Analog input pin 0 | AN0 | Input | Analog inputs | | Analog input pin 1 | AN1 | Input | | | Analog input pin 2 | AN2 | Input | - | | Analog input pin 3 | AN3 | Input | - | | Analog input pin 4 | AN4 | Input | - | | Analog input pin 5 | AN5 | Input | - | | Analog input pin 6 | AN6 | Input | - | | Analog input pin 7 | AN7 | Input | - | | A/D external trigger input pin | ADTRG0 | Input | External trigger input for starting A/D conversion | | Analog power supply pin | AV <sub>cc</sub> | Input | Analog block power supply | | Analog ground pin | AV <sub>ss</sub> | Input | Analog block ground | | Reference voltage pin | Vref | Input | A/D conversion reference voltage | # 18.3 Register Descriptions The A/D converter has the following registers. - A/D data register A (ADDRA) - A/D data register B (ADDRB) - A/D data register C (ADDRC) - A/D data register D (ADDRD) - A/D data register E (ADDRE) - A/D data register F (ADDRF) - A/D data register G (ADDRG) - A/D data register H (ADDRH) - A/D control/status register (ADCSR) - A/D control register (ADCR) ### 18.3.1 A/D Data Registers A to H (ADDRA to ADDRH) There are eight 16-bit read-only ADDR registers, ADDRA to ADDRH, used to store the results of A/D conversion. The ADDR registers, which store a conversion result for each channel, are shown in table 18.2. The converted 10-bit data is stored in bits 15 to 6. The lower 6-bit data is always read as 0. The data bus between the CPU and the A/D converter has a 16-bit width. The data can be read directly from the CPU. ADDR must not be accessed in 8-bit units and must be accessed in 16-bit units. Table 18.2 Analog Input Channels and Corresponding ADDR Registers | <b>Analog Input Channel</b> | A/D Data Register Which Stores Conversion Result | |-----------------------------|--------------------------------------------------| | AN0 | ADDRA | | AN1 | ADDRB | | AN2 | ADDRC | | AN3 | ADDRD | | AN4 | ADDRE | | AN5 | ADDRF | | AN6 | ADDRG | | AN7 | ADDRH | ### 18.3.2 A/D Control/Status Register (ADCSR) ADCSR controls A/D conversion operations. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|------|------|---|-----|-----|-----|-----| | Bit Name | ADF | ADIE | ADST | _ | CH3 | CH2 | CH1 | CH0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R/(W)* | R/W | R/W | R | R/W | R/W | R/W | R/W | Note: \* Only 0 can be written to this bit, to clear the flag. | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADF | 0 | R/(W)* | A/D End Flag | | | | | | A status flag that indicates the end of A/D conversion. | | | | | | [Setting conditions] | | | | | | When A/D conversion ends in single mode | | | | | | <ul> <li>When A/D conversion ends on all specified channels<br/>in scan mode</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written after reading ADF = 1 (When the CPU is used to clear this flag by writing 0 while the corresponding interrupt is enabled, be sure to read the flag after writing 0 to it.) </li> <li>When the DMAC or DTC is activated by an ADI interrupt and ADDR is read</li> </ul> | | 6 | ADIE | 0 | R/W | A/D Interrupt Enable | | | | | | When this bit is set to 1, ADI interrupts by ADF are enabled. | | 5 | ADST | 0 | R/W | A/D Start | | | | | | Clearing this bit to 0 stops A/D conversion, and the A/D converter enters wait state. | | | | | | Setting this bit to 1 starts A/D conversion. In single mode, this bit is cleared to 0 automatically when A/D conversion on the specified channel ends. In scan mode, A/D conversion continues sequentially on the specified channels until this bit is cleared to 0 by software, a reset, or hardware standby mode. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------| | 4 | | 0 | R | Reserved | | 7 | | O | | This is a read-only bit and cannot be modified. | | 3 | CH3 | 0 | R/W | Channel Select 3 to 0 | | 2 | CH2 | 0 | R/W | Selects analog input together with bits SCANE and | | 1 | CH1 | 0 | R/W | SCANS in ADCR. | | 0 | CH0 | 0 | R/W | <ul> <li>When SCANE = 0 and SCANS = X</li> </ul> | | | | | | 0000: AN0 | | | | | | 0001: AN1 | | | | | | 0010: AN2 | | | | | | 0011: AN3 | | | | | | 0100: AN4 | | | | | | 0101: AN5 | | | | | | 0110: AN6 | | | | | | 0111: AN7 | | | | | | 1XXX: Setting prohibited | | | | | | <ul> <li>When SCANE = 1 and SCANS = 0</li> </ul> | | | | | | 0000: AN0 | | | | | | 0001: AN0 and AN1 | | | | | | 0010: AN0 to AN2 | | | | | | 0011: AN0 to AN3 | | | | | | 0100: AN4 | | | | | | 0101: AN4 and AN5 | | | | | | 0110: AN4 to AN6 | | | | | | 0111: AN4 to AN7 | | | | | | 1XXX: Setting prohibited | | | | | | <ul> <li>When SCANE = 1 and SCANS = 1</li> </ul> | | | | | | 0000: AN0 | | | | | | 0001: AN0 and AN1 | | | | | | 0010: AN0 to AN2 | | | | | | 0011: AN0 to AN3 | | | | | | 0100: AN0 to AN4 | | | | | | 0101: AN0 to AN5 | | | | | | 0110: AN0 to AN6 | | | | | | 0111: AN0 to AN7 | | | | | | 1XXX: Setting prohibited | [Legend] X: Don't care Note: \* Only 0 can be written to this bit, to clear the flag. ### 18.3.3 A/D Control Register (ADCR) ADCR enables A/D conversion to be started by an external trigger input. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|------|------|---|---| | Bit Name | TRGS1 | TRGS0 | SCANE | SCANS | CKS1 | CKS0 | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|--------------------------------------------------------------------------------------------------------------------| | 7 | TRGS1 | 0 | R/W | Timer Trigger Select 1 and 0 | | 6 | TRGS0 | 0 | R/W | These bits select enabling or disabling of the start of A/D conversion by a trigger signal. | | | | | | 00: A/D conversion start by external trigger is disabled | | | | | | 01: A/D conversion start by external trigger from TPU is enabled | | | | | | <ol> <li>A/D conversion start by external trigger from TMR is<br/>enabled</li> </ol> | | | | | | 11: A/D conversion start by the $\overline{\text{ADTRG0}}$ pin is enabled* | | 5 | SCANE | 0 | R/W | Scan Mode | | 4 | SCANS | 0 | R/W | These bits select the A/D conversion operating mode. | | | | | | 0X: Single mode | | | | | | 10: Scan mode. A/D conversion is performed | | | | | | continuously for channels 1 to 4. | | | | | | 11: Scan mode. A/D conversion is performed | | | | | | continuously for channels 1 to 8. | | 3 | CKS1 | 0 | R/W | Clock Select 1 and 0 | | 2 | CKS0 | 0 | R/W | These bits set the A/D conversion time. Set bits CKS1 and CKS0 only while A/D conversion is stopped (ADST = $0$ ). | | | | | | 00: A/D conversion time = 530 states (max) | | | | | | 01: A/D conversion time = 266 states (max) | | | | | | 10: A/D conversion time = 134 states (max) | | | | | | 11: A/D conversion time = 68 states (max) | | Bit | Bit Name | Initial<br>Value | R/W | Description | |------|----------|------------------|-----|--------------------------------------------------| | 1, 0 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | [Legend] X: Don't care Note: \* \* To set A/D conversion to start by the ADTRG pin, the DDR bit and ICR bit for the corresponding pin should be set to 0 and 1, respectively. For details, refer to section 9, I/O Ports. ### 18.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes: single mode and scan mode. When changing the operating mode or analog input channel, to prevent incorrect operation, first clear the ADST bit in ADCSR to 0 to halt A/D conversion. The ADST bit can be set to 1 at the same time as the operating mode or analog input channel is changed. #### 18.4.1 Single Mode In single mode, A/D conversion is to be performed only once on the analog input of the specified single channel. - 1. A/D conversion for the selected channel is started when the ADST bit in ADCSR is set to 1 by software or an external trigger input. - 2. When A/D conversion is completed, the A/D conversion result is transferred to the corresponding A/D data register of the channel. - 3. When A/D conversion is completed, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. - 4. The ADST bit remains set to 1 during A/D conversion, and is automatically cleared to 0 when A/D conversion ends. The A/D converter enters wait state. If the ADST bit is cleared to 0 during A/D conversion, A/D conversion stops and the A/D converter enters wait state. Figure 18.2 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) #### 18.4.2 Scan Mode In scan mode, A/D conversion is to be performed sequentially on the analog inputs of the specified channels up to four or eight channels. - 1. When the ADST bit in ADCSR is set to 1 by software, TPU, TMR, or an external trigger input, A/D conversion starts on the first channel in the group. Consecutive A/D conversion on a maximum of four channels (SCANE and SCANS = B'10) or on a maximum of eight channels (SCANE and SCANS = B'11) can be selected. When consecutive A/D conversion is performed on four channels, A/D conversion starts on AN4 when CH3 and CH2 = B'01. When consecutive A/D conversion is performed on eight channels, A/D conversion starts on AN0 when CH3 = B'0. - 2. When A/D conversion for each channel is completed, the A/D conversion result is sequentially transferred to the corresponding ADDR of each channel. - 3. When A/D conversion of all selected channels is completed, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. A/D conversion of the first channel in the group starts again. - 4. The ADST bit is not cleared automatically, and steps [2] to [3] are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops and the A/D converter enters wait state. If the ADST bit is later set to 1, A/D conversion starts again from the first channel in the group. Figure 18.3 Example of A/D Conversion (Scan Mode, Three Channels (AN0 to AN2) Selected) #### 18.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input when the A/D conversion start delay time ( $t_D$ ) passes after the ADST bit in ADCSR is set to 1, then starts A/D conversion. Figure 18.4 shows the A/D conversion timing. Table 18.3 indicates the A/D conversion time. As indicated in figure 18.4, the A/D conversion time $(t_{CONV})$ includes $t_D$ and the input sampling time $(t_{SPL})$ . The length of $t_D$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 18.3. In scan mode, the values given in table 18.3 apply to the first conversion time. The values given in table 18.4 apply to the second and subsequent conversions. In either case, bits CKS1 and CKS0 in ADCR should be set so that the conversion time is within the ranges indicated by the A/D conversion characteristics. Figure 18.4 A/D Conversion Timing **Table 18.3** A/D Conversion Characteristics (Single Mode) | | | CKS1 = 0 | | | | | CKS1 = 1 | | | | | | | |---------------------------------|-------------------|----------|-------|------|------|--------|----------|------|-------|------|------|-------|------| | | | C | KS0 = | = 0 | C | CKS0 = | = 1 | C | KS0 = | = 0 | C | KS0 = | : 1 | | Item | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | | A/D conversion start delay time | t <sub>D</sub> | 18 | _ | 33 | 10 | _ | 17 | 6 | _ | 9 | 4 | _ | 5 | | Input sampling time | t <sub>SPL</sub> | _ | 127 | _ | _ | 63 | _ | _ | 31 | _ | _ | 15 | _ | | A/D conversion time | t <sub>conv</sub> | 515 | _ | 530 | 259 | _ | 266 | 131 | _ | 134 | 67 | _ | 68 | Note: Values in the table are the number of states. Table 18.4 A/D Conversion Characteristics (Scan Mode) | CKS1 | CKS0 | Conversion Time (Number of States) | |------|------|------------------------------------| | 0 | 0 | 512 (Fixed) | | | 1 | 256 (Fixed) | | 1 | 0 | 128 (Fixed) | | | 1 | 64 (Fixed) | ### 18.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When the TRGS1 and TRGS0 bits are set to B'11 in ADCR, an external trigger is input from the $\overline{ADTRG0}$ pin. A/D conversion starts when the ADST bit in ADCSR is set to 1 on the falling edge of the $\overline{ADTRG0}$ pin. Other operations, in both single and scan modes, are the same as when the ADST bit has been set to 1 by software. Figure 18.5 shows the timing. Figure 18.5 External Trigger Input Timing ### 18.5 Interrupt Source The A/D converter generates an A/D conversion end interrupt (ADI) at the end of A/D conversion. Setting the ADIE bit to 1 when the ADF bit in ADCSR is set to 1 after A/D conversion is completed enables ADI interrupt requests. The data transfer controller (DTC) can be activated by an ADI interrupt. Having the converted data read by the DTC in response to an ADI interrupt enables continuous conversion to be achieved without imposing a load on software. Table 18.5 A/D Converter Interrupt Source | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC Activation | |------|--------------------|----------------|----------------|-----------------| | ADI0 | A/D conversion end | ADF | Possible | Possible | ### 18.6 A/D Conversion Accuracy Definitions This LSI's A/D conversion accuracy definitions are given below. Resolution The number of A/D converter digital output codes. Quantization error The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 18.6). Offset error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'000) to B'000000001 (H'001) (see figure 18.7). Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3FE) to B'1111111111 (H'3FF) (see figure 18.7). • Nonlinearity error The error with respect to the ideal A/D conversion characteristic between the zero voltage and the full-scale voltage. Does not include the offset error, full-scale error, or quantization error (see figure 18.7). Absolute accuracy The deviation between the digital value and the analog input value. Includes the offset error, full-scale error, quantization error, and nonlinearity error. Figure 18.6 A/D Conversion Accuracy Definitions Figure 18.7 A/D Conversion Accuracy Definitions ### 18.7 Usage Notes #### 18.7.1 Module Stop State Setting Operation of the A/D converter can be disabled or enabled using the module stop control register. The initial setting is for operation of the A/D converter to be halted. Register access is enabled by clearing the module stop state. For details, refer to section 23, Power-Down Modes. #### 18.7.2 Permissible Signal Source Impedance This LSI's analog input is designed so that the conversion accuracy is guaranteed for an input signal for which the signal source impedance is $10~\mathrm{k}\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $10~\mathrm{k}\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion accuracy. However, if a large capacitance is provided externally for conversion in single mode, the input load will essentially comprise only the internal input resistance of $10~\mathrm{k}\Omega$ , and the signal source impedance is ignored. However, since a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., $5~\mathrm{mV/\mu s}$ or greater) (see figure 18.8). When converting a high-speed analog signal or conversion in scan mode, a low-impedance buffer should be inserted. Figure 18.8 Example of Analog Input Circuit ### 18.7.3 Influences on Absolute Accuracy Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute accuracy. Be sure to make the connection to an electrically stable GND such as AVss. Care is also required to insure that digital signals on the board do not interfere with filter circuits and filter circuits do not act as antennas. #### 18.7.4 Setting Range of Analog Power Supply and Other Pins If the conditions shown below are not met, the reliability of the LSI may be adversely affected. - Analog input voltage range The voltage applied to analog input pin ANn during A/D conversion should be in the range AVss < V<sub>AN</sub> < Vref.</p> - Relation between AVcc, AVss and Vcc, Vss As the relationship between AVcc, AVss and Vcc, Vss, set AVcc = Vcc ± 0.3 V and AVss = Vss. If the A/D converter is not used, set AVcc = Vcc and AVss = Vss. - Vref setting range The reference voltage at the Vref pin should be set in the range Vref ≤ AVcc. #### 18.7.5 Notes on Board Design In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Digital circuitry must be isolated from the analog input pins (AN0 to AN7), analog reference power supply (Vref), and analog power supply (AVcc) by the analog ground (AVss). Also, the analog ground (AVss) should be connected at one point to a stable ground (Vss) on the board. #### 18.7.6 Notes on Noise Countermeasures A protection circuit connected to prevent damage due to an abnormal voltage such as an excessive surge at the analog input pins (AN0 to AN7) should be connected between AVcc and AVss as shown in figure 18.9. Also, the bypass capacitors connected to AVcc and the filter capacitor connected to the AN0 to AN7 pins must be connected to AVss. If a filter capacitor is connected, the input currents at the AN0 to AN7 pins are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance $(R_{in})$ , an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding the circuit constants. Figure 18.9 Example of Analog Input Protection Circuit **Table 18.6 Analog Pin Specifications** | Item | Min | Max | Unit | |-------------------------------------|-----|-----|------| | Analog input capacitance | _ | 20 | pF | | Permissible signal source impedance | _ | 5 | kΩ | Figure 18.10 Analog Input Pin Equivalent Circuit # 18.7.7 A/D Input Hold Function in Software Standby Mode When this LSI enters software standby mode with A/D conversion enabled, the analog inputs are retained, and the analog power supply current is equal to as during A/D conversion. If the analog power supply current needs to be reduced in software standby mode, clear the ADST, TRGS1, and TRGS0 bits all to 0 to disable A/D conversion. # Section 19 D/A Converter #### 19.1 Features - 8-bit resolution - Two output channels - Maximum conversion time of 10 µs (with 20 pF load) - Output voltage of 0 V to V<sub>ref</sub> - D/A output hold function in software standby mode - Module stop state specifiable Figure 19.1 Block Diagram of D/A Converter ### 19.2 Input/Output Pins Table 19.1 shows the pin configuration of the D/A converter. **Table 19.1 Pin Configuration** | Pin Name | Symbol | I/O | Function | |-------------------------|--------|--------|----------------------------------| | Analog power supply pin | AVcc | Input | Analog block power supply | | Analog ground pin | AVss | Input | Analog block ground | | Reference voltage pin | Vref | Input | D/A conversion reference voltage | | Analog output pin 0 | DA0 | Output | Channel 0 analog output | | Analog output pin 1 | DA1 | Output | Channel 1 analog output | ### 19.3 Register Descriptions The D/A converter has the following registers. - D/A data register 0 (DADR0) - D/A data register 1 (DADR1) - D/A control register 01 (DACR01) ### 19.3.1 D/A Data Registers 0 and 1 (DADR0 and DADR1) DADR0 and DADR1 are 8-bit readable/writable registers that store data to which D/A conversion is to be performed. Whenever an analog output is enabled, the values in DADR are converted and output to the analog output pins. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W ### 19.3.2 D/A Control Register 01 (DACR01) DACR01 controls the operation of the D/A converter. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-----|---|---|---|---|---| | Bit Name | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | R/W | R/W | R/W | R/W | R | R | R | R | R | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DAOE1 | 0 | R/W | D/A Output Enable 1 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output of channel 1 (DA1) is disabled | | | | | | 1: D/A conversion of channel 1 is enabled. Analog output of channel 1 (DA1) is enabled. | | 6 | DAOE0 | 0 | R/W | D/A Output Enable 0 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output of channel 0 (DA0) is disabled | | | | | | 1: D/A conversion of channel 0 is enabled. Analog output of channel 0 (DA0) is enabled. | | 5 | DAE | 0 | R/W | D/A Enable | | | | | | Used together with the DAOE0 and DAOE1 bits to control D/A conversion. When this bit is cleared to 0, D/A conversion is controlled independently for channels 0 and 1. When this bit is set to 1, D/A conversion for channels 0 and 1 is controlled together. | | | | | | Output of conversion results is always controlled by the DAOE0 and DAOE1 bits. For details, see Table 19.2, Control of D/A Conversion. | | 4 to 0 | _ | All 1 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | **Table 19.2** Control of D/A Conversion | Bit 5<br>DAE | Bit 7<br>DAOE1 | Bit 6<br>DAOE0 | Description | |--------------|----------------|----------------|-----------------------------------------------------------------------------------------------| | 0 | 0 | 0 | D/A conversion is disabled. | | | | 1 | D/A conversion of channel 0 is enabled and D/A conversion of channel 1 is disabled. | | | | | Analog output of channel 0 (DA0) is enabled and analog output of channel 1 (DA1) is disabled. | | | 1 | 0 | D/A conversion of channel 0 is disabled and D/A conversion of channel 1 is enabled. | | | | | Analog output of channel 0 (DA0) is disabled and analog output of channel 1 (DA1) is enabled. | | | | 1 | D/A conversion of channels 0 and 1 is enabled. | | | | | Analog output of channels 0 and 1 (DA0 and DA1) is enabled. | | 1 | 0 | 0 | D/A conversion of channels 0 and 1 is enabled. | | | | | Analog output of channels 0 and 1 (DA0 and DA1) is disabled. | | | | 1 | D/A conversion of channels 0 and 1 is enabled. | | | | | Analog output of channel 0 (DA0) is enabled and analog output of channel 1 (DA1) is disabled. | | | 1 | 0 | D/A conversion of channels 0 and 1 is enabled. | | | | | Analog output of channel 0 (DA0) is disabled and analog output of channel 1 (DA1) is enabled. | | | | 1 | D/A conversion of channels 0 and 1 is enabled. | | | | | Analog output of channels 0 and 1 (DA0 and DA1) is enabled. | # 19.4 Operation The D/A converter includes D/A conversion circuits for two channels, each of which can operate independently. When the DAOE bit in DACR01 is set to 1, D/A conversion is enabled and the conversion result is output. An operation example of D/A conversion on channel 0 is shown below. Figure 19.2 shows the timing of this operation. - 1. Write the conversion data to DADR0. - 2. Set the DAOE0 bit in DACR01 to 1 to start D/A conversion. The conversion result is output from the analog output pin DA0 after the conversion time t<sub>DCONV</sub> has elapsed. The conversion result continues to be output until DADR0 is written to again or the DAOE0 bit is cleared to 0. The output value is expressed by the following formula: Contents of DADR/256 × V<sub>ref</sub> - 3. If DADR0 is written to again, the conversion is immediately started. The conversion result is output after the conversion time t<sub>DCONV</sub> has elapsed. - 4. If the DAOE0 bit is cleared to 0, analog output is disabled. Figure 19.2 Example of D/A Converter Operation ### 19.5 Usage Notes #### 19.5.1 Module Stop State Setting Operation of the D/A converter can be disabled or enabled using the module stop control register. The initial setting is for operation of the D/A converter to be halted. Register access is enabled by clearing the module stop state. For details, refer to section 23, Power-Down Modes. ### 19.5.2 D/A Output Hold Function in Software Standby Mode When this LSI enters software standby mode with D/A conversion enabled, the D/A outputs are retained, and the analog power supply current is equal to as during D/A conversion. If the analog power supply current needs to be reduced in software standby mode, clear the ADST, TRGS1, and TRGS0 bits all to 0 to disable D/A conversion. # Section 20 RAM This LSI has a 40-kbyte on-chip high-speed static RAM. The RAM is connected to the CPU by a 32-bit data bus, enabling one-state access by the CPU to all byte data, word data, and longword data. The on-chip RAM can be enabled or disabled by means of the RAME bit in the system control register (SYSCR). For details on SYSCR, refer to section 3.2.2, System Control Register (SYSCR). | Product Cla | essification | RAM Size | RAM Addresses | |----------------------|--------------|-----------|----------------------| | Flash memory version | H8SX/1663 | 40 kbytes | H'FF2000 to H'FFBFFF | | | H8SX/1664 | | | # Section 21 Flash Memory (0.18-µm F-ZTAT Version) The flash memory has the following features. Figure 21.1 is a block diagram of the flash memory. #### 21.1 Features #### Size | Product | Classification | ROM Size | ROM Address | |-----------|----------------|------------|--------------------------------------| | H8SX/1663 | R5F61663 | 384 kbytes | H'000000 to H'05FFFF (modes 2, 6, 7) | | H8SX/1664 | R5F61664 | 512 kbytes | H'000000 to H'07FFFF (modes 2, 6, 7) | Programming/erasing interface by the download of on-chip program This LSI has a programming/erasing program. After downloading this program to the on-chip RAM, programming/erasing can be performed by setting the parameters. • Programming/erasing time Programming time: 3 ms (typ) for 128-byte simultaneous programming Erasing time: 2000 ms (typ) per 1 block (64 kbytes) • Number of programming The number of programming can be up to 100 times at the minimum. (1 to 100 times are guaranteed.) • Three on-board programming modes SCI boot mode: Using the on-chip SCI\_4, the user MAT can be programmed/erased. In SCI boot mode, the bit rate between the host and this LSI can be adjusted automatically. USB boot mode: Using the on-chip USB, the user MAT can be programmed/erased. User program mode: Using a desired interface, the user MAT can be programmed/erased. • Off-board programming mode Programmer mode: Using a PROM programmer, the user MAT can be programmed/erased. Programming/erasing protection Protection against programming/erasing of the flash memory can be set by hardware protection, software protection, or error protection. • Flash memory emulation function using the on-chip RAM Realtime emulation of the flash memory programming can be performed by overlaying parts of the flash memory (user MAT) area and the on-chip RAM. Figure 21.1 Block Diagram of Flash Memory ### 21.2 Mode Transition Diagram When the mode pins are set in the reset state and reset start is performed, this LSI enters each operating mode as shown in figure 21.2. Although the flash memory can be read in user mode, it cannot be programmed or erased. The flash memory can be programmed or erased in boot mode, user program mode, and programmer mode. The differences between boot mode, user program mode, and programmer mode are shown in table 21.1. Figure 21.2 Mode Transition of Flash Memory Table 21.1 Differences between Boot Mode, User Program Mode, and Programmer Mode | Item | SCI boot Mode | USB boot Mode | User Program<br>Mode | Programmer<br>Mode | |-------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------------------|-----------------------| | Programming/<br>erasing environment | On-board programming | On-board programming | On-board programming | Off-board programming | | Programming/<br>erasing enable MAT | User MAT | User MAT | User MAT | User MAT | | Programming/<br>erasing control | Command | Command | Programming/<br>erasing interface | Command | | All erasure | O (Automatic) | O (Automatic) | 0 | O (Automatic) | | Block division erasure | O*1 | O*1 | 0 | × | | Program data transfer | From host via SCI | From host via<br>USB | From desired device via RAM | Via programmer | | RAM emulation | × | × | 0 | × | | Reset initiation MAT | Embedded<br>program storage<br>area | Embedded<br>program storage<br>area | User MAT | | | Transition to user mode | Changing mode and reset | Changing mode and reset | Completing<br>Programming/<br>erasure* <sup>3</sup> | _ | Notes: 1. All-erasure is performed. After that, the specified block can be erased. 2. In this LSI, the user programming mode is defined as the period from the timing when a program concerning programming and erasure is started to the timing when the program is completed. For details on a program concerning programming and erasure, see section 21.7.3, User Program Mode. #### 21.3 Block Structure #### 21.3.1 Block Diagram of H8SX/1663 Figure 21.3 shows the block structure of the 384-kbyte user MAT. The heavy-line frames indicate the erase blocks. The thin-line frames indicate the programming units and the values inside the frames stand for the addresses. The user MAT is divided into five 64-kbyte blocks, one 32-kbyte block, and eight 4-kbyte blocks. The user MAT can be erased in these divided block units. Programming is done in 128-byte units starting from where the lower address is H'00 or H'80. RAM emulation can be performed in the eight 4-kbyte blocks. Figure 21.3 Block Structure of User MAT #### 21.3.2 Block Diagram of H8SX/1664 Figure 21.4 shows the block structure of the 512-kbyte user MAT. The heavy-line frames indicate the erase blocks. The thin-line frames indicate the programming units and the values inside the frames stand for the addresses. The user MAT is divided into seven 64-kbyte blocks, one 32-kbyte block, and eight 4-kbyte blocks. The user MAT can be erased in these divided block units. Programming is done in 128-byte units starting from where the lower address is H'00 or H'80. RAM emulation can be performed in the eight 4-kbyte blocks. Figure 21.4 Block Structure of User MAT ### 21.4 Programming/Erasing Interface Programming/erasing of the flash memory is done by downloading an on-chip programming/erasing program to the on-chip RAM and specifying the start address of the programming destination, the program data, and the erase block number using the programming/erasing interface registers and programming/erasing interface parameters. The procedure program for user program mode is made by the user. Figure 21.5 shows the procedure for creating the procedure program. For details, see section 21.7.3, User Program Mode. Figure 21.5 Procedure for Creating Procedure Program # (1) Selection of On-Chip Program to be Downloaded This LSI has programming/erasing programs which can be downloaded to the on-chip RAM. The on-chip program to be downloaded is selected by the programming/erasing interface registers. The start address of the on-chip RAM where an on-chip program is downloaded is specified by the flash transfer destination address register (FTDAR). #### (2) Download of On-Chip Program The on-chip program is automatically downloaded by setting the flash key code register (FKEY) and the SCO bit in the flash code control/status register (FCCS) after initializing the vector base register (VBR). The memory MAT is replaced with the embedded program storage area during download. Since the memory MAT cannot be read during programming/erasing, the procedure program must be executed in a space other than the flash memory (for example, on-chip RAM). Since the download result is returned to the programming/erasing interface parameter, whether download is normally executed or not can be confirmed. The VBR contents can be changed after completion of download. #### (3) Initialization of Programming/Erasing A pulse with the specified period must be applied when programming or erasing. The specified pulse width is made by the method in which wait loop is configured by the CPU instruction. Accordingly, the operating frequency of the CPU needs to be set before programming/erasing. The operating frequency of the CPU is set by the programming/erasing interface parameter. #### (4) Execution of Programming/Erasing The start address of the programming destination and the program data are specified in 128-byte units when programming. The block to be erased is specified with the erase block number in erase-block units when erasing. Specifications of the start address of the programming destination, program data, and erase block number are performed by the programming/erasing interface parameters, and the on-chip program is initiated. The on-chip program is executed by using the JSR or BSR instruction and executing the subroutine call of the specified address in the on-chip RAM. The execution result is returned to the programming/erasing interface parameter. The area to be programmed must be erased in advance when programming flash memory. All interrupts are disabled during programming/erasing. ### (5) When Programming/Erasing is Executed Consecutively When processing does not end by 128-byte programming or 1-block erasure, consecutive programming/erasing can be realized by updating the start address of the programming destination and program data, or the erase block number. Since the downloaded on-chip program is left in the on-chip RAM even after programming/erasing completes, download and initialization are not required when the same processing is executed consecutively. # 21.5 Input/Output Pins The flash memory is controlled through the input/output pins shown in table 21.2. **Table 21.2 Pin Configuration** | Abbreviation | I/O | Function | |--------------|--------|-----------------------------------------------------------------------------| | RES | Input | Reset | | EMLE | Input | On-chip emulator enable pin (EMLE = 0 for flash memory programming/erasing) | | MD3 to MD0 | Input | Set operating mode of this LSI | | PM2 | Input | SCI boot mode/USB boot mode setting (for boot mode setting by MD3 to MD0) | | TxD4 | Output | Serial transmit data output (used in SCI boot mode) | | RxD4 | Input | Serial receive data input (used in SCI boot mode) | | USD+, USD- | I/O | USB data I/O (used in USB boot mode) | | VBUS | Input | USB cable connection/disconnection detect (used in USB boot mode) | | PM3 | Input | USB bus power mode/self power mode setting (used in USB boot mode) | | PM4 | Output | D+ pull-up control (used in USB boot mode) | ## 21.6 Register Descriptions The flash memory has the following registers. #### **Programming/Erasing Interface Registers:** - Flash code control/status register (FCCS) - Flash program code select register (FPCS) - Flash erase code select register (FECS) - Flash key code register (FKEY) - Flash transfer destination address register (FTDAR) #### **Programming/Erasing Interface Parameters:** - Download pass and fail result parameter (DPFR) - Flash pass and fail result parameter (FPFR) - Flash program/erase frequency parameter (FPEFEQ) - Flash multipurpose address area parameter (FMPAR) - Flash multipurpose data destination area parameter (FMPDR) - Flash erase block select parameter (FEBS) - RAM emulation register (RAMER) There are several operating modes for accessing the flash memory. Respective operating modes, registers, and parameters are assigned to the user MAT. The correspondence between operating modes and registers/parameters for use is shown in table 21.3. Table 21.3 Registers/Parameters and Target Modes | Register/Parame | Down-<br>load | Initiali-<br>zation | Program-<br>ming | Erasure | Read | RAM<br>Emulation | | |------------------------------|---------------|---------------------|------------------|---------|------|------------------|---| | Programming/ | FCCS | 0 | _ | _ | _ | _ | _ | | erasing interface registers | FPCS | 0 | _ | _ | _ | _ | | | registers | FECS | 0 | _ | _ | _ | _ | | | | FKEY | 0 | _ | 0 | 0 | _ | | | | FTDAR | 0 | _ | _ | _ | _ | | | Programming/ | DPFR | 0 | _ | _ | _ | _ | | | erasing interface parameters | FPFR | _ | 0 | 0 | 0 | _ | _ | | paramotoro | FPEFEQ | _ | 0 | _ | _ | | | | | FMPAR | _ | _ | 0 | _ | _ | | | | FMPDR | _ | _ | 0 | _ | _ | _ | | | FEBS | | | | 0 | | | | RAM emulation | RAMER | _ | _ | _ | _ | _ | 0 | ## 21.6.1 Programming/Erasing Interface Registers The programming/erasing interface registers are 8-bit registers that can be accessed only in bytes. These registers are initialized by a power-on reset. ## (1) Flash Code Control/Status Register (FCCS) FCCS monitors errors during programming/erasing the flash memory and requests the on-chip program to be downloaded to the on-chip RAM. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|------|---|---|---|-------| | Bit Name | _ | _ | _ | FLER | _ | _ | _ | sco | | Initial Value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | (R)/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 1 | R | Reserved | | 6 | _ | 0 | R | These are read-only bits and cannot be modified. | | 5 | _ | 0 | R | | | 4 | FLER | 0 | R | Flash Memory Error | | | | | | Indicates that an error has occurred during programming or erasing the flash memory. When this bit is set to 1, the flash memory enters the error protection state. When this bit is set to 1, high voltage is applied to the internal flash memory. To reduce the damage to the flash memory, the reset must be released after the reset input period (period of $\overline{\text{RES}}=0$ ) of at least 100 $\mu\text{s}$ . | | | | | | 0: Flash memory operates normally (Error protection is invalid) | | | | | | [Clearing condition] | | | | | | At a power-on reset | | | | | | <ol> <li>An error occurs during programming/erasing flash<br/>memory (Error protection is valid)</li> </ol> | | | | | | [Setting conditions] | | | | | | <ul> <li>When an interrupt, such as NMI, occurs during<br/>programming/erasing.</li> </ul> | | | | | • | <ul> <li>When the flash memory is read during<br/>programming/erasing (including a vector read and<br/>an instruction fetch).</li> </ul> | | | | | | <ul> <li>When the SLEEP instruction is executed during<br/>programming/erasing (including software standby<br/>mode).</li> </ul> | | | | | | <ul> <li>When a bus master other than the CPU, such as the<br/>DMAC and DTC, obtains bus mastership during<br/>programming/erasing.</li> </ul> | | 3 to 1 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|-----------|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | 0 | | · | | U | SCO | U | (R)/W* | Source Program Copy Operation Requests the on-chip programming/erasing program to be downloaded to the on-chip RAM. When this bit is set to 1, the on-chip program which is selected by FPCS or FECS is automatically downloaded in the on-chip RAM area specified by FTDAR. | | | | | | In order to set this bit to 1, the RAM emulation mode must be canceled, H'A5 must be written to FKEY, and this operation must be executed in the on-chip RAM. Dummy read of FCCS must be executed twice immediately after setting this bit to 1. All interrupts must be disabled during download. This bit is cleared to 0 when download is completed. | | | | | | During program download initiated with this bit, particular processing which accompanies bankswitching of the program storage area is executed. Before a download request, initialize the VBR contents to H'00000000. After download is completed, the VBR contents can be changed. | | | | | | <ol> <li>Download of the programming/erasing program is<br/>not requested.</li> </ol> | | | | | | [Clearing condition] | | | | | | When download is completed | | | | | | <ol> <li>Download of the programming/erasing program is<br/>requested.</li> </ol> | | | | | | [Setting conditions] (When all of the following conditions are satisfied) | | | | | | <ul> <li>Not in RAM emulation mode (the RAMS bit in<br/>RAMER is cleared to 0)</li> </ul> | | | | | | H'A5 is written to FKEY | | | This is a | | ia This bia | Setting of this bit is executed in the on-chip RAM | Note: \* This is a write-only bit. This bit is always read as 0. # (2) Flash Program Code Select Register (FPCS) FPCS selects the programming program to be downloaded. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|------| | Bit Name | _ | _ | _ | _ | _ | _ | _ | PPVS | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|---------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 0 | PPVS | 0 | R/W | Program Pulse Verify | | | | | | Selects the programming program to be downloaded. | | | | | | 0: Programming program is not selected. | | | | | | [Clearing condition] | | | | | | When transfer is completed | | | | | | 1: Programming program is selected. | ## (3) Flash Erase Code Select Register (FECS) FECS selects the erasing program to be downloaded. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|------| | Bit Name | _ | _ | _ | _ | | _ | _ | EPVB | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R | R | R | R/W | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|--------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 0 | EPVB | 0 | R/W | Erase Pulse Verify Block | | | | | | Selects the erasing program to be downloaded. | | | | | | 0: Erasing program is not selected. | | | | | | [Clearing condition] | | | | | | When transfer is completed | | | | | | 1: Erasing program is selected. | ## (4) Flash Key Code Register (FKEY) FKEY is a register for software protection that enables to download the on-chip program and perform programming/erasing of the flash memory. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | K7 | K6 | K5 | K4 | КЗ | K2 | K1 | K0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | | | Initial | | | | | | | |-----|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Bit Name | Value | R/W | Description | | | | | | 7 | K7 | 0 | R/W | Key Code | | | | | | 6 | K6 | 0 | R/W | When H'A5 is written to FKEY, writing to the SCO bit in | | | | | | 5 | K5 | 0 | R/W | FCCS is enabled. When a value other than H'A5 is | | | | | | 4 | K4 | 0 | R/W | written, the SCO bit cannot be set to 1. Therefore, the on-chip program cannot be downloaded to the on-chip | | | | | | 3 | K3 | 0 | R/W | RAM. | | | | | | 2 | K2 | 0 | R/W | Only when H'5A is written can programming/erasing o | | | | | | 1 | K1 | 0 | R/W | the flash memory be executed. When a value other than H'5A is written, even if the programming/erasing | | | | | | 0 | K0 | 0 | R/W | program is executed, programming/erasing cannot be performed. | | | | | | | | | | H'A5: Writing to the SCO bit is enabled. (The SCO bit cannot be set to 1 when FKEY is a value other than H'A5.) | | | | | | | | | | H'5A: Programming/erasing of the flash memory is enabled. (When FKEY is a value other than H'A5, the software protection state is entered.) | | | | | | | | | | H'00: Initial value | | | | | ## (5) Flash Transfer Destination Address Register (FTDAR) FTDAR specifies the start address of the on-chip RAM at which to download an on-chip program. FTDAR must be set before setting the SCO bit in FCCS to 1. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | Bit Name | TDER | TDA6 | TDA5 | TDA4 | TDA3 | TDA2 | TDA1 | TDA0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | | |-----|----------|------------------|-----|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDER | 0 | R/W | • | ination Address Setting Error | | | | | | | to 1 when an error has occurred in setting ess specified by bits TDA6 to TDA0. | | | | | | set in bits TD/<br>H'02 when do<br>in FCCS to 1.<br>before setting | as error is determined by whether the value A6 to TDA0 is within the range of H'00 to will be will be secured by setting the SCO bit Make sure that this bit is cleared to 0 the SCO bit to 1 and the value specified to TDA0 should be within the range of | | | | | | 0: The value s<br>the range. | specified by bits TDA6 to TDA0 is within | | | | | | | specified by bits TDA6 to TDA0 is between I'FF and download has stopped. | | 6 | TDA6 | 0 | R/W | Transfer Dest | ination Address | | 5 | TDA5 | 0 | R/W | Specifies the | on-chip RAM start address of the | | 4 | TDA4 | 0 | R/W | | stination. A value between H'00 and H'02, | | 3 | TDA3 | 0 | R/W | of the on-chip | bytes can be specified as the start address RAM. | | 2 | TDA2 | 0 | R/W | H'00: | H'FF9000 is specified as the start | | 1 | TDA1 | 0 | R/W | | address. | | 0 | TDA0 | 0 | R/W | H'01: | H'FFA000 is specified as the start address. | | | | | | H'02: | H'FFB000 is specified as the start address. | | | | | | H'03 to H'7F: | Setting prohibited.<br>(Specifying a value from H'03 to H'7F sets<br>the TDER bit to 1 and stops download of<br>the on-chip program.) | #### 21.6.2 Programming/Erasing Interface Parameters The programming/erasing interface parameters specify the operating frequency, storage place for program data, start address of programming destination, and erase block number, and exchanges the execution result. These parameters use the general registers of the CPU (ER0 and ER1) or the on-chip RAM area. The initial values of programming/erasing interface parameters are undefined at a power-on reset or a transition to software standby mode. Since registers of the CPU except for R0 are saved in the stack area during download of an on-chip program, initialization, programming, or erasing, allocate the stack area before performing these operations (the maximum stack size is 128 bytes). The return value of the processing result is written in R0. The programming/erasing interface parameters are used in download control, initialization before programming or erasing, programming, and erasing. Table 21.4 shows the usable parameters and target modes. The meaning of the bits in the flash pass and fail result parameter (FPFR) varies in initialization, programming, and erasure. **Table 21.4 Parameters and Target Modes** | Parameter | Download | Initialization | Programming | Erasure | R/W | Initial<br>Value | Allocation | |-----------|----------|----------------|-------------|---------|-----|------------------|--------------| | DPFR | 0 | _ | _ | _ | R/W | Undefined | On-chip RAM* | | FPFR | 0 | 0 | 0 | 0 | R/W | Undefined | R0L of CPU | | FPEFEQ | _ | 0 | _ | _ | R/W | Undefined | ER0 of CPU | | FMPAR | _ | _ | 0 | _ | R/W | Undefined | ER1 of CPU | | FMPDR | _ | _ | 0 | _ | R/W | Undefined | ER0 of CPU | | FEBS | _ | _ | _ | 0 | R/W | Undefined | ER0 of CPU | Note: \* A single byte of the start address of the on-chip RAM specified by FTDAR **Download Control:** The on-chip program is automatically downloaded by setting the SCO bit in FCCS to 1. The on-chip RAM area to download the on-chip program is the 4-kbyte area starting from the start address specified by FTDAR. Download is set by the programming/erasing interface registers, and the download pass and fail result parameter (DPFR) indicates the return value. **Initialization before Programming/Erasing:** The on-chip program includes the initialization program. A pulse with the specified period must be applied when programming or erasing. The specified pulse width is made by the method in which wait loop is configured by the CPU instruction. Accordingly, the operating frequency of the CPU must be set. The initial program is set as a parameter of the programming/erasing program which has been downloaded to perform these settings. **Programming:** When the flash memory is programmed, the start address of the programming destination on the user MAT and the program data must be passed to the programming program. The start address of the programming destination on the user MAT must be stored in general register ER1. This parameter is called the flash multipurpose address area parameter (FMPAR). The program data is always in 128-byte units. When the program data does not satisfy 128 bytes, 128-byte program data is prepared by filling the dummy code (H'FF). The boundary of the start address of the programming destination on the user MAT is aligned at an address where the lower eight bits (A7 to A0) are H'00 or H'80. The program data for the user MAT must be prepared in consecutive areas. The program data must be in a consecutive space which can be accessed using the MOV.B instruction of the CPU and is not in the flash memory space. The start address of the area that stores the data to be written in the user MAT must be set in general register ER0. This parameter is called the flash multipurpose data destination area parameter (FMPDR). For details on the programming procedure, see section 21.7.3, User Program Mode. **Erasure:** When the flash memory is erased, the erase block number on the user MAT must be passed to the erasing program which is downloaded. The erase block number on the user MAT must be set in general register ER0. This parameter is called the flash erase block select parameter (FEBS). One block is selected from the block numbers of 0 to 13 as the erase block number. For details on the erasing procedure, see section 21.7.3, User Program Mode. # (1) Download Pass and Fail Result Parameter (DPFR: Single Byte of Start Address in On-Chip RAM Specified by FTDAR) DPFR indicates the return value of the download result. The DPFR value is used to determine the download result. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|----|----|----| | Bit Name | _ | _ | _ | _ | _ | SS | FK | SF | | | | Initial | | | |--------|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 3 | _ | _ | _ | Unused | | | | | | These bits return 0. | | 2 | SS | _ | R/W | Source Select Error Detect | | | | | | Only one type can be specified for the on-chip program which can be downloaded. When the program to be downloaded is not selected, more than two types of programs are selected, or a program which is not mapped is selected, an error occurs. | | | | | | 0: Download program selection is normal | | | | | | 1: Download program selection is abnormal | | 1 | FK | _ | R/W | Flash Key Register Error Detect | | | | | | Checks the FKEY value (H'A5) and returns the result. | | | | | | 0: FKEY setting is normal (H'A5) | | | | | | 1: FKEY setting is abnormal (value other than H'A5) | | 0 | SF | _ | R/W | Success/Fail | | | | | | Returns the download result. Reads back the program downloaded to the on-chip RAM and determines whether it has been transferred to the on-chip RAM. | | | | | | Download of the program has ended normally (no error) | | | | | | <ol> <li>Download of the program has ended abnormally<br/>(error occurs)</li> </ol> | ## (2) Flash Pass and Fail Parameter (FPFR: General Register R0L of CPU) FPFR indicates the return values of the initialization, programming, and erasure results. The meaning of the bits in FPFR varies depending on the processing. ## (a) Initialization before programming/erasing FPFR indicates the return value of the initialization result. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|----|----| | Bit Name | _ | _ | _ | _ | _ | _ | FQ | SF | | Bit | Bit Name | Initial<br>Value | R/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------| | 7 to 2 | _ | _ | _ | Unused | | | | | | These bits return 0. | | 1 | FQ | _ | R/W | Frequency Error Detect | | | | | | Compares the specified CPU operating frequency with the operating frequencies supported by this LSI, and returns the result. | | | | | | 0: Setting of operating frequency is normal | | | | | | 1: Setting of operating frequency is abnormal | | 0 | SF | _ | R/W | Success/Fail | | | | | | Returns the initialization result. | | | | | | 0: Initialization has ended normally (no error) | | | | | | 1: Initialization has ended abnormally (error occurs) | ## (b) Programming FPFR indicates the return value of the programming result. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|----|----|----|---|----|----|----| | Bit Name | _ | MD | EE | FK | _ | WD | WA | SF | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------| | 7 | _ | _ | _ | Unused | | | | | | Returns 0. | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | MD | _ | R/W | Programming Mode Related Setting Error Detect | | | | | | Detects the error protection state and returns the result. When the error protection state is entered, this bit is set to 1. Whether the error protection state is entered or not can be confirmed with the FLER bit in FCCS. For conditions to enter the error protection state, see section 21.8.3, Error Protection. | | | | | | 0: Normal operation (FLER = 0) | | | | | | <ol> <li>Error protection state, and programming cannot be<br/>performed (FLER = 1)</li> </ol> | | 5 | EE | _ | R/W | Programming Execution Error Detect | | | | | | Writes 1 to this bit when the specified data could not be written because the user MAT was not erased. If this bit is set to 1, there is a high possibility that the user MAT has been written to partially. In this case, after removing the error factor, erase the user MAT. | | | | | | 0: Programming has ended normally | | | | | | <ol> <li>Programming has ended abnormally (programming result is not guaranteed)</li> </ol> | | 4 | FK | _ | R/W | Flash Key Register Error Detect | | | | | | Checks the FKEY value (H'5A) before programming starts, and returns the result. | | | | | | 0: FKEY setting is normal (H'5A) | | | | | | 1: FKEY setting is abnormal (value other than H'5A) | | 3 | _ | _ | _ | Unused | | | | | | Returns 0. | | 2 | WD | _ | R/W | Write Data Address Detect | | | | | | When an address not in the flash memory area is specified as the start address of the storage destination for the program data, an error occurs. | | | | | | Setting of the start address of the storage destination for the program data is normal | | | | | | Setting of the start address of the storage destination for the program data is abnormal | | <b>D</b> :: | D': N | Initial | D.044 | Book totto | |-------------|----------|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 1 | WA | _ | R/W | Write Address Error Detect | | | | | | When the following items are specified as the start address of the programming destination, an error occurs. | | | | | | <ul> <li>An area other than flash memory</li> </ul> | | | | | | <ul> <li>The specified address is not aligned with the 128-<br/>byte boundary (lower eight bits of the address are<br/>other than H'00 and H'80)</li> </ul> | | | | | | <ol> <li>Setting of the start address of the programming<br/>destination is normal</li> </ol> | | | | | | <ol> <li>Setting of the start address of the programming destination is abnormal</li> </ol> | | 0 | SF | _ | R/W | Success/Fail | | | | | | Returns the programming result. | | | | | | 0: Programming has ended normally (no error) | | | | | | 1: Programming has ended abnormally (error occurs) | ## (c) Erasure FPFR indicates the return value of the erasure result. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |----------|---|----|----|----|----|---|---|----|---| | Bit Name | _ | MD | EE | FK | EB | _ | _ | SF | | | | | Initial | | | |-----|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | _ | _ | _ | Unused | | | | | | Returns 0. | | 6 | MD | _ | R/W | Erasure Mode Related Setting Error Detect | | | | | | Detects the error protection state and returns the result. When the error protection state is entered, this bit is set to 1. Whether the error protection state is entered or not can be confirmed with the FLER bit in FCCS. For conditions to enter the error protection state, see section 21.8.3, Error Protection. | | | | | | 0: Normal operation (FLER = 0) | | | | | | 1: Error protection state, and programming cannot be performed (FLER = 1) | | | | Initial | | | |------|----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 5 | EE | _ | R/W | Erasure Execution Error Detect | | | | | | Returns 1 when the user MAT could not be erased or when the flash memory related register settings are partially changed. If this bit is set to 1, there is a high possibility that the user MAT has been erased partially. In this case, after removing the error factor, erase the user MAT. | | | | | | 0: Erasure has ended normally | | | | | | 1: Erasure has ended abnormally | | 4 | FK | _ | R/W | Flash Key Register Error Detect | | | | | | Checks the FKEY value (H'5A) before erasure starts, and returns the result. | | | | | | 0: FKEY setting is normal (H'5A) | | | | | | 1: FKEY setting is abnormal (value other than H'5A) | | 3 | EB | _ | R/W | Erase Block Select Error Detect | | | | | | Checks whether the specified erase block number is in the block range of the user MAT, and returns the result. | | | | | | 0: Setting of erase block number is normal | | | | | | 1: Setting of erase block number is abnormal | | 2, 1 | _ | _ | _ | Unused | | | | | | These bits return 0. | | 0 | SF | _ | R/W | Success/Fail | | | | | | Indicates the erasure result. | | | | | | 0: Erasure has ended normally (no error) | | | | | | 1: Erasure has ended abnormally (error occurs) | ## (3) Flash Program/Erase Frequency Parameter (FPEFEQ: General Register ER0 of CPU) FPEFEQ sets the operating frequency of the CPU. The operating frequency available in this LSI ranges from $8\,\mathrm{MHz}$ to $50\,\mathrm{MHz}$ . | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|-----|-----|-----|-----|-----|-----|----|----| | Bit Name | _ | | _ | _ | | _ | _ | _ | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | _ | | | | | | | _ | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | F15 | F14 | F13 | F12 | F11 | F10 | F9 | F8 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | | Bit | Bit Name | Initial<br>Value | R/W | Description | |----------|-----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 16 | _ | _ | _ | Unused | | | | | | These bits should be cleared to 0. | | 15 to 0 | F15 to F0 | _ | R/W | Frequency Set | | | | | | These bits set the operating frequency of the CPU. When the PLL multiplication function is used, set the multiplied frequency. The setting value must be calculated as follows: | | | | | | <ol> <li>The operating frequency shown in MHz units must<br/>be rounded in a number of three decimal places and<br/>be shown in a number of two decimal places.</li> </ol> | | | | | | <ol><li>The value multiplied by 100 is converted to the<br/>binary digit and is written to FPEFEQ (general<br/>register ER0).</li></ol> | | | | | | For example, when the operating frequency of the CPU is 35.000 MHz, the value is as follows: | | | | | | <ol> <li>The number of three decimal places of 35.000 is<br/>rounded.</li> </ol> | | | | | | 2. The formula of $35.00 \times 100 = 3500$ is converted to the binary digit and B'0000 1101 1010 1100 (H'0DAC) is set to ER0. | | | | | | | ## (4) Flash Multipurpose Address Area Parameter (FMPAR: General Register ER1 of CPU) FMPAR stores the start address of the programming destination on the user MAT. When an address in an area other than the flash memory is set, or the start address of the programming destination is not aligned with the 128-byte boundary, an error occurs. The error occurrence is indicated by the WA bit in FPFR. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | MOA31 | MOA30 | MOA29 | MOA28 | MOA27 | MOA26 | MOA25 | MOA24 | | ' | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | MOA23 | MOA22 | MOA21 | MOA20 | MOA19 | MOA18 | MOA17 | MOA16 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | MOA15 | MOA14 | MOA13 | MOA12 | MOA11 | MOA10 | MOA9 | MOA8 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | MOA7 | MOA6 | MOA5 | MOA4 | МОАЗ | MOA2 | MOA1 | MOA0 | | Bit | Init<br>Bit Name Val | | Description | |---------|----------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | MOA31 to —<br>MOA0 | R/W | These bits store the start address of the programming destination on the user MAT. Consecutive 128-byte programming is executed starting from the specified start address of the user MAT. Therefore, the specified start address of the programming destination becomes a 128-byte boundary, and MOA6 to MOA0 are always cleared to 0. | # (5) Flash Multipurpose Data Destination Parameter (FMPDR: General Register ER0 of CPU) FMPDR stores the start address in the area which stores the data to be programmed in the user MAT. When the storage destination for the program data is in flash memory, an error occurs. The error occurrence is indicated by the WD bit in FPFR. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | MOD31 | MOD30 | MOD29 | MOD28 | MOD27 | MOD26 | MOD25 | MOD24 | | · | | | | | | | | | | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | MOD23 | MOD22 | MOD21 | MOD20 | MOD19 | MOD18 | MOD17 | MOD16 | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | MOD15 | MOD14 | MOD13 | MOD12 | MOD11 | MOD10 | MOD9 | MOD8 | | | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | MOD7 | MOD6 | MOD5 | MOD4 | MOD3 | MOD2 | MOD1 | MOD0 | | Bit | Initia<br>Bit Name Valu | == | Description | |---------|-------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | MOD31 to —<br>MOD0 | R/W | These bits store the start address of the area which stores the program data for the user MAT. Consecutive 128-byte data is programmed to the user MAT starting from the specified start address. | #### (6) Flash Erase Block Select Parameter (FEBS: General Register ER0 of CPU) #### H8SX/1663 FEBS specifies the erase block number. Settable values range from 0 to 13 (H'0000 to H'000D). A value of 0 corresponds to block EB0 and a value of 13 corresponds to block EB13. An error occurs when a value over the range (from 0 to 13) is set. #### H8SX/1664 FEBS specifies the erase block number. Settable values range from 0 to 15 (H'0000 to H'000F). A value of 0 corresponds to block EB0 and a value of 15 corresponds to block EB15. An error occurs when a value over the range (from 0 to 15) is set. | Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | Bit Name | | | | | | | | | | Initial Value | _ | _ | _ | _ | _ | _ | _ | _ | | R/W | Bit | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | Bit Name | | | | | | | | | | Initial Value | _ | _ | _ | _ | _ | _ | _ | _ | | R/W | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Bit Name | | | | | | | | | | Initial Value | _ | _ | _ | _ | _ | _ | _ | _ | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | | | | | | _ | | | | Initial Value | _ | | | _ | | _ | | _ | | R/W ## 21.6.3 RAM Emulation Register (RAMER) RAMER specifies the user MAT area overlaid with part of the on-chip RAM (H'FFA000 to H'FFAFFF) when performing emulation of programming the user MAT. RAMER should be set in user mode or user program mode. To ensure dependable emulation, the memory MAT to be emulated must not be accessed immediately after changing the RAMER contents. When accessed at such a timing, correct operation is not guaranteed. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|------|------|------|------| | Bit Name | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R | R/W | R/W | R/W | R/W | | | | Initial | | | |--------|----------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 to 4 | _ | 0 | R | Reserved | | | | | | These are read-only bits and cannot be modified. | | 3 | RAMS | 0 | R/W | RAM Select | | | | | | Selects the function which emulates the flash memory using the on-chip RAM. | | | | | | 0: Disables RAM emulation function | | | | | | <ol> <li>Enables RAM emulation function (all blocks of the<br/>user MAT are protected against programming and<br/>erasing)</li> </ol> | | 2 | RAM2 | 0 | R/W | Flash Memory Area Select | | 1 | RAM1 | 0 | R/W | These bits select the user MAT area overlaid with the | | 0 | RAM0 | 0 | R/W | on-chip RAM when RAMS = 1. The following areas correspond to the 4-kbyte erase blocks. | | | | | | 000: H'000000 to H'000FFF (EB0) | | | | | | 001: H'001000 to H'001FFF (EB1) | | | | | | 010: H'002000 to H'002FFF (EB2) | | | | | | 011: H'003000 to H'003FFF (EB3) | | | | | | 100: H'004000 to H'004FFF (EB4) | | | | | | 101: H'005000 to H'005FFF (EB5) | | | | | | 110: H'006000 to H'006FFF (EB6) | | | | | | 111: H'007000 to H'007FFF (EB7) | ## 21.7 On-Board Programming Mode When the mode pins (MD0, MD1, MD2, and MD3) are set to on-board programming mode and the reset start is executed, a transition is made to on-board programming mode in which the on-chip flash memory can be programmed/erased. On-board programming mode has three operating modes: SCI boot mode by PM2 setting, USB boot mode, and user program mode. Table 21.5 shows the pin setting for each operating mode. For details on the state transition of each operating mode for flash memory, see Figure 21.2. **Table 21.5 On-Board Programming Mode Setting** | Mode Setting | <b>EMLE</b> | MD3 | MD2 | MD1 | MD0 | PM2 | |-------------------|-------------|-----|-----|-----|-----|-----| | SCI boot mode | 0 | 0 | 0 | 1 | 0 | 0 | | USB boot mode | _ | | | | | 1 | | User program mode | _ | | 1 | 1 | _ | _ | #### 21.7.1 SCI Boot Mode SCI boot mode executes programming/erasing of the user MAT by means of the control command and program data transmitted from the externally connected host via the on-chip SCI\_4. In SCI boot mode, the tool for transmitting the control command and program data, and the program data must be prepared in the host. The serial communication mode is set to asynchronous mode. The system configuration in SCI boot mode is shown in figure 21.6. Interrupts are ignored in SCI boot mode. Configure the user system so that interrupts do not occur. Figure 21.6 System Configuration in SCI Boot Mode #### (1) Serial Interface Setting by Host The SCI\_4 is set to asynchronous mode, and the serial transmit/receive format is set to 8-bit data, one stop bit, and no parity. When a transition to SCI boot mode is made, the boot program embedded in this LSI is initiated. When the boot program is initiated, this LSI measures the low period of asynchronous serial communication data (H'00) transmitted consecutively by the host, calculates the bit rate, and adjusts the bit rate of the SCI\_4 to match that of the host. When bit rate adjustment is completed, this LSI transmits 1 byte of H'00 to the host as the bit adjustment end sign. When the host receives this bit adjustment end sign normally, it transmits 1 byte of H'55 to this LSI. When reception is not executed normally, initiate boot mode again. The bit rate may not be adjusted within the allowable range depending on the combination of the bit rate of the host and the system clock frequency of this LSI. Therefore, the transfer bit rate of the host and the system clock frequency of this LSI must be as shown in table 21.6. Figure 21.7 Automatic-Bit-Rate Adjustment Operation Table 21.6 System Clock Frequency for Automatic-Bit-Rate Adjustment | Bit Rate of Host | System Clock Frequency of This LSI | |------------------|------------------------------------| | 9,600 bps | 8 to 18 MHz | | 19,200 bps | 8 to 18 MHz | ## (2) State Transition Diagram The state transition after SCI boot mode is initiated is shown in figure 21.8. Figure 21.8 SCI Boot Mode State Transition Diagram - 1. After SCI boot mode is initiated, the bit rate of the SCI\_4 is adjusted with that of the host. - 2. Inquiry information about the size, configuration, start address, and support status of the user MAT is transmitted to the host. - 3. After inquiries have finished, all user MAT are automatically erased. - 4. When the program preparation notice is received, the state of waiting for program data is entered. The start address of the programming destination and program data must be transmitted after the programming command is transmitted. When programming is finished, the start address of the programming destination must be set to H'FFFFFFF and transmitted. Then the state of waiting for program data is returned to the state of waiting for programming/erasing command. When the erasure preparation notice is received, the state of waiting for erase block data is entered. The erase block number must be transmitted after the erasing command is transmitted. When the erasure is finished, the erase block number must be set to H'FF and transmitted. Then the state of waiting for erase block data is returned to the state of waiting for programming/erasing command. Erasure must be executed when the specified block is programmed without a reset start after programming is executed in SCI boot mode. When programming can be executed by only one operation, all blocks are erased before entering the state of waiting for programming/erasing command or another command. Thus, in this case, the erasing operation is not required. The commands other than the programming/erasing command perform sum check, blank check (erasure check), and memory read of the user MAT and acquisition of current status information. Memory read of the user MAT can only read the data programmed after all user MAT has automatically been erased. No other data can be read. #### 21.7.2 USB Boot Mode USB boot mode executes programming/erasing of the user MAT by means of the control command and program data transmitted from the externally connected host via the USB. In USB boot mode, the tool for transmitting the control command and program data, and the program data must be prepared in the host. The system configuration in USB boot mode is shown in figure 21.9. Interrupts are ignored in USB boot mode. Configure the user system so that interrupts do not occur. Figure 21.9 System Configuration in USB Boot Mode ## (1) Features - Bus power mode and self power mode are selectable. - The PM4 pin supports the D+ pull-up control connection. - For enumeration information, refer to table 21.7. **Table 21.7 Enumeration Information** | USB standard | Ver.2.0 (Full speed) | | |---------------------------|-------------------------------------------------|--------| | Transfer mode | Transfer mode Control (in, out), Bulk (in, out) | | | Maximum power consumption | For self power mode (PM3 = 0) | 100 mA | | | For bus power mode (PM3 = 1) | 500 mA | | Endpoint configuration | EP0 Control (in out) 8 bytes | | | | Configuration 1 | | | | InterfaceNumber0 | | | | AlternateSetting0 | | | | EP1 Bulk (out) 64 bytes | | | | EP2 Bulk (in) 64 bytes | | ## (2) State Transition Diagram The state transition after USB boot mode is initiated is shown in figure 21.10. Figure 21.10 USB Boot Mode State Transition Diagram - After a transition to the USB boot mode is made, the boot program embedded in this LSI is initialized. This LSI performs enumeration to the host after the USB boot program is initialized. - 2. Inquiry information about the size, configuration, start address, and support status of the user MAT is transmitted to the host. - 3. After inquiries have finished, all user MAT are automatically erased. - 4. After all user MAT are automatically erased, the state of waiting for programming/erasing command is entered. When the programming command is received, the state shifts to the state of waiting for programming data. The same applies to erasing. In addition to the commands for programming/erasing, there are commands for performing sum check, blank check (erasure check), and memory read of the user MAT, and acquiring the current status information. #### (3) Notes on USB Boot Mode Execution - The clock of 48 MHz needs to be supplied to the USB module. Set the external clock frequency and clock pulse generator so as to supply 48 MHz as the clock for the USB (cku). For details, refer to section 22, Clock Pulse Generator. - Use the PM4 pin for the D+ pull-up control connection. - For the stable supply of the power during the flash memory programming and erasing, the cable should not be connected via the bus powered HUB. - If the bus powered HUB is disconnected during the flash memory programming and erasing, permanent damage to the LSI may result. - If the USB bus in the bus power mode enters the suspend mode, this does not make the transition to the software standby mode in the power-down state. #### 21.7.3 User Program Mode Programming/erasing of the user MAT is executed by downloading an on-chip program. The programming/erasing flow is shown in figure 21.11. Since high voltage is applied to the internal flash memory during programming/erasing, a transition to the reset state or hardware standby mode must not be made during programming/erasing. A transition to the reset state or hardware standby mode during programming/erasing may damage the flash memory. If a reset is input, the reset must be released after the reset input period (period of $\overline{RES} = 0$ ) of at least 100 $\mu s$ . Figure 21.11 Programming/Erasing Flow #### (1) On-Chip RAM Address Map when Programming/Erasing is Executed Parts of the procedure program that is made by the user, like download request, programming/erasing procedure, and decision of the result, must be executed in the on-chip RAM. Since the on-chip program to be downloaded is embedded in the on-chip RAM, make sure the on-chip program and procedure program do not overlap. Figure 21.12 shows the area of the on-chip program to be downloaded. Figure 21.12 RAM Map when Programming/Erasing is Executed ## (2) Programming Procedure in User Program Mode The procedures for download of the on-chip program, initialization, and programming are shown in figure 21.13. Figure 21.13 Programming Procedure in User Program Mode The procedure program must be executed in an area other than the flash memory to be programmed. Setting the SCO bit in FCCS to 1 to request download must be executed in the on-chip RAM. The area that can be executed in the steps of the procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.7.4, On-Chip Program and Storable Area for Program Data. The following description assumes that the area to be programmed on the user MAT is erased and that program data is prepared in the consecutive area. The program data for one programming operation is always 128 bytes. When the program data exceeds 128 bytes, the start address of the programming destination and program data parameters are updated in 128-byte units and programming is repeated. When the program data is less than 128 bytes, invalid data is filled to prepare 128-byte program data. If the invalid data to be added is H'FF, the program processing time can be shortened. - Select the on-chip program to be downloaded and the download destination. When the PPVS bit in FPCS is set to 1, the programming program is selected. Several programming/erasing programs cannot be selected at one time. If several programs are selected, a download error is returned to the SS bit in the DPFR parameter. The on-chip RAM start address of the download destination is specified by FTDAR. - 2. Write H'A5 in FKEY. If H'A5 is not written to FKEY, the SCO bit in FCCS cannot be set to 1 to request download of the on-chip program. - 3. After initializing VBR to H'00000000, set the SCO bit to 1 to execute download. To set the SCO bit to 1, all of the following conditions must be satisfied. - RAM emulation mode has been canceled. - H'A5 is written to FKEY. - Setting the SCO bit is executed in the on-chip RAM. When the SCO bit is set to 1, download is started automatically. Since the SCO bit is cleared to 0 when the procedure program is resumed, the SCO bit cannot be confirmed to be 1 in the procedure program. The download result can be confirmed by the return value of the DPFR parameter. To prevent incorrect decision, before setting the SCO bit to 1, set one byte of the on-chip RAM start address specified by FTDAR, which becomes the DPFR parameter, to a value other than the return value (e.g. H'FF). Since particular processing that is accompanied by bank switching as described below is performed when download is executed, initialize the VBR contents to H'00000000. Dummy read of FCCS must be performed twice immediately after the SCO bit is set to 1. - The user-MAT space is switched to the on-chip program storage area. - After the program to be downloaded and the on-chip RAM start address specified by FTDAR are checked, they are transferred to the on-chip RAM. - FPCS, FECS, and the SCO bit in FCCS are cleared to 0. - The return value is set in the DPFR parameter. - After the on-chip program storage area is returned to the user-MAT space, the procedure program is resumed. After that, VBR can be set again. - The values of general registers of the CPU are held. - During download, no interrupts can be accepted. However, since the interrupt requests are held, when the procedure program is resumed, the interrupts are requested. - To hold a level-detection interrupt request, the interrupt must continue to be input until the download is completed. - Allocate a stack area of 128 bytes at the maximum in the on-chip RAM before setting the SCO bit to 1. - If access to the flash memory is requested by the DMAC or DTC during download, the operation cannot be guaranteed. Make sure that an access request by the DMAC or DTC is not generated. - 4. FKEY is cleared to H'00 for protection. - 5. The download result must be confirmed by the value of the DPFR parameter. Check the value of the DPFR parameter (one byte of start address of the download destination specified by FTDAR). If the value of the DPFR parameter is H'00, download has been performed normally. If the value is not H'00, the source that caused download to fail can be investigated by the description below. - If the value of the DPFR parameter is the same as that before downloading, the setting of the start address of the download destination in FTDAR may be abnormal. In this case, confirm the setting of the TDER bit in FTDAR. - If the value of the DPFR parameter is different from that before downloading, check the SS bit or FK bit in the DPFR parameter to confirm the download program selection and FKEY setting, respectively. - 6. The operating frequency of the CPU is set in the FPEFEQ parameter for initialization. The settable operating frequency of the FPEFEQ parameter ranges from 8 to 50 MHz. When the frequency is set otherwise, an error is returned to the FPFR parameter of the initialization program and initialization is not performed. For details on setting the frequency, see section 21.6.2 (3), Flash Program/Erase Frequency Parameter (FPEFEQ: General Register ER0 of CPU). 7. Initialization is executed. The initialization program is downloaded together with the programming program to the on-chip RAM. The entry point of the initialization program is at the address which is 32 bytes after #DLTOP (start address of the download destination specified by FTDAR). Call the subroutine to execute initialization by using the following steps. ``` MOV.L #DLTOP+32,ER2 ; Set entry address to ER2 JSR @ER2 ; Call initialization routine NOP ``` - The general registers other than ER0 or ER1 are held in the initialization program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the initialization program, a stack area of 128 bytes at the maximum must be allocated in RAM. - Interrupts can be accepted during execution of the initialization program. Make sure the program storage area and stack area in the on-chip RAM and register values are not overwritten. - 8. The return value in the initialization program, the FPFR parameter is determined. - 9. All interrupts and the use of a bus master other than the CPU are disabled during programming/erasing. The specified voltage is applied for the specified time when programming or erasing. If interrupts occur or the bus mastership is moved to other than the CPU during programming/erasing, causing a voltage exceeding the specifications to be applied, the flash memory may be damaged. Therefore, interrupts are disabled by setting bit 7 (I bit) in the condition code register (CCR) to B'1 in interrupt control mode 0 and by setting bits 2 to 0 (I2 to I0 bits) in the extend register (EXR) to B'111 in interrupt control mode 2. Accordingly, interrupts other than NMI are held and not executed. Configure the user system so that NMI interrupts do not occur. The interrupts that are held must be executed after all programming completes. When the bus mastership is moved to other than the CPU, such as to the DMAC or DTC, the error protection state is entered. Therefore, make sure the DMAC does not acquire the bus. - 10. FKEY must be set to H'5A and the user MAT must be prepared for programming. - 11. The parameters required for programming are set. The start address of the programming destination on the user MAT (FMPAR parameter) is set in general register ER1. The start address of the program data storage area (FMPDR parameter) is set in general register ER0. - Example of FMPAR parameter setting: When an address other than one in the user MAT area is specified for the start address of the programming destination, even if the programming program is executed, programming is not executed and an error is returned to the FPFR parameter. Since the program data for one programming operation is 128 bytes, the lower eight bits of the address must be H'00 or H'80 to be aligned with the 128-byte boundary. - Example of FMPDR parameter setting: When the storage destination for the program data is flash memory, even if the programming routine is executed, programming is not executed and an error is returned to the FPFR parameter. In this case, the program data must be transferred to the on-chip RAM and then programming must be executed. - 12. Programming is executed. The entry point of the programming program is at the address which is 16 bytes after #DLTOP (start address of the download destination specified by FTDAR). Call the subroutine to execute programming by using the following steps. ``` MOV.L #DLTOP+16,ER2 ; Set entry address to ER2 JSR @ER2 ; Call programming routine NOP ``` - The general registers other than ER0 or ER1 are held in the programming program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the programming program, a stack area of 128 bytes at the maximum must be allocated in RAM. - 13. The return value in the programming program, the FPFR parameter is determined. - 14. Determine whether programming of the necessary data has finished. If more than 128 bytes of data are to be programmed, update the FMPAR and FMPDR parameters in 128-byte units, and repeat steps 11 to 14. Increment the programming destination address by 128 bytes and update the programming data pointer correctly. If an address which has already been programmed is written to again, not only will a programming error occur, but also flash memory will be damaged. - 15. After programming finishes, clear FKEY and specify software protection. If this LSI is restarted by a reset immediately after programming has finished, secure the reset input period (period of $\overline{\text{RES}} = 0$ ) of at least 100 $\mu$ s. RFJ09B0294-0100 ## (3) Erasing Procedure in User Program Mode The procedures for download of the on-chip program, initialization, and erasing are shown in figure 21.14. Figure 21.14 Erasing Procedure in User Program Mode The procedure program must be executed in an area other than the user MAT to be erased. Setting the SCO bit in FCCS to 1 to request download must be executed in the on-chip RAM. The area that can be executed in the steps of the procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.7.4, On-Chip Program and Storable Area for Program Data. For the downloaded on-chip program area, see figure 21.12. One erasure processing erases one block. For details on block divisions, refer to figures 21.3 and 21.4. To erase two or more blocks, update the erase block number and repeat the erasing processing for each block. - Select the on-chip program to be downloaded and the download destination. When the PPVS bit in FPCS is set to 1, the programming program is selected. Several programming/erasing programs cannot be selected at one time. If several programs are selected, a download error is returned to the SS bit in the DPFR parameter. The on-chip RAM start address of the download destination is specified by FTDAR. - For the procedures to be carried out after setting FKEY, see section 21.7.3 (2), Programming Procedure in User Program Mode. - 2. Set the FEBS parameter necessary for erasure. Set the erase block number (FEBS parameter) of the user MAT in general register ER0. If a value other than an erase block number of the user MAT is set, no block is erased even though the erasing program is executed, and an error is returned to the FPFR parameter. - 3. Erasure is executed. Similar to as in programming, the entry point of the erasing program is at the address which is 16 bytes after #DLTOP (start address of the download destination specified by FTDAR). Call the subroutine to execute erasure by using the following steps. ``` MOV.L #DLTOP+16, ER2 ; Set entry address to ER2 JSR @ER2 ; Call erasing routine NOP ``` - The general registers other than ER0 or ER1 are held in the erasing program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the erasing program, a stack area of 128 bytes at the maximum must be allocated in RAM. - 4. The return value in the erasing program, the FPFR parameter is determined. - 5. Determine whether erasure of the necessary blocks has finished. If more than one block is to be erased, update the FEBS parameter and repeat steps 2 to 5. - 6. After erasure completes, clear FKEY and specify software protection. If this LSI is restarted by a power-on reset immediately after erasure has finished, secure the reset input period (period of $\overline{\text{RES}} = 0$ ) of at least 100 $\mu$ s. ### (4) Procedure of Erasing, Programming, and RAM Emulation in User Program Mode By changing the on-chip RAM start address of the download destination in FTDAR, the erasing program and programming program can be downloaded to separate on-chip RAM areas. Figure 21.15 shows a repeating procedure of erasing, programming, and RAM emulation. Figure 21.15 Repeating Procedure of Erasing, Programming, and RAM Emulation in User Program Mode In Figure 21.15, since RAM emulation is performed, the erasing/programming program is downloaded to avoid the 4-kbyte on-chip RAM area (H'FFA000 to H'FFAFFF). Download and initialization are performed only once at the beginning. Note the following when executing the procedure program. Be careful not to overwrite data in the on-chip RAM with overlay settings. In addition to the programming program area, erasing program area, and RAM emulation area, areas for the procedure programs, work area, and stack area are reserved in the on-chip RAM. Do not make settings that will overwrite data in these areas. Be sure to initialize both the programming program and erasing program. When the FPEFEO parameter is initialized, also initialize both the erasing program and programming program. Initialization must be executed for both entry addresses: #DLTOP (start address of download destination for erasing program) + 32 bytes, and #DLTOP (start address of download destination for programming program) + 32 bytes. #### 21.7.4 On-Chip Program and Storable Area for Program Data In the descriptions in this manual, the on-chip programs and program data storage areas are assumed to be in the on-chip RAM. However, they can be executed from part of the flash memory which is not to be programmed or erased as long as the following conditions are satisfied. - The on-chip program is downloaded to and executed in the on-chip RAM specified by FTDAR. Therefore, this on-chip RAM area is not available for use. - Since the on-chip program uses a stack area, allocate 128 bytes at the maximum as a stack area. - Download requested by setting the SCO bit in FCCS to 1 should be executed from the on-chip RAM because it will require switching of the memory MATs. - In an operating mode in which the external address space is not accessible, such as single-chip mode, the required procedure programs, NMI handling vector table, and NMI handling routine should be transferred to the on-chip RAM before programming/erasing starts (download result is determined). - The flash memory is not accessible during programming/erasing. Programming/erasing is executed by the program downloaded to the on-chip RAM. Therefore, the procedure program that initiates operation, the NMI handling vector table, and the NMI handling routine should be stored in the on-chip RAM other than the flash memory. - After programming/erasing starts, access to the flash memory should be inhibited until FKEY is cleared. The reset input state (period of $\overline{RES} = 0$ ) must be set to at least 100 µs when the operating mode is changed and the reset start executed on completion of programming/erasing. Transitions to the reset state are inhibited during programming/erasing. When the reset signal is input, a reset input state (period of $\overline{RES} = 0$ ) of at least 100 µs is needed before the reset signal is released. - When the program data storage area is within the flash memory area, an error will occur even when the data stored is normal program data. Therefore, the data should be transferred to the on-chip RAM to place the address that the FMPDR parameter indicates in an area other than the flash memory. In consideration of these conditions, the areas in which the program data can be stored and executed are determined by the combination of the processing contents, operating mode, and bank structure of the memory MATs, as shown in tables 21.8 to 21.10. Table 21.8 Executable Memory MAT | | Operating Mode | |----------------------------|-------------------| | <b>Processing Contents</b> | User Program Mode | | Programming | See Table 21.9 | | Erasing | See Table 21.10 | Table 21.9 Usable Area for Programming in User Program Mode | | Storable/Exe | Storable/Executable Area | | Selected MAT | | | |----------------------------------------------------------|--------------|--------------------------|----------|------------------------------------|--|--| | Item | On-Chip RAM | User MAT | User MAT | Embedded<br>Program<br>Storage MAT | | | | Storage area for program data | 0 | ×* | _ | | | | | Operation for selecting on-chip program to be downloaded | 0 | 0 | 0 | | | | | Operation for writing H'A5 to FKEY | 0 | 0 | 0 | | | | | Execution of writing 1 to SCO bit in FCCS (download) | 0 | × | | 0 | | | | Operation for clearing FKEY | 0 | 0 | 0 | | | | | Decision of download result | 0 | 0 | 0 | | | | | Operation for download error | 0 | 0 | 0 | | | | | Operation for setting initialization parameter | 0 | 0 | 0 | | | | | Execution of initialization | 0 | × | 0 | | | | | Decision of initialization result | 0 | 0 | 0 | | | | | Operation for initialization error | 0 | 0 | 0 | | | | | NMI handling routine | 0 | × | 0 | | | | | Operation for disabling interrupts | 0 | 0 | 0 | | | | | Operation for writing H'5A to FKEY | 0 | 0 | 0 | | | | | Operation for setting programming parameter | 0 | × | 0 | | | | | Execution of programming | 0 | × | 0 | | | | | Decision of programming result | 0 | × | 0 | | | | | Operation for programming error | 0 | × | 0 | | | | | Operation for clearing FKEY | 0 | × | 0 | | | | Note: \* Transferring the program data to the on-chip RAM beforehand enables this area to be used. Table 21.10 Usable Area for Erasure in User Program Mode | | Storable/Executable Area | | Sele | Selected MAT | | | |----------------------------------------------------------|--------------------------|----------|----------|------------------------------------|--|--| | Item | On-Chip RAM | User MAT | User MAT | Embedded<br>Program<br>Storage MAT | | | | Operation for selecting on-chip program to be downloaded | 0 | 0 | 0 | | | | | Operation for writing H'A5 to FKEY | 0 | 0 | 0 | | | | | Execution of writing 1 to SCO bit in FCCS (download) | 0 | × | | 0 | | | | Operation for clearing FKEY | 0 | 0 | 0 | | | | | Decision of download result | 0 | 0 | 0 | | | | | Operation for download error | 0 | 0 | 0 | | | | | Operation for setting initialization parameter | 0 | 0 | 0 | | | | | Execution of initialization | 0 | × | 0 | | | | | Decision of initialization result | 0 | 0 | 0 | | | | | Operation for initialization error | 0 | 0 | 0 | | | | | NMI handling routine | 0 | × | 0 | | | | | Operation for disabling interrupts | 0 | 0 | 0 | | | | | Operation for writing H'5A to FKEY | 0 | 0 | 0 | | | | | Operation for setting erasure parameter | 0 | × | 0 | | | | | Execution of erasure | 0 | × | 0 | | | | | Decision of erasure result | 0 | × | 0 | | | | | Operation for erasure error | 0 | × | 0 | | | | | Operation for clearing FKEY | 0 | × | 0 | | | | ### 21.8 Protection There are three types of protection against the flash memory programming/erasing: hardware protection, software protection, and error protection. ### 21.8.1 Hardware Protection Programming and erasure of the flash memory is forcibly disabled or suspended by hardware protection. In this state, download of an on-chip program and initialization are possible. However, programming or erasure of the user MAT cannot be performed even if the programming/erasing program is initiated, and the error in programming/erasing is indicated by the FPFR parameter. **Table 21.11 Hardware Protection** | | | Function | to be Protected | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------| | Item | Description | Download | Programming/<br>Erasing | | Reset protection | The programming/erasing interface<br>registers are initialized in the reset<br>state (including a reset by the WDT)<br>and the programming/erasing<br>protection state is entered. | 0 | 0 | | | The reset state will not be entered by a reset using the RES pin unless the RES pin is held low until oscillation has settled after a power is initially supplied. In the case of a reset during operation, hold the RES pin low for the RES pulse width given in the AC characteristics. If a reset is input during programming or erasure, data in the flash memory is not guaranteed. In this case, execute erasure and then execute programming again. | I | | #### 21.8.2 Software Protection The software protection protects the flash memory against programming/erasing by disabling download of the programming/erasing program, using the key code, and by the RAMER setting. **Table 21.12 Software Protection** | | | Function to be Protected | | | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|--| | Item | Description | Download | Programming/<br>Erasing | | | Protection<br>by SCO bit | The programming/erasing protection state is entered when the SCO bit in FCCS is cleared to 0 to disable download of the programming/erasing programs. | 0 | 0 | | | Protection<br>by FKEY | The programming/erasing protection state is entered because download and programming/erasing are disabled unless the required key code is written in FKEY. | 0 | 0 | | | Emulation protection | The programming/erasing protection state is entered when the RAMS bit in the RAM emulation register (RAMER) is set to 1. | 0 | 0 | | #### 21.8.3 Error Protection Error protection is a mechanism for aborting programming or erasure when a CPU runaway occurs or operations not according to the programming/erasing procedures are detected during programming/erasing of the flash memory. Aborting programming or erasure in such cases prevents damage to the flash memory due to excessive programming or erasing. If an error occurs during programming/erasing of the flash memory, the FLER bit in FCCS is set to 1 and the error protection state is entered. - When an interrupt request, such as NMI, occurs during programming/erasing. - When the flash memory is read from during programming/erasing (including a vector read or an instruction fetch). - When a SLEEP instruction is executed (including software-standby mode) during programming/erasing. - When a bus master other than the CPU, such as the DMAC and DTC, obtains bus mastership during programming/erasing. Error protection is canceled by a reset. Note that the reset should be released after the reset input period of at least 100µs has passed. Since high voltages are applied during programming/erasing of the flash memory, some voltage may remain after the error protection state has been entered. For this reason, it is necessary to reduce the risk of damaging the flash memory by extending the reset input period so that the charge is released. The state-transition diagram in figure 21.16 shows transitions to and from the error protection state. Figure 21.16 Transitions to Error Protection State ### 21.9 Flash Memory Emulation Using RAM For realtime emulation of the data written to the flash memory using the on-chip RAM, the on-chip RAM area can be overlaid with several flash memory blocks (user MAT) using the RAM emulation register (RAMER). The overlaid area can be accessed from both the user MAT area specified by RAMER and the overlaid RAM area. The emulation can be performed in user mode and user program mode. Figure 21.17 shows an example of emulating realtime programming of the user MAT. Figure 21.17 RAM Emulation Flow Figure 21.18 shows an example of overlaying flash memory block area EB0. Figure 21.18 Address Map of Overlaid RAM Area (H8SX/1663) The flash memory area that can be emulated is the one area selected by bits RAM2 to RAM0 in RAMER from among the eight blocks, EB0 to EB7, of the user MAT. To overlay a part of the on-chip RAM with block EB0 for realtime emulation, set the RAMS bit in RAMER to 1 and bits RAM2 to RAM0 to B'000. For programming/erasing the user MAT, the procedure programs including a download program of the on-chip program must be executed. At this time, the download area should be specified so that the overlaid RAM area is not overwritten by downloading the on-chip program. Since the area in which the tuned data is stored is overlaid with the download area when FTDAR = H'01, the tuned data must be saved in an unused area beforehand. Figure 21.19 shows an example of the procedure to program the tuned data in block EB0 of the user MAT. Figure 21.19 Programming Tuned Data (H8SX/1663) - After tuning program data is completed, clear the RAMS bit in RAMER to 0 to cancel the overlaid RAM. - 2. Transfer the user-created procedure program to the on-chip RAM. - 3. Start the procedure program and download the on-chip program to the on-chip RAM. The start address of the download destination should be specified by FTDAR so that the tuned data area does not overlay the download area. - 4. When block EB0 of the user MAT has not been erased, the programming program must be downloaded after block EB0 is erased. Specify the tuned data saved in the FMPAR and FMPDR parameters and then execute programming. Note: Setting the RAMS bit to 1 makes all the blocks of the user MAT enter the programming/erasing protection state (emulation protection state) regardless of the setting of the RAM2 to RAM0 bits. Under this condition, the on-chip program cannot be downloaded. When data is to be actually programmed and erased, clear the RAMS bit to 0. ### 21.10 Programmer Mode Along with its on-board programming mode, this LSI also has a programmer mode as a further mode for the writing and erasing of programs and data. In programmer mode, a general-purpose PROM programmer that supports the device types shown in table 21.13 can be used to write programs to the on-chip ROM without any limitation. Table 21.13 Device Types Supported in Programmer Mode | Target Memory<br>MAT | Product<br>Classification | ROM Size | Device Type | |----------------------|---------------------------|------------|-------------| | User MAT | H8SX/1663 | 384 kbytes | FZTAT512V3A | | | H8SX/1664 | 512 kbytes | _ | # 21.11 Standard Serial Communication Interface Specifications for Boot Mode The boot program initiated in boot mode performs serial communication using the host and onchip SCI 4. The serial communication interface specifications are shown below. The boot program has three states. ### 1. Bit-rate-adjustment state In this state, the boot program adjusts the bit rate to achieve serial communication with the host. Initiating boot mode enables starting of the boot program and entry to the bit-rate-adjustment state. The program receives the command from the host to adjust the bit rate. After adjusting the bit rate, the program enters the inquiry/selection state. ### 2. Inquiry/selection state In this state, the boot program responds to inquiry commands from the host. The device name, clock mode, and bit rate are selected. After selection of these settings, the program is made to enter the programming/erasing state by the command for a transition to the programming/erasing state. The program transfers the libraries required for erasure to the on-chip RAM and erases the user MATs before the transition. ### 3. Programming/erasing state Programming and erasure by the boot program take place in this state. The boot program is made to transfer the programming/erasing programs to the on-chip RAM by commands from the host. Sum checks and blank checks are executed by sending these commands from the host. These boot program states are shown in figure 21.20. Figure 21.20 Boot Program States ### (1) Bit-Rate-Adjustment State The bit rate is calculated by measuring the period of transfer of a low-level byte (H'00) from the host. The bit rate can be changed by the command for a new bit rate selection. After the bit rate has been adjusted, the boot program enters the inquiry and selection state. The bit-rate-adjustment sequence is shown in figure 21.21. Figure 21.21 Bit-Rate-Adjustment Sequence ### (2) Communications Protocol After adjustment of the bit rate, the protocol for serial communications between the host and the boot program is as shown below. - 1. One-byte commands and one-byte responses - These one-byte commands and one-byte responses consist of the inquiries and the ACK for successful completion. - 2. n-byte commands or n-byte responses - These commands and responses are comprised of n bytes of data. These are selections and responses to inquiries. - The program data size is not included under this heading because it is determined in another command. - 3. Error response - The error response is a response to inquiries. It consists of an error response and an error code and comes two bytes. - 4. Programming of 128 bytes - The size is not specified in commands. The size of n is indicated in response to the programming unit inquiry. ### 5. Memory read response This response consists of four bytes of data. Figure 21.22 Communication Protocol Format - Command (one byte): Commands including inquiries, selection, programming, erasing, and checking - Response (one byte): Response to an inquiry - Size (one byte): The amount of data for transmission excluding the command, amount of data, and checksum - Checksum (one byte): The checksum is calculated so that the total of all values from the command byte to the SUM byte becomes H'00. - Data (n bytes): Detailed data of a command or response - Error response (one byte): Error response to a command - Error code (one byte): Type of the error - Address (four bytes): Address for programming - Data (n bytes): Data to be programmed (the size is indicated in the response to the programming unit inquiry.) - Size (four bytes): Four-byte response to a memory read ### (3) Inquiry and Selection States The boot program returns information from the flash memory in response to the host's inquiry commands and sets the device code, clock mode, and bit rate in response to the host's selection command. Table 21.14 lists the inquiry and selection commands. **Table 21.14 Inquiry and Selection Commands** | Command | Command Name | Description | |---------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | H'20 | Supported device inquiry | Inquiry regarding device codes | | H'10 | Device selection | Selection of device code | | H'21 | Clock mode inquiry | Inquiry regarding numbers of clock modes and values of each mode | | H'11 | Clock mode selection | Indication of the selected clock mode | | H'22 | Multiplication ratio inquiry | Inquiry regarding the number of frequency-<br>multiplied clock types, the number of multiplication<br>ratios, and the values of each multiple | | H'23 | Operating clock frequency inquiry | Inquiry regarding the maximum and minimum values of the main clock and peripheral clocks | | H'25 | User MAT information inquiry | Inquiry regarding the a number of user MATs and the start and last addresses of each MAT | | H'26 | Block for erasing information<br>Inquiry | Inquiry regarding the number of blocks and the start and last addresses of each block | | H'27 | Programming unit inquiry | Inquiry regarding the unit of program data | | H'3F | New bit rate selection | Selection of new bit rate | | H'40 | Transition to programming/erasing state | Erasing of user MAT, and entry to programming/ erasing state | | H'4F | Boot program status inquiry | Inquiry into the operated status of the boot program | The selection commands, which are device selection (H'10), clock mode selection (H'11), and new bit rate selection (H'3F), should be sent from the host in that order. When two or more selection commands are sent at once, the last command will be valid. All of these commands, except for the boot program status inquiry command (H'4F), will be valid until the boot program receives the programming/erasing transition (H'40). The host can choose the needed commands and make inquiries while the above commands are being transmitted. H'4F is valid even after the boot program has received H'40. ### (a) Supported Device Inquiry The boot program will return the device codes of supported devices and the product code in response to the supported device inquiry. Command H'20 • Command, H'20, (one byte): Inquiry regarding supported devices | Response | | |----------|--| | | | | H'30 | Size | Number of devices | | |----------------------|-------|-------------------|--------------| | Number of characters | Devic | e code | Product name | | | | | | | SUM | | | | - Response, H'30, (one byte): Response to the supported device inquiry - Size (one byte): Number of bytes to be transmitted, excluding the command, size, and checksum, that is, the amount of data contributes by the number of devices, characters, device codes and product names - Number of devices (one byte): The number of device types supported by the boot program - Number of characters (one byte): The number of characters in the device codes and boot program's name - Device code (four bytes): ASCII code of the supporting product - Product name (n bytes): Type name of the boot program in ASCII-coded characters - SUM (one byte): Checksum The checksum is calculated so that the total number of all values from the command byte to the SUM byte becomes H'00. ### (b) Device Selection The boot program will set the supported device to the specified device code. The program will return the selected device code in response to the inquiry after this setting has been made. Command H'10 Size Device code SUM - Command, H'10, (one byte): Device selection - Size (one byte): Amount of device-code data This is fixed at 4 - Device code (four bytes): Device code (ASCII code) returned in response to the supported device inquiry - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to the device selection command ACK will be returned when the device code matches. Error response H'90 ERROR • Error response, H'90, (one byte): Error response to the device selection command ERROR : (one byte): Error code H'11: Sum check error H'21: Device code error, that is, the device code does not match ### (c) Clock Mode Inquiry The boot program will return the supported clock modes in response to the clock mode inquiry. Command H'21 • Command, H'21, (one byte): Inquiry regarding clock mode Response H'31 Size Mode ... SUM - Response, H'31, (one byte): Response to the clock-mode inquiry - Size (one byte): Amount of data that represents the modes - Mode (one byte): Values of the supported clock modes (i.e. H'01 means clock mode 1.) - SUM (one byte): Checksum ### (d) Clock Mode Selection The boot program will set the specified clock mode. The program will return the selected clock-mode information after this setting has been made. The clock-mode selection command should be sent after the device-selection commands. | Command | H'11 | Size | Mode | SUM | |---------|------|------|------|-----| - Command, H'11, (one byte): Selection of clock mode - Size (one byte): Amount of data that represents the modes - Mode (one byte): A clock mode returned in reply to the supported clock mode inquiry. - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to the clock mode selection command ACK will be returned when the clock mode matches. Error Response H'91 ERROR - Error response, H'91, (one byte): Error response to the clock mode selection command - ERROR : (one byte): Error code H'11: Checksum error H'22: Clock mode error, that is, the clock mode does not match. Even if the clock mode numbers are H'00 and H'01 by a clock mode inquiry, the clock mode must be selected using these respective values. ### (e) Multiplication Ratio Inquiry The boot program will return the supported multiplication and division ratios. Command H'22 • Command, H'22, (one byte): Inquiry regarding multiplication ratio Response | H'32 | Size | Number of types | | | | |---------------------------------|---------------------------|-----------------|--|--|--| | Number of multiplication ratios | Multiplica-<br>tion ratio | | | | | | | | | | | | | SUM | | | | | | - Response, H'32, (one byte): Response to the multiplication ratio inquiry - Size (one byte): The amount of data that represents the number of clock sources and multiplication ratios and the multiplication ratios - Number of types (one byte): The number of supported multiplied clock types (e.g. when there are two multiplied clock types, which are the main and peripheral clocks, the number of types will be H'02.) - Number of multiplication ratios (one byte): The number of multiplication ratios for each type (e.g. the number of multiplication ratios to which the main clock can be set and the peripheral clock can be set.) - Multiplication ratio (one byte) - Multiplication ratio: The value of the multiplication ratio (e.g. when the clock-frequency multiplier is four, the value of multiplication ratio will be H'04.) - Division ratio: The inverse of the division ratio, i.e. a negative number (e.g. when the clock is divided by two, the value of division ratio will be H'FE. H'FE = D'-2) - The number of multiplication ratios returned is the same as the number of multiplication ratios and as many groups of data are returned as there are types. - SUM (one byte): Checksum ### (f) Operating Clock Frequency Inquiry The boot program will return the number of operating clock frequencies, and the maximum and minimum values. # Command H'23 • Command, H'23, (one byte): Inquiry regarding operating clock frequencies ### Response | H'33 | Size | Number of operating clock frequencies | | |--------------------------------------------|------|---------------------------------------|----------| | Minimum value of operating clock frequency | | Maximum value of operation frequency | ng clock | | | | | | | SUM | | | | - Response, H'33, (one byte): Response to operating clock frequency inquiry - Size (one byte): The number of bytes that represents the minimum values, maximum values, and the number of frequencies. - Number of operating clock frequencies (one byte): The number of supported operating clock frequency types - (e.g. when there are two operating clock frequency types, which are the main and peripheral clocks, the number of types will be H'02.) - Minimum value of operating clock frequency (two bytes): The minimum value of the multiplied or divided clock frequency. - The minimum and maximum values of the operating clock frequency represent the values in MHz, valid to the hundredths place of MHz, and multiplied by 100. (e.g. when the value is 17.00 MHz, it will be 2000, which is H'07D0.) - Maximum value (two bytes): Maximum value among the multiplied or divided clock frequencies. - There are as many pairs of minimum and maximum values as there are operating clock frequencies. - SUM (one byte): Checksum ### (g) User MAT Information Inquiry The boot program will return the number of user MATs and their addresses. Command H'25 • Command, H'25, (one byte): Inquiry regarding user MAT information | Response | H'35 | Size | Number of areas | | |----------|----------|----------|-----------------|-------------------| | | Start ac | dress ar | ea | Last address area | | | ••• | | | | SUM - Response, H'35, (one byte): Response to the user MAT information inquiry - Size (one byte): The number of bytes that represents the number of areas, area-start address and area-last address - Number of areas (one byte): The number of consecutive user MAT areas When the user MAT areas are consecutive, the number of areas is H'01. - Area-start address (four bytes): Start address of the area - Area-last address (four bytes): Last address of the area There are as many groups of data representing the start and last addresses as there are areas. - SUM (one byte): Checksum ### (h) Erased Block Information Inquiry The boot program will return the number of erased blocks and their addresses. Command H'26 • Command, H'26, (two bytes): Inquiry regarding erased block information | Response | H'36 | Size | Number of blocks | | | |----------|--------|---------------------|------------------|--|--------------------| | | Blocks | Block start address | | | Block last address | | | ••• | | | | | | | SUM | | | | | - Response, H'36, (one byte): Response to the number of erased blocks and addresses - Size (three bytes): The number of bytes that represents the number of blocks, block-start addresses, and block-last addresses. - Number of blocks (one byte): The number of erased blocks - Block start address (four bytes): Start address of a block - Block last Address (four bytes): Last address of a block There are as many groups of data representing the start and last addresses as there are areas. - SUM (one byte): Checksum ### (i) Programming Unit Inquiry The boot program will return the programming unit used to program data. Command H'27 • Command, H'27, (one byte): Inquiry regarding programming unit | Response | H'37 | Size | Programming unit | SUM | |----------|------|------|------------------|-----| - Response, H'37, (one byte): Response to programming unit inquiry - Size (one byte): The number of bytes that indicate the programming unit, which is fixed to 2 - Programming unit (two bytes): A unit for programming This is the unit for reception of programming. - SUM (one byte): Checksum ### (i) New Bit-Rate Selection The boot program will set a new bit rate and return the new bit rate. This selection should be sent after sending the clock mode selection command. | Command | H'3F | Size | Bit rate | Input frequency | |---------|---------------------------------|------------------------|------------------------|-----------------| | | Number of multiplication ratios | Multiplication ratio 1 | Multiplication ratio 2 | | | | SUM | | | | - Command, H'3F, (one byte): Selection of new bit rate - Size (one byte): The number of bytes that represents the bit rate, input frequency, number of multiplication ratios, and multiplication ratio - Bit rate (two bytes): New bit rate One hundredth of the value (e.g. when the value is 19200 bps, it will be 192, which is H'00C0.) - Input frequency (two bytes): Frequency of the clock input to the boot program This is valid to the hundredths place and represents the value in MHz multiplied by 100. (E.g. when the value is 20.00 MHz, it will be 2000, which is H'07D0.) - Number of multiplication ratios (one byte): The number of multiplication ratios to which the device can be set. - Multiplication ratio 1 (one byte): The value of multiplication or division ratios for the main operating frequency - Multiplication ratio (one byte): The value of the multiplication ratio (e.g. when the clock frequency is multiplied by four, the multiplication ratio will be H'04.) - Division ratio: The inverse of the division ratio, as a negative number (e.g. when the clock frequency is divided by two, the value of division ratio will be H'FE. H'FE = D'-2) - Multiplication ratio 2 (one byte): The value of multiplication or division ratios for the peripheral frequency - Multiplication ratio (one byte): The value of the multiplication ratio (e.g. when the clock frequency is multiplied by four, the multiplication ratio will be H'04.) - (Division ratio: The inverse of the division ratio, as a negative number (E.g. when the clock is divided by two, the value of division ratio will be H'FE. H'FE = D'-2) - SUM (one byte): Checksum # Response H'06 • Response, H'06, (one byte): Response to selection of a new bit rate When it is possible to set the bit rate, the response will be ACK. # Error Response H'BF ERROR - Error response, H'BF, (one byte): Error response to selection of new bit rate - ERROR: (one byte): Error code - H'11: Sum checking error - H'24: Bit-rate selection error - The rate is not available. - H'25: Error in input frequency - This input frequency is not within the specified range. - H'26: Multiplication-ratio error - The ratio does not match an available ratio. - H'27: Operating frequency error - The frequency is not within the specified range. ### (4) Receive Data Check The methods for checking of receive data are listed below. ### 1. Input frequency The received value of the input frequency is checked to ensure that it is within the range of minimum to maximum frequencies which matches the clock modes of the specified device. When the value is out of this range, an input-frequency error is generated. ### 2. Multiplication ratio The received value of the multiplication ratio or division ratio is checked to ensure that it matches the clock modes of the specified device. When the value is out of this range, an input-frequency error is generated. ### 3. Operating frequency error Operating frequency is calculated from the received value of the input frequency and the multiplication or division ratio. The input frequency is input to the LSI and the LSI is operated at the operating frequency. The expression is given below. Operating frequency = Input frequency × Multiplication ratio, or Operating frequency = Input frequency ÷ Division ratio The calculated operating frequency should be checked to ensure that it is within the range of minimum to maximum frequencies which are available with the clock modes of the specified device. When it is out of this range, an operating frequency error is generated. #### 4. Bit rate To facilitate error checking, the value (n) of clock select (CKS) in the serial mode register (SMR), and the value (N) in the bit rate register (BRR), which are found from the peripheral operating clock frequency ( $\phi$ ) and bit rate (B), are used to calculate the error rate to ensure that it is less than 4%. If the error is more than 4%, a bit rate error is generated. The error is calculated using the following expression: Error (%) = $$\{ [\frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{(2 \times n - 1)}}] - 1 \} \times 100$$ When the new bit rate is selectable, the rate will be set in the register after sending ACK in response. The host will send an ACK with the new bit rate for confirmation and the boot program will response with that rate. Confirmation H'06 • Confirmation, H'06, (one byte): Confirmation of a new bit rate Response H'06 • Response, H'06, (one byte): Response to confirmation of a new bit rate The sequence of new bit-rate selection is shown in figure 21.23. Figure 21.23 New Bit-Rate Selection Sequence ### (5) Transition to Programming/Erasing State The boot program will transfer the erasing program and erase the user MATs. On completion of this erasure, ACK will be returned and the program will enter the programming/erasing state. The host should select the device code, clock mode, and new bit rate with device selection, clock-mode selection, and new bit-rate selection commands, and then send the command for the transition to programming/erasing state. These procedures should be carried out before sending of the programming selection command or program data. Command H'40 • Command, H'40, (one byte): Transition to programming/erasing state Response H'06 • Response, H'06, (one byte): Response to transition to programming/erasing state The boot program will send ACK when the user MATs have been erased by the transferred erasing program. Error Response H'C0 H'51 • Error code, H'51, (one byte): Erasing error An error occurred and erasure was not completed. ### (6) Command Error A command error will occur when a command is undefined, the order of commands is incorrect, or a command is unacceptable. Issuing a clock-mode selection command before a device selection or an inquiry command after the transition to programming/erasing state command, are examples. Error Response H'80 H'xx - Error response, H'80, (one byte): Command error - Command, H'xx, (one byte): Received command ### (7) Command Order The order for commands in the inquiry selection state is shown below. - 1. A supported device inquiry (H'20) should be made to inquire about the supported devices. - 2. The device should be selected from among those described by the returned information and set with a device-selection (H'10) command. - 3. A clock-mode inquiry (H'21) should be made to inquire about the supported clock modes. - 4. The clock mode should be selected from among those described by the returned information and set. - 5. After selection of the device and clock mode, inquiries for other required information should be made, such as the multiplication-ratio inquiry (H'22) or operating frequency inquiry (H'23), which are needed for a new bit-rate selection. - 6. A new bit rate should be selected with the new bit-rate selection (H'3F) command, according to the returned information on multiplication ratios and operating frequencies. - 7. After selection of the device and clock mode, the information of the user MAT should be made to inquire about the user MATs information inquiry (H'25), erased block information inquiry (H'26), and programming unit inquiry (H'27). - 8. After making inquiries and selecting a new bit rate, issue the transition to programming/erasing state command (H'40). The boot program will then enter the programming/erasing state. ### (8) Programming/Erasing State A programming selection command makes the boot program select the programming method, a 128-byte programming command makes it program the memory with data, and an erasing selection command and block erasing command make it erase the block. Table 21.15 lists the programming/erasing commands. **Table 21.15 Programming/Erasing Commands** | Command | Command Name | Description | |---------|--------------------------------|--------------------------------------------| | H'43 | User MAT programming selection | Transfers the user MAT programming program | | H'50 | 128-byte programming | Programs 128 bytes of data | | H'48 | Erasing selection | Transfers the erasing program | | H'58 | Block erasing | Erases a block of data | | H'52 | Memory read | Reads the contents of memory | | H'4B | User MAT sum check | Checks the checksum of the user MAT | | H'4D | User MAT blank check | Checks the blank data of the user MAT | | H'4F | Boot program status inquiry | Inquires into the boot program's status | ### Programming Programming is executed by the programming selection and 128-byte programming commands. Firstly, the host should send the programming selection command After issuing the programming selection command, the host should send the 128-byte programming command. The 128-byte programming command that follows the selection command represents the data programmed according to the method specified by the selection command. When more than 128-byte data is programmed, 128-byte commands should repeatedly be executed. Sending a 128-byte programming command with H'FFFFFFFF as the address will stop the programming. On completion of programming, the boot program will wait for selection of programming or erasing. Where the sequence of programming operations that is executed includes programming with another method or of another MAT, the procedure must be repeated from the programming selection command. The sequence for the programming selection and 128-byte programming commands is shown in figure 21.24. Figure 21.24 Programming Sequence #### Erasure Erasure is executed by the erasure selection and block erasure commands. Firstly, erasure is selected by the erasure selection command and the boot program then erases the specified block. The command should be repeatedly executed if two or more blocks are to be erased. Sending a block erasure command from the host with the block number H'FF will stop the erasure operating. On completion of erasing, the boot program will wait for selection of programming or erasing. The sequence for the erasure selection and block erasure commands is shown in figure 21.25. Figure 21.25 Erasure Sequence ### (a) User MAT Programming Selection The boot program will transfer a program for user MAT programming selection. The data is programmed to the user MATs by the transferred program for programming. Command H'43 • Command, H'43, (one byte): User-program programming selection Response H'06 Response, H'06, (one byte): Response to user-program programming selection When the programming program has been transferred, the boot program will return ACK. Error Response H'C3 ERROR - Error response: H'C3 (1 byte): Error response to user-program programming selection - ERROR: (1 byte): Error code H'54: Selection processing error (transfer error occurs and processing is not completed) ### (b) 128-Byte Programming The boot program will use the programming program transferred by the programming selection to program the user MATs in response to 128-byte programming. ### Command | H'50 | Address | | | | | | |------|---------|--|--|--|--|--| | Data | ••• | | | | | | | ••• | | | | | | | | SUM | | | | | | | - Command, H'50, (one byte): 128-byte programming - Programming Address (four bytes): Start address for programming Multiple of the size specified in response to the programming unit inquiry (i.e. H'00, H'01, H'00, H'00 : H'01000000) - Program data (128 bytes): Data to be programmed The size is specified in the response to the programming unit inquiry. - SUM (one byte): Checksum Response H'06 Response, H'06, (one byte): Response to 128-byte programming On completion of programming, the boot program will return ACK. Error Response H'D0 ERROR • Error response, H'D0, (one byte): Error response for 128-byte programming • ERROR: (one byte): Error code H'11: Checksum Error H'2A: Address error The address is not in the specified MAT. H'53: Programming error A programming error has occurred and programming cannot be continued. The specified address should match the unit for programming of data. For example, when the programming is in 128-byte units, the lower eight bits of the address should be H'00 or H'80. When there are less than 128 bytes of data to be programmed, the host should fill the rest with H'FF. Sending the 128-byte programming command with the address of H'FFFFFFF will stop the programming operation. The boot program will interpret this as the end of the programming and wait for selection of programming or erasing. # Command H'50 Address SUM - Command, H'50, (one byte): 128-byte programming - Programming Address (four bytes): End code is H'FF, H'FF, H'FF. - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to 128-byte programming On completion of programming, the boot program will return ACK. # Error Response H'D0 ERROR - Error Response, H'D0, (one byte): Error response for 128-byte programming - ERROR: (one byte): Error code H'11: Checksum error H'53: Programming error An error has occurred in programming and programming cannot be continued. ### (c) Erasure Selection The boot program will transfer the erasure program. User MAT data is erased by the transferred erasure program. Command H'48 • Command, H'48, (one byte): Erasure selection Response H'06 Response, H'06, (one byte): Response for erasure selection After the erasure program has been transferred, the boot program will return ACK. Error Response H'C8 ERROR • ERROR: (one byte): Error code H'54: Selection processing error (transfer error occurs and processing is not completed) ### (d) Block Erasure The boot program will erase the contents of the specified block. Command H'58 Size Block number SUM - Command, H'58, (one byte): Erasure - Size (one byte): The number of bytes that represents the erase block number This is fixed to 1. - Block number (one byte): Number of the block to be erased - SUM (one byte): Checksum Response H'06 Response, H'06, (one byte): Response to Erasure After erasure has been completed, the boot program will return ACK. Error Response H'D8 ERROR - Error Response, H'D8, (one byte): Response to Erasure - ERROR (one byte): Error code H'11: Sum check error H'29: Block number error Block number is incorrect. H'51: Erasure error An error has occurred during erasure. On receiving block number HFF, the boot program will stop erasure and wait for a selection command. Command H'58 Size Block number SUM - Command, H'58, (one byte): Erasure - Size, (one byte): The number of bytes that represents the block number. This is fixed to 1. - Block number (one byte): H'FF Stop code for erasure - SUM (one byte): Checksum Response H'06 Response, H'06, (one byte): Response to end of erasure (ACK) When erasure is to be performed after the block number H'FF has been sent, the procedure should be executed from the erasure selection command. ### (e) Memory Read The boot program will return the data in the specified address. | Command | H'52 | Size | Area | Read address | | | |---------|---------|------|------|--------------|-----|--| | | Read si | ze | | | SUM | | - Command: H'52 (1 byte): Memory read - Size (1 byte): Amount of data that represents the area, read address, and read size (fixed at 9) - Area (1 byte) H'01: User MAT An address error occurs when the area setting is incorrect. - Read address (4 bytes): Start address to be read from - Read size (4 bytes): Size of data to be read - SUM (1 byte): Checksum | Response | H'52 | Read size | | | | | | |----------|------|-----------|--|--|--|--|--| | | Data | | | | | | | | | SUM | | | | | | | - Response: H'52 (1 byte): Response to memory read - Read size (4 bytes): Size of data to be read - Data (n bytes): Data for the read size from the read address - SUM (1 byte): Checksum Error Response H'D2 ERROR • Error response: H'D2 (1 byte): Error response to memory read • ERROR: (1 byte): Error code H'11: Sum check error H'2A: Address error The read address is not in the MAT. H'2B: Size error The read size exceeds the MAT. ### (f) User-Program Sum Check The boot program will return the byte-by-byte total of the contents of the bytes of the user program. Command H'4B • Command, H'4B, (one byte): Sum check for user program Response H'5B Size Checksum of user program SUM - Response, H'5B, (one byte): Response to the sum check of the user program - Size (one byte): The number of bytes that represents the checksum This is fixed to 4. - Checksum of user boot program (four bytes): Checksum of user MATs The total of the data is obtained in byte units. - SUM (one byte): Sum check for data being transmitted ### (g) User MAT Blank Check The boot program will check whether or not all user MATs are blank and return the result. Command H'4D • Command, H'4D, (one byte): Blank check for user MATs Response H'06 • Response, H'06, (one byte): Response to the blank check for user MATs If the contents of all user MATs are blank (H'FF), the boot program will return ACK. Error Response H'CD H'52 - Error Response, H'CD, (one byte): Error response to the blank check of user MATs. - Error code, H'52, (one byte): Erasure has not been completed. ### (h) Boot Program State Inquiry The boot program will return indications of its present state and error condition. This inquiry can be made in the inquiry/selection state or the programming/erasing state. Command H'4F • Command, H'4F, (one byte): Inquiry regarding boot program's state Response H'5F Size Status ERROR SUM - Response, H'5F, (one byte): Response to boot program state inquiry - Size (one byte): The number of bytes. This is fixed to 2. - Status (one byte): State of the boot program - ERROR (one byte): Error status ERROR = 0 indicates normal operation. ERROR = 1 indicates error has occurred. • SUM (one byte): Sum check ### Table 21.16 Status Code | Code | Description | |------|-----------------------------------------------------------------------------| | H'11 | Device selection wait | | H'12 | Clock mode selection wait | | H'13 | Bit rate selection wait | | H'1F | Programming/erasing state transition wait (bit rate selection is completed) | | H'31 | Programming state for erasure | | H'3F | Programming/erasing selection wait (erasure is completed) | | H'4F | Program data receive wait | | H'5F | Erase block specification wait (erasure is completed) | ## **Table 21.17 Error Code** | Description | |----------------------------------------| | No error | | Sum check error | | Program size error | | Device code mismatch error | | Clock mode mismatch error | | Bit rate selection error | | Input frequency error | | Multiplication ratio error | | Operating frequency error | | Block number error | | Address error | | Data length error | | Erasure error | | Erasure incomplete error | | Programming error | | Selection processing error | | Command error | | Bit-rate-adjustment confirmation error | | | #### 21.12 **Usage Notes** - 1. The initial state of the product at its shipment is in the erased state. For the product whose revision of erasing is undefined, we recommend to execute automatic erasure for checking the initial state (erased state) and compensating. - 2. For the PROM programmer suitable for programmer mode in this LSI and its program version, refer to the instruction manual of the socket adapter. - 3. If the socket, socket adapter, or product index does not match the specifications, too much current flows and the product may be damaged. - 4. Use a PROM programmer that supports the device with 512-kbyte on-chip flash memory and 3.3-V programming voltage. Use only the specified socket adapter. - 5. Do not remove the chip from the PROM programmer nor input a reset signal during programming/erasing in which a high voltage is applied to the flash memory. Doing so may damage the flash memory permanently. If a reset is input accidentally, the reset must be released after the reset input period of at least 100 µs. - 6. The flash memory is not accessible until FKEY is cleared after programming/erasing starts. If the operating mode is changed and this LSI is restarted by a reset immediately after programming/erasing has finished, secure the reset input period (period of RES = 0) of at least 100µs. Transition to the reset state during programming/erasing is inhibited. If a reset is input accidentally, the reset must be released after the reset input period of at least 100µs. - 7. At powering on or off the Vcc power supply, fix the RES pin to low and set the flash memory to hardware protection state. This power on/off timing must also be satisfied at a power-off and power-on caused by a power failure and other factors. - 8. In on-board programming mode or programmer mode, programming of the 128-byte programming-unit block must be performed only once. Perform programming in the state where the programming-unit block is fully erased. - 9. When the chip is to be reprogrammed with the programmer after execution of programming or erasure in on-board programming mode, it is recommended that automatic programming is performed after execution of automatic erasure. - 10. To program the flash memory, the program data and program must be allocated to addresses which are higher than those of the external interrupt vector table and H'FF must be written to all the system reserved areas in the exception handling vector table. - 11. The programming program that includes the initialization routine and the erasing program that includes the initialization routine are each 4 kbytes or less. Accordingly, when the CPU clock frequency is 35 MHz, the download for each program takes approximately 60 µs at the maximum. - 12. A programming/erasing program for the flash memory used in a conventional F-ZTAT H8, H8S microcomputer which does not support download of the on-chip program by setting the SCO bit in FCCS to 1 cannot run in this LSI. Be sure to download the on-chip program to execute programming/erasing of the flash memory in this F-ZTAT H8SX microcomputer. - 13. Unlike a conventional F-ZTAT H8 or H8S microcomputers, measures against a program crash are not taken by WDT while programming/erasing and downloading a programming/erasing program. When needed, measures should be taken by user. A periodic interrupt generated by the WDT can be used as the measures, as an example. In this case, the interrupt generation period should take into consideration time to program/erase the flash memory. - 14. When downloading the programming/erasing program, do not clear the SCO bit in FCCS to 0 after immediately setting it to 1. Otherwise, download cannot be performed normally. Immediately after executing the instruction to set the SCO bit to 1, dummy read of the FCCS must be executed twice. - 15. The contents of some registers are not saved in a programming/erasing program. When needed, save registers in the procedure program. ## Section 22 Clock Pulse Generator This LSI has an on-chip clock pulse generator (CPG) that generates the system clock ( $I\phi$ ), peripheral module clock ( $P\phi$ ), external bus clock ( $B\phi$ ), 32K timer clock (SUBCK), and USB clock (cku). The clock pulse generator consists of a main clock oscillator, frequency divider, PLL (phase-locked loop) circuit, subclock oscillator, waveform generation circuit, and selector. Figure 22.1 is a block diagram of the clock pulse generator. The frequency divider, PLL circuit, and selector can change the clock frequency. Software changes the frequency through the setting of the system clock control register (SCKCR) and subclock control register (SUBCKCR). This LSI supports five clocks: a system clock provided to the CPU and bus masters, a peripheral module clock provided to the peripheral modules, an external bus clock provided to the external bus, a 32K timer clock, and a USB clock provided to the USB module. Frequencies of the peripheral module clock, the external bus clock, and the system clock can be set independently, although the peripheral module clock and the external bus clock operate with the frequency lower than the system clock frequency. The system clock, peripheral module clock, and external bus clock can be uniformly set to the 32.768 kHz subclock. The USB module requires the 48-MHz clock. Set the external clock frequency and the MD\_CLK pin so that the USB clock (cku) frequency becomes 48 MHz. Note that the MD\_CLK pin setting also changes the frequencies of the peripheral module clock, the external bus clock, and the system clock. Figure 22.1 Block Diagram of Clock Pulse Generator **Table 22.1 Selection of Clock Pulse Generator** | MD_CLK | EXTAL Input<br>Clock Frequencies | Ιφ/Ρφ/Βφ | USB Clock (cku) | |--------|----------------------------------|------------------------|-----------------| | 0 | 8 MHz to 18 MHz | EXTAL ×4, ×2, ×1, ×1/2 | EXTAL ×4 | | 1 | 16 MHz | EXTAL ×2, ×1, ×1/2 | EXTAL ×3 | ## 22.1 Register Description The clock pulse generator has the following registers. - System clock control register (SCKCR) - Subclock control register (SUBCKCR) ### 22.1.1 System Clock Control Register (SCKCR) SCKCR controls $B\phi$ output control and frequencies of the system, peripheral module, and external bus clocks. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|--------|------|------|-----|------|------|------| | Bit Name | PSTOP1 | PSTOP0 | _ | _ | _ | ICK2 | ICK1 | ICK0 | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | _ | PCK2 | PCK1 | PCK0 | _ | BCK2 | BCK1 | BCK0 | | Initial Value | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------| | 15 | PSTOP1 | 0 | R/W | Bφ Clock Output Enable | | | | | | Controls $\phi$ output on PA7. | | | | | | <ul> <li>Normal operation</li> </ul> | | | | | | 0: $\phi$ output | | | | | | 1: Fixed high | | 14 | PSTOP0 | 0 | R/W | φ Clock Output Enable | | | | | | Controls $\phi$ output (SD $\phi$ ) on PB7. | | | | | | Normal operation | | | | | | 0: $\phi$ output | | | | | | 1: Fixed high | | Bit | Bit Name | Initial<br>Value | R/W | Descript | ion | | |----------|----------|------------------|-----|---------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 13 to 11 | _ | All 0 | R/W | Reserved | t | | | | | | | Although be writter | | able/writable, only 0 should | | 10 | ICK2 | 0 | R/W | System C | Clock (I ) Select | | | 9 | ICK1 | 1 | R/W | | | ncy of the system clock | | 8 | ICK0 | 0 | R/W | | to the CPU, DMAC<br>ck is as follows: | , and DTC. The ratio to the | | | | | | ICK (2:0) | $MD\_CLK = 0$ | MD_CLK = 1 | | | | | | 000: | × 4 | × 2 | | | | | | 001: | × 2 | × 1 | | | | | | 010: | × 1 | × 1/2 | | | | | | 011: | × 1/2 | Setting prohibited | | | | | | 1XX: | Setting prohibited | | | | | | | external b<br>system cl | ous clock change to | heral module clock and the same frequency as the y of the system clock is pocks. | | 7 | _ | 0 | R/W | Reserved | d | | | | | | | Although written to | | writable, only 0 should be | | 6 | PCK2 | 0 | R/W | Periphera | al Module Clock (P¢ | ) Select | | 5 | PCK1 | 1 | R/W | | | ncy of the peripheral | | 4 | PCK0 | 0 | R/W | | | e input clock is as follows: | | | | | | | ) MD_CLK = 0 | MD_CLK = 1 | | | | | | 000: | × 4 | × 2 | | | | | | 001: | × 2 | × 1 | | | | | | 010: | × 1 | × 1/2 | | | | | | 011: | × 1/2 | Setting prohibited | | | | | | 1XX: | Setting prohibited | | | | | | | lower that can be see periphera | n that of the systemet so as to make the all module clock high | eral module clock should be a clock. Though these bits be frequency of the her than that of the system be same frequency in reality. | | | | Initial | | | | | |-----|----------|---------|-----|------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Descri | ption | | | 3 | _ | 0 | R/W | Reserv | /ed | | | | | | | Althoug<br>written | • | e/writable, only 0 should be | | 2 | BCK2 | 0 | R/W | Externa | al Bus Clock (Βφ) S | elect | | 1 | BCK1 | 1 | R/W | | • | ency of the external bus | | 0 | BCK0 | 0 | R/W | clock. | The ratio to the inpu | t clock is as follows: | | | | | | BCK (2 | 2:0) MD_CLK = 0 | MD_CLK = 1 | | | | | | 000: | × 4 | × 2 | | | | | | 001: | × 2 | × 1 | | | | | | 010: | × 1 | × 1/2 | | | | | | 011: | × 1/2 | Setting prohibited | | | | | | 1XX: | Setting prohibited | I | | | | | | than th<br>set so<br>clock h | at of the system clo<br>as to make the frequ | nal bus clock should be lower ck. Though these bits can be uency of the external bus e system clock, the clocks ncy in reality. | Note: X: Don't care ## 22.1.2 Subclock Control Register (SUBCKCR) SUBCKCR stops the main clock oscillator, selects the operating clock of the system clock, and selects the operating clock after a transition from software standby mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-------|---------|-------| | Bit Name | _ | _ | _ | _ | _ | EXSTP | WAKE32K | CS32K | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | R/W | Reserved | | 6 | _ | 0 | R/W | These bits are always read as 0. The write value should | | 5 | | 0 | R/W | always be 0. | | 4 | | 0 | R/W | | | 3 | _ | 0 | R/W | | | 2 | EXSTP | 0 | R/W | Main Clock Oscillation Stop | | | | | | <ol> <li>The main clock oscillator and PLL remain active<br/>during subclock operation, but are stopped in<br/>standby mode.</li> </ol> | | | | | | <ol> <li>The main clock oscillator and PLL are stopped<br/>during subclock operation.</li> </ol> | | 1 | WAKE32K | 0 | R/W | Wakeup Clock Select | | | | | | Selects the operating clock for use as the system clock after the transition from the subclock operation in software standby mode has been initiated by an interrupt. | | | | | | 0: On leaving software standby mode, the main clock is the operating clock. | | | | | | <ol> <li>On leaving software standby mode, the subclock is<br/>the operating clock. This setting is valid when bit 0<br/>(CK32K) is set to 1.</li> </ol> | | 0 | CK32K | 0 | R/W | Subclock Select | | | | | | <ol> <li>The system clock (I<sub>φ</sub>), peripheral module clock<br/>(P<sub>φ</sub>), and external bus clock (B<sub>φ</sub>) operate on the<br/>main clock.</li> </ol> | | | | | | <ol> <li>The system clock (Iφ), peripheral module clock<br/>(Pφ), and external bus clock (Bφ) operate on the<br/>subclock.</li> </ol> | | | | | | When the OSC32STP bit in TCR32K is 1, 1 cannot be written to this bit. This bit is cleared to 0 when clearing software standby mode while the value of WAKE32K is 0. Dummy read of this bit must be performed twice immediately after this bit is written to. | ### 22.2 Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. ### 22.2.1 Connecting Crystal Resonator A crystal resonator can be connected as the example in figure 22.2. Select the damping resistance $R_a$ according to table 22.2. An AT-cut parallel-resonance type should be used. When providing the clock from the crystal resonator, the frequency should be in the range of 8 to 18 MHz. Figure 22.2 Connection of Crystal Resonator (Example) **Table 22.2 Damping Resistance Value** | Frequency (MHz) | 8 | 12 | 16 | 18 | |-----------------|-----|----|----|----| | $R_{d}(\Omega)$ | 200 | 0 | 0 | 0 | Figure 22.3 shows an equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 22.3. Figure 22.3 Crystal Resonator Equivalent Circuit **Table 22.3 Crystal Resonator Characteristics** | Frequency (MHz) | 8 | 12 | 16 | 18 | | |-------------------------|----|----|----|----|--| | $R_s$ Max. ( $\Omega$ ) | 80 | 60 | 50 | 40 | | | C₀ Max. (pF) | | | 7 | | | ### 22.2.2 External Clock Input An external clock signal can be input as the examples in Figure 22.4. When the XTAL pin is left open, make the parasitic capacitance less than 10 pF. When the counter clock is input to the XTAL pin, put the external clock in high level during standby mode. Figure 22.4 External Clock Input (Examples) Figure 22.5 External Clock Input Timing #### 22.3 PLL Circuit The PLL circuit has the function of multiplying the frequency of the clock from the oscillator by a factor of 4. The frequency multiplication rate is fixed. The phase difference is controlled so that the timing of the rising edge of the internal clock is the same as that of the EXTAL pin signal. ### 22.4 Frequency Divider The frequency divider divides the PLL clock to generate a 1/2, 1/4, or 1/8 clock. After the bits ICK2 to ICK0, PCK 2 to PCK0, and BCK2 to BCK0 are updated, this LSI operates with the updated frequency. #### 22.5 Subclock Oscillator ### 22.5.1 Connecting 32.768 kHz Crystal Resonator To supply a clock to the subclock oscillator, connect a 32.768-kHz crystal resonator, as shown in figure 22.6. The usage notes given in section 22.6.3, Notes on Board Design, apply to the connection of this crystal resonator. Figure 22.6 Connection Example of 32.768-kHz Crystal Resonator Figure 22.7 shows an equivalent circuit for the 32.768-kHz crystal resonator. Figure 22.7 Equivalent Circuit for 32.768-kHz Crystal Resonator ### 22.5.2 Handling of Pins when the Subclock is Not to be Used If the subclock is not required, connect the OSC1 pin to Vss and leave the OSC2 pin open, as shown in figure 22.8. Figure 22.8 Pin Handling when Subclock is not Used ### 22.6 Usage Notes #### 22.6.1 Notes on Clock Pulse Generator - The following points should be noted since the frequency of φ (Iφ: system clock, Pφ: peripheral module clock, Bφ: external bus clock) supplied to each module changes according to the setting of SCKCR. - Select a clock division ratio that is within the operation guaranteed range of clock cycle time $t_{\rm evc}$ shown in the AC timing of electrical characteristics. - The frequency should be set under the conditions of 8 MHz $\leq$ I $\phi$ $\leq$ 50 MHz, 8 MHz $\leq$ P $\phi$ $\leq$ 35 MHz, and 8 MHz $\leq$ B $\phi$ $\leq$ 50 MHz. - 2. All the on-chip peripheral modules (except for the DMAC and DTC) operate on the Pφ. Note therefore that the time processing of modules such as a timer and SCI differs before and after changing the clock division ratio. - In addition, wait time for clearing software standby mode differs by changing the clock division ratio. For details, see section 23.7.3, Setting Oscillation Settling Time after Clearing Software Standby Mode. - 3. The relationship among the system clock, peripheral module clock, and external bus clock is Iφ ≥ Pφ and Iφ ≥ Bφ. In addition, the system clock setting has the highest priority. Accordingly, Pφ or Bφ may have the frequency set by bits ICK2 to ICK0 regardless of the settings of bits PCK2 to PCK0 or BCK2 to BCK0. - 4. Note that the frequency of $\phi$ will be changed in the middle of a bus cycle when setting SCKCR while executing the external bus cycle with the write-data-buffer function. - 5. Figure 22.9 shows the clock modification timing. After a value is written to SCKCR, this LSI waits for the current bus cycle to complete. After the current bus cycle completes, each clock frequency will be modified within one cycle (worst case) of the external input clock φ. Figure 22.9 Clock Modification Timing #### 22.6.2 Notes on Resonator Since various characteristics related to the resonator are closely linked to the user's board design, thorough evaluation is necessary on the user's part, using the resonator connection examples shown in this section as a reference. As the parameters for the resonator will depend on the floating capacitance of the resonator and the mounting circuit, the parameters should be determined in consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the maximum rating is not applied to the resonator pin. #### 22.6.3 Notes on Board Design When using the crystal resonator, place the crystal resonator and its load capacitors as close to the XTAL and EXTAL pins as possible. Other signal lines should be routed away from the oscillation circuit as shown in Figure 22.10 to prevent induction from interfering with correct oscillation. Figure 22.10 Note on Board Design for Oscillation Circuit Figure 22.11 shows the external circuitry recommended for the PLL circuit. Separate PLLVcc and PLLVss from the other Vcc and Vss lines at the board power supply source, and be sure to insert bypass capacitors CPB and CB close to the pins. Figure 22.11 Recommended External Circuitry for PLL Circuit # Section 23 Power-Down Modes This LSI has power consumption reduction functions, such as multi-clock function, module stop function, and transition function to power-down mode. #### 23.1 Features - Multi-clock function - The frequency division ratio is settable independently for the system clock, peripheral module clock, and external bus clock. - The system clock, peripheral module clock, and external bus clock can be uniformly set to the 32.768 kHz subclock. - Module stop function The functions for each peripheral modules can be stopped to make a transition to a power-down mode. - Transition function to power-down mode - Transition to a power-down mode is possible to stop the CPU, peripheral modules, and oscillator. - Four power-down modes Sleep mode All-module-clock-stop mode Software standby mode Hardware standby mode Table 23.1 shows conditions to shift to a power-down mode, states of the CPU and peripheral modules, and clearing method for each mode. After the reset state, since this LSI operates in normal program execution state, the modules, other than the DMAC and DTC are stopped. **Table 23.1 Operating States** | Operating State | Sleep Mode | All-Module-Clock-<br>Stop Mode | Software Standby<br>Mode | Hardware<br>Standby Mode | |-----------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------| | Transition condition | Control register + instruction | Control register + instruction | Control register + instruction | Pin input | | Cancellation method | Interrupt | Interrupt*2 | Interrupt*5 | - | | Oscillator | Functioning | Functioning | Halted | Halted | | Subclock oscillator | Functioning*6 | Functioning*6 | Functioning*6 | Halted | | CPU | Halted (retained) | Halted (retained) | Halted (retained) | Halted | | Watchdog timer | Functioning | Functioning | Halted (retained) | Halted | | 8-bit timer | Functioning | Functioning* <sup>4</sup> | Halted (retained) | Halted | | 32K timer | Functioning | Functioning | Functioning | Halted | | Peripheral<br>modules | Functioning | Halted*1 | Halted*1 | Halted*3 | | I/O port | Functioning | Retained | Retained | Hi-Z | Notes: "Halted (retained)" in the table means that the internal register values are retained and internal operations are suspended. - 1. SCI enters the reset state, and other peripheral modules retain their states. - External interrupt and some internal interrupts (8-bit timer, watchdog timer, and 32K timer) - 3. All peripheral modules enter the reset state. - 4. "Functioning" or "Halted" is selectable through the setting of bits MSTPA9 and MSTPA8 in MSTPCRA. However, pin output is disabled even when "Functioning" is selected. - 5. External interrupt and 32K timer interrupt - 6. "Functioning" or "Halted" is selectable through the setting of bit OSC32STP in TCR32K. Figure 23.1 Mode Transitions ## 23.2 Register Descriptions The registers related to the power-down modes are shown below. For details on the system clock control register (SCKCR), refer to section 22.1.1, System Clock Control Register (SCKCR). - Standby control register (SBYCR) - Module stop control register A (MSTPCRA) - Module stop control register B (MSTPCRB) - Module stop control register C (MSTPCRC) ## 23.2.1 Standby Control Register (SBYCR) SBYCR controls software standby mode. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|-------|-----|-----|------|------|------|------|------| | Bit Name | SSBY | OPE | _ | STS4 | STS3 | STS2 | STS1 | STS0 | | Initial Value | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | SLPIE | _ | _ | _ | _ | _ | _ | _ | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | D:4 | Bit Name | Initial<br>Value | R/W | Description | |-----------|----------|------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit<br>15 | SSBY | 0 | R/W | Description Software Standby | | 15 | 3351 | Ü | 1 1/ VV | Specifies the transition mode after executing the SLEEP instruction | | | | | | Shifts to sleep mode after the SLEEP instruction is executed | | | | | | Shifts to software standby mode after the SLEEP instruction is executed | | | | | | This bit does not change when clearing the software standby mode by using external interrupts and shifting to normal operation. For clearing, write 0 to this bit. When the WDT is used as the watchdog timer, the setting of this bit is disabled. In this case, a transition is always made to sleep mode or all-module-clock-stop mode after the SLEEP instruction is executed. When the SLPIE bit is set to 1, this bit should be cleared to 0. | | 14 | OPE | 1 | R/W | Output Port Enable | | | | | | Specifies whether the output of the address bus and bus control signals ( $\overline{CS0}$ to $\overline{CS7}$ , $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ ) is retained or set to the high-impedance state in software standby mode. | | | | | | In software standby mode, address bus and bus control signals are high-impedance | | | | | | In software standby mode, address bus and bus control signals retain output state | | | | | | | | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | _ | 0 | R/W | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | | 12 | STS4 | 0 | R/W | Standby Timer Select 4 to 0 | | 11 | STS3 | 1 | R/W | These bits select the time the MCU waits for the clock to | | 10 | STS2 | 1 | R/W | settle when software standby mode is cleared by an | | 9 | STS1 | 1 | R/W | external interrupt or when a transition is made from the subclock operation to the main clock operation. For a | | 8 | STS0 | 1 | R/W | crystal resonator, refer to table 23.2 and make a selection according to the operating frequency so that the standby time is at least equal to the oscillation settling time. With an external clock, a PLL circuit settling time is necessary. Refer to table 23.2 to set the standby time. | | | | | | While oscillation is being settled, the timer is counted on the P $\phi$ clock frequency. Careful consideration is required in multi-clock mode. | | | | | | 00000: Reserved | | | | | | 00001: Reserved | | | | | | 00010: Reserved | | | | | | 00011: Reserved | | | | | | 00100: Reserved | | | | | | 00101: Standby time = 64 states | | | | | | 00110: Standby time = 512 states | | | | | | 00111: Standby time = 1024 states | | | | | | 01000: Standby time = 2048 states | | | | | | 01001: Standby time = 4096 states | | | | | | 01010: Standby time = 16384 states | | | | | | 01011: Standby time = 32768 states | | | | | | 01100: Standby time = 65536 states | | | | | | 01101: Standby time = 131072 states | | | | | | 01110: Standby time = 262144 states | | | | | | 01111: Standby time = 524288 states | | | | | | 1XXXX: Reserved | | Bit | Bit Name | Initial<br>Value | D/W | Description | |--------|----------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIL | DIL Name | value | R/W | Description | | 7 | SLPIE | 0 | R/W | Sleep Instruction Exception Handling Enable | | | | | | Selects whether the execution of a SLEEP instruction initiates sleep instruction exception handling or a transition to the power-down state. | | | | | | 0: The execution of a SLEEP instruction does not initiate sleep instruction exception handling. | | | | | | 1: The execution of a SLEEP instruction initiates sleep instruction exception handling. After execution of the sleep instruction exception handling, this bit remains set to 1. Writing 0 clears this bit. | | 6 to 0 | _ | All 0 | R/W | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | [Legend] X: Don't care Note: With the F-ZTAT version, the flash memory settling time must be reserved. ### 23.2.2 Module Stop Control Registers A and B (MSTPCRA and MSTPCRB) MSTPCRA and MSTPCRB set the module stop function. Setting a bit to 1 makes the corresponding module enter the module stop state, while clearing the bit to 0 clears the module stop state. #### MSTPCRA | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|--------|---------|---------|---------|---------|---------|--------|--------| | Bit Name | ACSE | MSTPA14 | MSTPA13 | MSTPA12 | MSTPA11 | MSTPA10 | MSTPA9 | MSTPA8 | | Initial Value | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | #### MSTPCRB | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |---------------|---------|---------|---------|---------|---------|---------|--------|--------| | Bit Name | MSTPB15 | MSTPB14 | MSTPB13 | MSTPB12 | MSTPB11 | MSTPB10 | MSTPB9 | MSTPB8 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Bit Name | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | R/W #### MSTPCRA | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Module | | 15 | ACSE | 0 | R/W | All-Module-Clock-Stop Mode Enable | | | | | | Enables/disables all-module-clock-stop mode for reducing current consumption by stopping the bus controller and I/O ports operations when the CPU executes the SLEEP instruction after the module stop state has been set for all the on-chip peripheral modules controlled by MSTPCR. | | | | | | 0: All-module-clock-stop mode disabled | | | | | | 1: All-module-clock-stop mode enabled | | 14 | MSTPA14 | 0 | R/W | Reserved | | 13 | MSTPA13 | 0 | R/W | DMA controller (DMAC) | | 12 | MSTPA12 | 0 | R/W | Data transfer controller (DTC) | | 11 | MSTPA11 | 1 | R/W | Reserved | | 10 | MSTPA10 | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | 9 | MSTPA9 | 1 | R/W | 8-bit timer (TMR_3 and TMR_2) | | 8 | MSTPA8 | 1 | R/W | 8-bit timer (TMR_1 and TMR_0) | | 7 | MSTPA7 | 1 | R/W | Reserved | | 6 | MSTPA6 | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | | | Initial | | | |-----|----------|---------|-----|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Module | | 5 | MSTPA5 | 1 | R/W | D/A converter (channels 1 and 0) | | 4 | MSTPA4 | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 3 | MSTPA3 | 1 | R/W | A/D converter (unit 0) | | 2 | MSTPA2 | 1 | R/W | Reserved | | 1 | MSTPA1 | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | 0 | MSTPA0 | 1 | R/W | 16-bit timer pulse unit (TPU channels 5 to 0) | ### MSTPCRB | Bit | Bit Name | Initial<br>Value | R/W | Module | |-----|----------|------------------|-----|----------------------------------------------------------------------| | 15 | MSTPB15 | 1 | R/W | Programmable pulse generator (PPG) | | 14 | MSTPB14 | 1 | R/W | Reserved | | 13 | MSTPB13 | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | 12 | MSTPB12 | 1 | R/W | Serial communication interface_4 (SCI_4) | | 11 | MSTPB11 | 1 | R/W | Reserved | | | | | | This bit is always read as 1. The write value should always be 1. | | 10 | MSTPB10 | 1 | R/W | Serial communication interface_2 (SCI_2) | | 9 | MSTPB9 | 1 | R/W | Serial communication interface_1 (SCI_1) | | 8 | MSTPB8 | 1 | R/W | Serial communication interface_0 (SCI_0) | | 7 | MSTPB7 | 1 | R/W | I <sup>2</sup> C bus Interface 1 (IIC_1) | | 6 | MSTPB6 | 1 | R/W | I <sup>2</sup> C bus Interface 0 (IIC_0) | | 5 | MSTPB5 | 1 | R/W | Reserved | | 4 | MSTPB4 | 1 | R/W | These bits are always read as 1. The write value should | | 3 | MSTPB3 | 1 | R/W | always be 1. | | 2 | MSTPB2 | 1 | R/W | | | 1 | MSTPB1 | 1 | R/W | | | 0 | MSTPB0 | 1 | R/W | | ### 23.2.3 Module Stop Control Register C (MSTPCRC) When bits MSTPC4 to MSTPC0 are set to 1, the corresponding on-chip RAM stops. Do not set the corresponding MSTPC4 to MSTPC0 bits to 1 while accessing the on-chip RAM. Do not access the on-chip RAM while bits MSTPC4 to MSTPC0 are set to 1. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|---------|---------|---------|---------|---------|---------|--------|--------|--| | Bit Name | MSTPC15 | MSTPC14 | MSTPC13 | MSTPC12 | MSTPC11 | MSTPC10 | MSTPC9 | MSTPC8 | | | Initial Value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | R/W | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Bit Name | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | D.: | D'1 N | Initial | D.044 | | |-----|----------|---------|-------|----------------------------------------------------------------------| | Bit | Bit Name | Value | R/W | Module | | 15 | MSTPC15 | 1 | R/W | Serial communication interface_5 (SCI_5), (IrDA) | | 14 | MSTPC14 | 1 | R/W | Serial communication interface_6 (SCI_6) | | 13 | MSTPC13 | 1 | R/W | 8-bit timer (TMR_4, TMR_5) | | 12 | MSTPC12 | 1 | R/W | 8-bit timer (TMR_6, TMR_7) | | 11 | MSTPC11 | 1 | R/W | Universal serial bus interface (USB) | | 10 | MSTPC10 | 1 | R/W | Cyclic redundancy check | | 9 | MSTPC9 | 1 | R/W | Reserved | | 8 | MSTPC8 | 1 | R/W | These bits are always read as 1. The write value should always be 1. | | 7 | MSTPC7 | 0 | R/W | Reserved | | 6 | MSTPC6 | 0 | R/W | These bits are always read as 0. The write value should | | 5 | MSTPC5 | 0 | R/W | always be 0. | | 4 | MSTPC4 | 0 | R/W | On-chip RAM_4 (H'FF2000 to H'FF3FFF) | | 3 | MSTPC3 | 0 | R/W | On-chip RAM_3 (H'FF4000 to H'FF5FFF) | | 2 | MSTPC2 | 0 | R/W | On-chip RAM_2 (H'FF6000 to H'FF7FFF) | | 1 | MSTPC1 | 0 | R/W | On-chip RAM_1 (H'FF8000 to H'FF9FFF) | | 0 | MSTPC0 | 0 | R/W | On-chip RAM_0 (H'FFA000 to H'FFBFFF) | #### 23.3 Multi-Clock Function #### 23.3.1 Switching of Main Clock When bits ICK2 to ICK0, PCK2 to PCK0, and BCK2 to BCK0 in SCKCR are set, the main clock frequency changes at the end of the bus cycle. The CPU and bus masters operate on the operating clock specified by bits ICK2 to ICK0. The peripheral modules operate on the operating clock specified by bits PCK2 to PCK0. The external bus clock operates on the operating clock specified by bits BCK2 to BCK0. Even if the frequencies specified by bits PCK2 to PCK0 and BCK2 to BCK0 are higher than the frequency specified by bits ICK2 to ICK0, the specified values are not reflected in the peripheral module and external bus clocks. The peripheral module and external bus clocks are restricted to the operating clock specified by bits ICK2 to ICK0. #### 23.3.2 Switching to Subclock When the CK32K bit in SUBCKCR is set to 1, a transition from the main clock operation to the subclock operation is made at the end of the bus cycle regardless of the SCKCR setting. In the subclock operation, the CPU, bus masters, peripheral modules, and all external buses operate on the 32.768-kHz subclock. When the CK32K bit in SUBCKCR is set to 0 in the subclock operation, a transition to the main clock operation is made at the end of the bus cycle. Since a transition from the subclock operation to the main clock operation is made via software standby mode, the oscillation settling time of the main clock must elapse. Set the oscillation settling time of the main clock with bits STS4 to STS0 in SBYCR. The main clock oscillator can be operated or stopped by the EXSTP bit in SUBCKCR in the subclock operation. When a transition is made from the subclock operation to the main clock operation with the main clock oscillator operating, the wait for the oscillation settling time of the main clock oscillator is not necessary. A transition to the main clock operation can be made in the minimum setting time with the setting of bits STS4 to STS0 in SBYCR. In the same way as in the main clock operation, if a SLEEP instruction is executed in the subclock operation while the SSBY bit in SBYCR is set to 1, this LSI enters software standby mode. When a transition is made to software standby mode in the subclock operation, the operating clock of the system clock after clearing of software standby mode can be selected with the WAKE32K bit in SUBCKCR. This LSI is placed in the subclock operation if the WAKE32K bit is 1, or placed in the main clock operation if the WAKE32K bit is 0. ### 23.4 Module Stop Function Module stop function can be set for individual on-chip peripheral modules. When the corresponding MSTP bit in MSTPCRA, MSTPCRB, or MSTPCRC is set to 1, module operation stops at the end of the bus cycle and a transition is made to the module stop state. The CPU continues operating independently. When the corresponding MSTP bit is cleared to 0, the module stop state is cleared and the module starts operating at the end of the bus cycle. In the module stop state, the internal states of modules other than the SCI are retained. After the reset state is cleared, all modules other than the DMAC, DTC, and on-chip RAM are in the module stop state. The registers of the module for which the module stop state is selected cannot be read from or written to. ## 23.5 Sleep Mode ### 23.5.1 Transition to Sleep Mode When the SLEEP instruction is executed when the SSBY bit in SBYCR is 0, the CPU enters sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other peripheral functions do not stop. ## 23.5.2 Clearing Sleep Mode Sleep mode is exited by any interrupt, signals on the $\overline{RES}$ or $\overline{STBY}$ pin, and a reset caused by a watchdog timer overflow. ### 1. Clearing by interrupt When an interrupt occurs, sleep mode is exited and interrupt exception processing starts. Sleep mode is not exited if the interrupt is disabled, or interrupts other than NMI are masked by the CPU. ### 2. Clearing by $\overline{RES}$ pin Setting the RES pin level low selects the reset state. After the stipulated reset input duration, driving the $\overline{RES}$ pin high makes the CPU start the reset exception processing. - Clearing by STBY pin When the STBY pin level is driven low, a transition is made to hardware standby mode. - 4. Clearing by reset caused by watchdog timer overflow Sleep mode is exited by an internal reset caused by a watchdog timer overflow. ### 23.6 All-Module-Clock-Stop Mode When the ACSE bit is set to 1 and all modules controlled by MSTPCRA/MSTPCRB are stopped (MSTPCRA/MSTPCRB = H'FFFFFFFF), or all modules except for the 8-bit timer are stopped (MSTPCRA/MSTPCRB = H'F[C to F]FFFFFF), executing a SLEEP instruction with the SSBY bit in SBYCR cleared to 0 will cause all modules (except for the 8-bit timer\*, watchdog timer, and 32K timer), the bus controller, and the I/O ports to stop operating, and to make a transition to all-module-clock-stop mode at the end of the bus cycle. When further reduction in power consumption is necessary in all-module-clock-stop mode, stop the modules controlled by MSTPCRC (MSTPCRC[15 to 8] = H'FFFF). All-module-clock-stop mode is cleared by an external interrupt (NMI or $\overline{IRQ0}$ to $\overline{IRQ11}$ pins), $\overline{RES}$ pin, or an internal interrupt (8-bit timer\*, watchdog timer, or 32K timer), and the CPU returns to the normal program execution state via the exception handling state. All-module-clock-stop mode is not cleared if interrupts are disabled, if interrupts other than NMI are masked on the CPU side, or if the relevant interrupt is designated as a DTC activation source. When the STBY pin is driven low, a transition is made to hardware standby mode. Note: \* Operation or halting of the 8-bit timer can be selected by bits MSTPA9 and MSTPA8 in MSTPCRA. ### 23.7 Software Standby Mode ### 23.7.1 Transition to Software Standby Mode If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, software standby mode is entered. In this mode, the CPU, on-chip peripheral functions, and oscillator all stop. However, the contents of the CPU's internal registers, on-chip RAM data, and the states of on-chip peripheral functions other than the SCI, and the states of the I/O ports, are retained. Whether the address bus and bus control signals are placed in the high-impedance state or retain the output state can be specified by the OPE bit in SBYCR. In this mode the oscillator stops, allowing power consumption to be significantly reduced. If the WDT is used as a watchdog timer, it is impossible to make a transition to software standby mode. The WDT should be stopped before the SLEEP instruction execution. ### 23.7.2 Clearing Software Standby Mode Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ11}*$ ), internal interrupt (32K timer) or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. ### 1. Clearing by interrupt When an NMI or IRQ0 to IRQ11\* interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS4 to STS0 in SBYCR, stable clocks are supplied to the entire LSI, software standby mode is cleared, and interrupt exception handling is started. When clearing software standby mode with an IRQ0 to IRQ11\* interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ0 to IRQ11\* is generated. Software standby mode cannot be cleared if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. Note: \* By setting the SSIn bit in SSIER to 1, $\overline{IRQ0}$ to $\overline{IRQ11}$ can be used as a software standby mode clearing source. ### 2. Clearing by $\overline{RES}$ pin When the RES pin is driven low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire LSI. Note that the $\overline{\text{RES}}$ pin must be held low until clock oscillation settles. When the $\overline{\text{RES}}$ pin goes high, the CPU begins reset exception handling. ### 3. Clearing by $\overline{STBY}$ pin When the STBY pin is driven low, a transition is made to hardware standby mode. ### 23.7.3 Setting Oscillation Settling Time after Clearing Software Standby Mode Bits STS4 to STS0 in SBYCR should be set as described below. #### 1. Using a crystal resonator Set bits STS4 to STS0 so that the standby time is at least equal to the oscillation settling time. Table 23.2 shows the standby times for operating frequencies and settings of bits STS4 to STS0. #### 2. Using an external clock A PLL circuit settling time is necessary. Refer to table 23.2 to set the standby time. **Table 23.2 Oscillation Settling Time Settings** | | | | | | Standby | | | | | |------|------|------|------|------|----------|-------|-------|-------|------| | STS4 | STS3 | STS2 | STS1 | STS0 | Time | 35 | 25 | 20 | Unit | | 0 | 0 | 0 | 0 | 0 | Reserved | _ | _ | _ | μS | | | | | | 1 | Reserved | _ | _ | _ | _ | | | | | 1 | 0 | Reserved | _ | _ | _ | _ | | | | | | 1 | Reserved | _ | _ | _ | | | | | 1 | 0 | 0 | Reserved | _ | _ | _ | _ | | | | | | 1 | 64 | 1.8 | 2.6 | 3.2 | _ | | | | | 1 | 0 | 512 | 14.6 | 20.5 | 25.6 | _ | | | | | | 1 | 1024 | 29.3 | 41.0 | 51.2 | _ | | | 1 | 0 | 0 | 0 | 2048 | 58.5 | 81.9 | 102.4 | _ | | | | | | 1 | 4096 | 0.12 | 0.16 | 0.20 | ms | | | | | 1 | 0 | 16384 | 0.47 | 0.66 | 0.82 | _ | | | | | | 1 | 32768 | 0.94 | 1.31 | 1.64 | | | | | 1 | 0 | 0 | 65536 | 1.87 | 2.62 | 3.28 | _ | | | | | | 1 | 131072 | 3.74 | 5.24 | 6.55 | _ | | | | | 1 | 0 | 262144 | 7.49 | 10.49 | 13.11 | | | | | | | 1 | 524288 | 14.98 | 20.97 | 26.21 | _ | | 1 | 0 | 0 | 0 | 0 | Reserved | _ | _ | _ | = | : Recommended time setting when using an external clock. : Recommended time setting when using a crystal resonator. Note: \* P $\phi$ is the output from the peripheral module frequency divider. | | | | | | Standby | Ρφ* [MHz] | | | | |------|------|------|------|------|----------|-----------|-------|-------|------| | STS4 | STS3 | STS2 | STS1 | STS0 | Time | 13 | 10 | 8 | Unit | | 0 | 0 | 0 | 0 | 0 | Reserved | _ | _ | _ | μS | | | | | | 1 | Reserved | _ | _ | _ | | | | | | 1 | 0 | Reserved | _ | _ | _ | _ | | | | | | 1 | Reserved | _ | _ | _ | _ | | | | 1 | 0 | 0 | Reserved | _ | _ | _ | _ | | | | | | 1 | 64 | 4.9 | 6.4 | 8.0 | _ | | | | | 1 | 0 | 512 | 39.4 | 51.2 | 64.0 | _ | | | | | | 1 | 1024 | 78.8 | 102.4 | 128.0 | _ | | | 1 | 0 | 0 | 0 | 2048 | 157.5 | 204.8 | 256.0 | _ | | | | | | 1 | 4096 | 0.32 | 0.41 | 0.51 | ms | | | | | 1 | 0 | 16384 | 1.26 | 1.64 | 2.05 | | | | | | | 1 | 32768 | 2.52 | 3.28 | 4.10 | _ | | | | 1 | 0 | 0 | 65536 | 5.04 | 6.55 | 8.19 | _ | | | | | | 1 | 131072 | 10.08 | 13.11 | 16.38 | _ | | | | | 1 | 0 | 262144 | 20.16 | 26.21 | 32.77 | _ | | | | | | 1 | 524288 | 40.33 | 52.43 | 65.54 | _ | | 1 | 0 | 0 | 0 | 0 | Reserved | _ | _ | _ | _ | : Recommended time setting when using an external clock. : Recommended time setting when using a crystal resonator. Note: $* \phi$ is the output from the peripheral module frequency divider. ### 23.7.4 Software Standby Mode Application Example Figure 23.2 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in INTCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 23.2 Software Standby Mode Application Example ### 23.8 Hardware Standby Mode #### 23.8.1 Transition to Hardware Standby Mode When the STBY pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power consumption. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the $\overline{STBY}$ pin low. Do not change the state of the mode pins (MD2 to MD0) while this LSI is in hardware standby mode. #### 23.8.2 Clearing Hardware Standby Mode Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is entered and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until clock oscillation settles (for details on the oscillation settling time, refer to table 23.2). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. ### 23.8.3 Hardware Standby Mode Timing Figure 23.3 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the $\overline{STBY}$ pin high, waiting for the oscillation settling time, then changing the $\overline{RES}$ pin from low to high. Figure 23.3 Hardware Standby Mode Timing ### 23.8.4 Timing Sequence at Power-On Figure 23.4 shows the timing sequence at power-on. At power-on, the $\overline{RES}$ pin must be driven low with the $\overline{STBY}$ pin driven high for a given time in order to clear the reset state. To enter hardware standby mode immediately after power-on, drive the $\overline{STBY}$ pin low after exiting the reset state. For details on clearing hardware standby mode, see section 23.8.3, Hardware Standby Mode Timing. Figure 23.4 Timing Sequence at Power-On ### 23.9 Sleep Instruction Exception Handling Sleep instruction exception handling is exception handling initiated by the execution of a SLEEP instruction. Sleep instruction exception handling is always accepted while the program is in execution. When the SLPIE bit is set to 0, the execution of a SLEEP instruction does not initiate sleep instruction exception handling. Instead, the CPU enters the power-down state. After this, generation of an exception handling request that cancels the power-down state causes the power-down state to be canceled, after which the CPU starts to handle the exception. When the SLPIE bit is set to 1, sleep instruction exception handling starts after the execution of a SLEEP instruction. Transitions to the power-down state are inhibited when sleep instruction exception handling is initiated, and the CPU immediately starts sleep instruction exception handling. When a SLEEP instruction is executed while the SLPIE bit is cleared to 0, a transition is made to the power-down state. The power-down state is canceled by a canceling factor interrupt (see figure 23.5). When a canceling factor interrupt is generated immediately before the execution of a SLEEP instruction, exception handling for the interrupt starts. When execution returns from the interrupt handling routine, the SLEEP instruction is executed to enter the power-down state. In this case, the power-down state is not canceled until the next canceling factor interrupt is generated (see figure 23.6). When the SLPIE bit is set to 1 in the handling routine for a canceling factor interrupt so that the execution of a SLEEP instruction will produce sleep instruction exception handling, the operation of the system is as shown in figure 23.7. Even if a canceling factor interrupt is generated immediately before the SLEEP instruction is executed, sleep instruction exception handling is initiated by execution of the SLEEP instruction. Therefore, the CPU executes the instruction that follows the SLEEP instruction after sleep instruction exception and exception service routine without shifting to the power-down state. When the SLPIE bit is set to 1 to start sleep exception handling, clear the SSBY bit in SBYCR to 0. Figure 23.5 When Canceling Factor Interrupt is Generated after SLEEP Instruction Execution Figure 23.6 When Canceling Factor Interrupt is Generated Immediately before SLEEP Instruction Execution (Sleep Instruction Exception Handling Not Initiated) Figure 23.7 When Canceling Factor Interrupt is Generated Immediately before SLEEP Instruction Execution (Sleep Instruction Exception Handling Initiated) #### Output of the $\phi$ clock (B $\phi$ /SD $\phi$ ) can be controlled by bits PSTOP1, and PSTOP0 in SCKCR, and DDR for the corresponding port. Bits PSTOP1 control the B $\phi$ clock output on the PA7 pin. Bit PSTOP0 controls the SD $\phi$ clock output on the PB7 pin. When bit PSTOP1 is set to 1, the B $\phi$ clock output stops at the end of the bus cycle and goes high. In the same way, bit PSTOP0 drives the SD $\phi$ clock output on the PB7 pin high. When DDR for the PA7 pin is cleared to 0, the B $\phi$ clock output is disabled and the pin becomes an input port. When the SDRAM interface is disabled, the PB7 pin can be used as I/O port. Tables 23.3 and 23.4 show the states of the $\phi$ pin in each processing state. | | Register Setting Value | Normal | | All-<br>Module- | Software Standby<br>Mode | | Hardware | |-----|------------------------|--------------------|---------------|---------------------|--------------------------|---------|-----------------| | DDR | PSTOP1 | Operating<br>State | Sleep<br>Mode | Clock-<br>Stop Mode | OPE = 0 | OPE = 1 | Standby<br>Mode | | 0 | Χ | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | 1 | 0 | B∳ output | B∳ output | B∳ output | High | High | Hi-Z | | 1 | 1 | High | High | High | High | High | Hi-Z | Table 23.4 \$\phi\$ Pin (PB7) State in Each Processing State (SDRAM Interface Enabled) | Register Setting Value | Normal | 0. | All-<br>Module- | | e Standby<br>ode | Hardware | |------------------------|--------------------|---------------|---------------------|---------|------------------|-----------------| | PSTOP0 | Operating<br>State | Sleep<br>Mode | Clock-<br>Stop Mode | OPE = 0 | OPE = 1 | Standby<br>Mode | | 0 | SD∮ output | SD∳ output | SD∳ output | High | High | Hi-Z | | 1 | High | High | High | High | High | Hi-Z | ### 23.11 Usage Notes #### **23.11.1 I/O Port Status** In software standby mode, the I/O port states are retained. Therefore, there is no reduction in current consumption for the output current when a high-level signal is output. #### 23.11.2 Current Consumption during Oscillation Settling Standby Period Current consumption increases during the oscillation settling standby period. #### 23.11.3 Module Stop Mode of DMAC or DTC Depending on the operating state of the DMAC and DTC, bits MSTPA13 and MSTPA12 may not be set to 1, respectively. The module stop state setting for the DMAC or DTC should be performed only when the DMAC or DTC is not activated. For details, refer to section 7, DMA Controller (DMAC), and section 8, Data Transfer Controller (DTC). ### **23.11.4** On-Chip Peripheral Module Interrupts Relevant interrupt operations cannot be performed in the module stop state. Consequently, if the module stop state is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC or DTC activation source. Interrupts should therefore be disabled before entering the module stop state. #### 23.11.5 Writing to MSTPCRA, MSTPCRB, and MSTPCRC MSTPCRA, MSTPCRB, and MSTPCRC should only be written to by the CPU. # Section 24 List of Registers The register list gives information on the on-chip I/O register addresses, how the register bits are configured, and the register states in each operating mode. The information is given as shown below. - 1. Register addresses (address order) - Registers are listed from the lower allocation addresses. - Registers are classified according to functional modules. - The number of Access Cycles indicates the number of states based on the specified reference clock. For details, refer to section 6.5.4, External Bus Interface. - Among the internal I/O register area, addresses not listed in the list of registers are undefined or reserved addresses. Undefined and reserved addresses cannot be accessed. Do not access these addresses; otherwise, the operation when accessing these bits and subsequent operations cannot be guaranteed. - 2. Register bits - Bit configurations of the registers are listed in the same order as the register addresses. - Reserved bits are indicated by in the bit name column. - Space in the bit name field indicates that the entire register is allocated to either the counter or data. - For the registers of 16 or 32 bits, the MSB is listed first. - Byte configuration description order is subject to big endian. - 3. Register states in each operating mode - Register states are listed in the same order as the register addresses. - For the initialized state of each bit, refer to the register description in the corresponding section. - The register states shown here are for the basic operating modes. If there is a specific reset for an on-chip peripheral module, refer to the section on that on-chip peripheral module. ## 24.1 Register Addresses (Address Order) | Timer control register_4 TCR_4 8 H'FEA40 TMR_4 16 3P¢/3P¢ Timer control register_5 TCR_5 8 H'FEA41 TMR_5 16 3P¢/3P¢ Timer control/status register_4 TCSR_4 8 H'FEA42 TMR_4 16 3P¢/3P¢ Timer control/status register_5 TCSR_5 8 H'FEA43 TMR_5 16 3P¢/3P¢ Time constant registerA_4 TCORA_4 8 H'FEA44 TMR_4 16 3P¢/3P¢ Time constant registerA_5 TCORA_5 8 H'FEA45 TMR_5 16 3P¢/3P¢ Time constant registerB_4 TCORB_4 8 H'FEA46 TMR_4 16 3P¢/3P¢ Time constant registerB_5 TCORB_5 8 H'FEA46 TMR_4 16 3P¢/3P¢ Timer counter_4 TCNT_4 8 H'FEA48 TMR_5 16 3P¢/3P¢ Timer counter control register_4 TCCR_4 8 H'FEA49 TMR_5 16 3P¢/3P¢ Timer counter control register_5 </th | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Timer control/status register_4 TCSR_4 8 H'FEA42 TMR_4 16 3P\phi/3P\phi Timer control/status register_5 TCSR_5 8 H'FEA43 TMR_5 16 3P\phi/3P\phi Time constant registerA_4 TCORA_4 8 H'FEA44 TMR_4 16 3P\phi/3P\phi Time constant registerA_5 TCORA_5 8 H'FEA45 TMR_5 16 3P\phi/3P\phi Time constant registerB_4 TCORB_4 8 H'FEA46 TMR_4 16 3P\phi/3P\phi Time constant registerB_5 TCORB_5 8 H'FEA47 TMR_5 16 3P\phi/3P\phi Timer counter_4 TCNT_4 8 H'FEA48 TMR_4 16 3P\phi/3P\phi Timer counter_5 TCNT_5 8 H'FEA48 TMR_5 16 3P\phi/3P\phi Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3P\phi/3P\phi Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3P\phi/3P\phi Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3P\phi/3P\phi Timer counter control register CRCCR 8 H'FEA4B TMR_5 16 3P\phi/3P\phi CRC control register CRCCR 8 H'FEA4B TMR_5 16 3P\phi/3P\phi CRC data input register CRCDIR 8 H'FEA4B CRC 16 3P\phi/3P\phi CRC data output register CRCDIR 8 H'FEA4B CRC 16 3P\phi/3P\phi Timer control register CRCDOR 16 H'FEA4E CRC 16 3P\phi/3P\phi Timer control register_6 TCR_6 8 H'FEA4B TMR_6 16 3P\phi/3P\phi | | Timer control/status register_5 TCSR_5 8 H'FEA43 TMR_5 16 3Pφ/3Pφ Time constant registerA_4 TCORA_4 8 H'FEA44 TMR_4 16 3Pφ/3Pφ Time constant registerA_5 TCORA_5 8 H'FEA45 TMR_5 16 3Pφ/3Pφ Time constant registerB_4 TCORB_4 8 H'FEA46 TMR_4 16 3Pφ/3Pφ Time constant registerB_5 TCORB_5 8 H'FEA47 TMR_5 16 3Pφ/3Pφ Timer counter_4 TCNT_4 8 H'FEA48 TMR_4 16 3Pφ/3Pφ Timer counter_5 TCNT_5 8 H'FEA49 TMR_5 16 3Pφ/3Pφ Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_5 16 3Pφ/3Pφ CRC control register CRCB_5 8 H'FEA4B TMR_5 16 3Pφ/3Pφ CRC data input register CRCDIR 8 H'FEA4D CRC 16 3Pφ/3Pφ CRC data output register CRCDOR | | Time constant registerA_4 TCORA_4 8 H'FEA44 TMR_4 16 3Pφ/3Pφ Time constant registerA_5 TCORA_5 8 H'FEA45 TMR_5 16 3Pφ/3Pφ Time constant registerB_4 TCORB_4 8 H'FEA46 TMR_4 16 3Pφ/3Pφ Time constant registerB_5 TCORB_5 8 H'FEA47 TMR_5 16 3Pφ/3Pφ Timer counter_4 TCNT_4 8 H'FEA48 TMR_4 16 3Pφ/3Pφ Timer counter_5 TCNT_5 8 H'FEA49 TMR_5 16 3Pφ/3Pφ Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3Pφ/3Pφ Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3Pφ/3Pφ CRC control register CRCCR 8 H'FEA4C CRC 16 3Pφ/3Pφ CRC data input register CRCDIR 8 H'FEA4E CRC 16 3Pφ/3Pφ CRC data output register_6 TCR_6 | | Time constant registerA_5 | | Time constant registerB_4 TCORB_4 8 H'FEA46 TMR_4 16 3P∮/3P∮ Time constant registerB_5 TCORB_5 8 H'FEA47 TMR_5 16 3P∮/3P∮ Timer counter_4 TCNT_4 8 H'FEA48 TMR_4 16 3P∮/3P∮ Timer counter_5 TCNT_5 8 H'FEA49 TMR_5 16 3P∮/3P∮ Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3P∮/3P∮ Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3P∮/3P∮ CRC control register CRCCR 8 H'FEA4C CRC 16 3P∮/3P∮ CRC data input register CRCDIR 8 H'FEA4D CRC 16 3P∮/3P∮ CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P∮/3P∮ Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P∮/3P∮ | | Time constant registerB_5 | | Timer counter_4 TCNT_4 8 H'FEA48 TMR_4 16 3Pφ/3Pφ Timer counter_5 TCNT_5 8 H'FEA49 TMR_5 16 3Pφ/3Pφ Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3Pφ/3Pφ Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3Pφ/3Pφ CRC control register CRCCR 8 H'FEA4C CRC 16 3Pφ/3Pφ CRC data input register CRCDIR 8 H'FEA4D CRC 16 3Pφ/3Pφ CRC data output register CRCDOR 16 H'FEA4E CRC 16 3Pφ/3Pφ Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3Pφ/3Pφ | | Timer counter_5 TCNT_5 8 H'FEA49 TMR_5 16 3Pφ/3Pφ Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3Pφ/3Pφ Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3Pφ/3Pφ CRC control register CRCCR 8 H'FEA4C CRC 16 3Pφ/3Pφ CRC data input register CRCDIR 8 H'FEA4D CRC 16 3Pφ/3Pφ CRC data output register CRCDOR 16 H'FEA4E CRC 16 3Pφ/3Pφ Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3Pφ/3Pφ | | Timer counter control register_4 TCCR_4 8 H'FEA4A TMR_4 16 3P\psi/3P\ph Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3P\phi/3P\ph CRC control register CRCCR 8 H'FEA4C CRC 16 3P\phi/3P\ph CRC data input register CRCDIR 8 H'FEA4D CRC 16 3P\phi/3P\ph CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P\phi/3P\ph Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\phi/3P\ph | | Timer counter control register_5 TCCR_5 8 H'FEA4B TMR_5 16 3P\\$/3P\\$ CRC control register CRCCR 8 H'FEA4C CRC 16 3P\\$/3P\\$ CRC data input register CRCDIR 8 H'FEA4D CRC 16 3P\\$/3P\\$ CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P\\$/3P\\$ Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\\$/3P\\$ | | CRC control register CRCCR 8 H'FEA4C CRC 16 3P\psi/3P\phi CRC data input register CRCDIR 8 H'FEA4D CRC 16 3P\phi/3P\phi CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P\phi/3P\phi Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\phi/3P\phi | | CRC data input register CRCDIR 8 H'FEA4D CRC 16 3P\psi/3P\ph CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P\psi/3P\ph Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\psi/3P\ph | | CRC data output register CRCDOR 16 H'FEA4E CRC 16 3P\psi/3P\phi Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\phi/3P\phi | | Timer control register_6 TCR_6 8 H'FEA50 TMR_6 16 3P\phi/3P\phi | | | | Timer control register_7 TCR_7 8 H'FEA51 TMR_7 16 3Pφ/3Pφ | | | | Timer control/status register_6 TCSR_6 8 H'FEA52 TMR_6 16 3P\phi/3P\phi | | Timer control/status register_7 TCSR_7 8 H'FEA53 TMR_7 16 3P\psi/3P\phi | | Time constant registerA_6 TCORA_6 8 H'FEA54 TMR_6 16 3P\ph/3P\ph | | Time constant registerA_7 TCORA_7 8 H'FEA55 TMR_7 16 3P\psi/3P\phi | | Time constant registerB_6 TCORB_6 8 H'FEA56 TMR_6 16 3P\psi/3P\phi | | Time constant registerB_7 TCORB_7 8 H'FEA57 TMR_7 16 3P\psi/3P\phi | | Timer counter_6 TCNT_6 8 H'FEA58 TMR_6 16 3Pφ/3Pφ | | Timer counter_7 TCNT_7 8 H'FEA59 TMR_7 16 3Pφ/3Pφ | | Timer counter control register_6 TCCR_6 8 H'FEA5A TMR_6 16 3P\psi/3P\phi | | Timer counter control register_7 TCCR_7 8 H'FEA5B TMR_7 16 3P\psi/3P\phi | | Interrupt flag register 0 IFR0 8 H'FEE00 USB 8 3P\ph/3P\ph | | Interrupt flag register 1 IFR1 8 H'FEE01 USB 8 3P\psi/3P\phi | | Interrupt flag register 2 IFR2 8 H'FEE02 USB 8 3P\psi/3P\phi | | Interrupt enable register 0 IER0 8 H'FEE04 USB 8 3P\psi/3P\phi | | Interrupt enable register 1 IER1 8 H'FEE05 USB 8 $3P\phi/3P\phi$ | | Interrupt enable register 2 IER2 8 H'FEE06 USB 8 3Pφ/3Pφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |--------------------------------------|--------------|----------------|---------|----------|---------------|----------------------------------| | Interrupt select register 0 | ISR0 | 8 | H'FEE08 | USB | 8 | 3Ρφ/3Ρφ | | Interrupt select register 1 | ISR1 | 8 | H'FEE09 | USB | 8 | 3Ρφ/3Ρφ | | Interrupt select register 2 | ISR2 | 8 | H'FEE0A | USB | 8 | 3Ρφ/3Ρφ | | EP0i data register | EPDR0i | 8 | H'FEE0C | USB | 8 | 3Ρφ/3Ρφ | | EP0o data register | EPDR0o | 8 | H'FEE0D | USB | 8 | 3Ρφ/3Ρφ | | EP0s data register | EPDR0s | 8 | H'FEE0E | USB | 8 | 3Ρφ/3Ρφ | | EP1 data register | EPDR1 | 8 | H'FEE10 | USB | 8 | 3Ρφ/3Ρφ | | EP2 data register | EPDR2 | 8 | H'FEE14 | USB | 8 | 3Ρφ/3Ρφ | | EP3 data register | EPDR3 | 8 | H'FEE18 | USB | 8 | 3Ρφ/3Ρφ | | EP0o receive data size register | EPSZ0o | 8 | H'FEE24 | USB | 8 | 3Ρφ/3Ρφ | | EP1 receive data size register | EPSZ1 | 8 | H'FEE25 | USB | 8 | 3Ρφ/3Ρφ | | Data status register | DASTS | 8 | H'FEE27 | USB | 8 | 3Ρφ/3Ρφ | | FIFO clear register | FCLR | 8 | H'FEE28 | USB | 8 | 3Ρφ/3Ρφ | | Endpoint stall register | EPSTL | 8 | H'FEE2A | USB | 8 | 3Ρφ/3Ρφ | | Trigger register | TRG | 8 | H'FEE2C | USB | 8 | 3Ρφ/3Ρφ | | DMA transfer setting register | DMA | 8 | H'FEE2D | USB | 8 | 3Ρφ/3Ρφ | | Configuration value register | CVR | 8 | H'FEE2E | USB | 8 | 3Ρφ/3Ρφ | | Control register | CTLR | 8 | H'FEE2F | USB | 8 | 3Ρφ/3Ρφ | | Endpoint information register | EPIR | 8 | H'FEE32 | USB | 8 | 3Ρφ/3Ρφ | | Transceiver testregister0 | TRNTREG00 | 8 | H'FEE44 | USB | 8 | 3Ρφ/3Ρφ | | Transceiver testregister1 | TRNTREG1 | 8 | H'FEE45 | USB | 8 | 3Ρφ/3Ρφ | | Port M data direction register | PMDDR | 8 | H'FEE50 | I/O port | 8 | 3Ρφ/3Ρφ | | Port M data register | PMDR | 8 | H'FEE51 | I/O port | 8 | 3Ρφ/3Ρφ | | Port M register | PORTM | 8 | H'FEE52 | I/O port | 8 | 3Рф/— | | Port M input buffer control register | PMICR | 8 | H'FEE53 | I/O port | 8 | 3Ρφ/3Ρφ | | Serial mode register_5 | SMR_5 | 8 | H'FF600 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Bit rate register_5 | BRR_5 | 8 | H'FF601 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Serial control register_5 | SCR_5 | 8 | H'FF602 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Transmit data register_5 | TDR_5 | 8 | H'FF603 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Serial status register_5 | SSR_5 | 8 | H'FF604 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Receive data register_5 | RDR_5 | 8 | H'FF605 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Smart card mode register_5 | SCMR_5 | 8 | H'FF606 | SCI_5 | 8 | 3Ρφ/3Ρφ | | Serial extended mode register_5 | SEMR_5 | 8 | H'FF608 | SCI_5 | 8 | 3Ρφ/3Ρφ | | IrDA control register | IrCR | 8 | H'FF60C | SCI_5 | 8 | 3Ρφ/3Ρφ | | Serial mode register_6 | SMR_6 | 8 | H'FF610 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |--------------------------------------|--------------|----------------|---------|----------|---------------|----------------------------------| | Bit rate register_6 | BRR_6 | 8 | H'FF611 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Serial control register_6 | SCR_6 | 8 | H'FF612 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Transmit data register_6 | TDR_6 | 8 | H'FF613 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Serial status register_6 | SSR_6 | 8 | H'FF614 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Receive data register_6 | RDR_6 | 8 | H'FF615 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Smart card mode register_6 | SCMR_6 | 8 | H'FF616 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Serial extended mode register_6 | SEMR_6 | 8 | H'FF618 | SCI_6 | 8 | 3Ρφ/3Ρφ | | Timer control register | TCR32K | 8 | H'FFABC | TM32K | 8 | 2Ρφ/2Ρφ | | Timer counter | TCNT32K | 8 | H'FFABD | TM32K | 8 | 2Ρφ/2Ρφ | | Port 1 data direction register | P1DDR | 8 | H'FFB80 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 2 data direction register | P2DDR | 8 | H'FFB81 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 3 data direction register | P3DDR | 8 | H'FFB82 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 6 data direction register | P6DDR | 8 | H'FFB85 | I/O port | 8 | 2Ρφ/2Ρφ | | Port A data direction register | PADDR | 8 | H'FFB89 | I/O port | 8 | 2Ρφ/2Ρφ | | Port B data direction register | PBDDR | 8 | H'FFB8A | I/O port | 8 | 2Ρφ/2Ρφ | | Port C data direction register | PCDDR | 8 | H'FFB8B | I/O port | 8 | 2Ρφ/2Ρφ | | Port D data direction register | PDDDR | 8 | H'FFB8C | I/O port | 8 | 2Ρφ/2Ρφ | | Port E data direction register | PEDDR | 8 | H'FFB8D | I/O port | 8 | 2Ρφ/2Ρφ | | Port F data direction register | PFDDR | 8 | H'FFB8E | I/O port | 8 | 2Ρφ/2Ρφ | | Port 1 input buffer control register | P1ICR | 8 | H'FFB90 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 2 input buffer control register | P2ICR | 8 | H'FFB91 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 3 input buffer control register | P3ICR | 8 | H'FFB92 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 5 input buffer control register | P5ICR | 8 | H'FFB94 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 6 input buffer control register | P6ICR | 8 | H'FFB95 | I/O port | 8 | 2Ρφ/2Ρφ | | Port A input buffer control register | PAICR | 8 | H'FFB99 | I/O port | 8 | 2Ρφ/2Ρφ | | Port B input buffer control register | PBICR | 8 | H'FFB9A | I/O port | 8 | 2Ρφ/2Ρφ | | Port C input buffer control register | PCICR | 8 | H'FFB9B | I/O port | 8 | 2Ρφ/2Ρφ | | Port D input buffer control register | PDICR | 8 | H'FFB9C | I/O port | 8 | 2Ρφ/2Ρφ | | Port E input buffer control register | PEICR | 8 | H'FFB9D | I/O port | 8 | 2Ρφ/2Ρφ | | Port F input buffer control register | PFICR | 8 | H'FFB9E | I/O port | 8 | 2Ρφ/2Ρφ | | Port H register | PORTH | 8 | H'FFBA0 | I/O port | 8 | 2Ρφ/2Ρφ | | Port I register | PORTI | 8 | H'FFBA1 | I/O port | 8 | 2Ρφ/2Ρφ | | Port H data register | PHDR | 8 | H'FFBA4 | I/O port | 8 | 2Ρφ/2Ρφ | | Port I data register | PIDR | 8 | H'FFBA5 | I/O port | 8 | 2Ρφ/2Ρφ | | Port H data direction register | PHDDR | 8 | H'FFBA8 | I/O port | 8 | 2Ρφ/2Ρφ | | Port I data direction register | PIDDR | 8 | H'FFBA9 | I/O port | 8 | 2Ρφ/2Ρφ | | | | | | | | | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |----------------------------------------------|--------------|----------------|---------|----------|---------------|----------------------------------| | Port H input buffer control register | PHICR | 8 | H'FFBAC | I/O port | 8 | 2Ρφ/2Ρφ | | Port I input buffer control register | PIICR | 8 | H'FFBAD | I/O port | 8 | 2Ρφ/2Ρφ | | Port D pull-up MOS control register | PDPCR | 8 | H'FFBB4 | I/O port | 8 | 2Ρφ/2Ρφ | | Port E pull-up MOS control register | PEPCR | 8 | H'FFBB5 | I/O port | 8 | 2Ρφ/2Ρφ | | Port F pull-up MOS control register | PFPCR | 8 | H'FFBB6 | I/O port | 8 | 2Ρφ/2Ρφ | | Port H pull-up MOS control register | PHPCR | 8 | H'FFBB8 | I/O port | 8 | 2Ρφ/2Ρφ | | Port I pull-up MOS control register | PIPCR | 8 | H'FFBB9 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 2 open-drain control register | P2ODR | 8 | H'FFBBC | I/O port | 8 | 2Ρφ/2Ρφ | | Port F open-drain control register | PFODR | 8 | H'FFBBD | I/O port | 8 | 2Ρφ/2Ρφ | | Port function control register 0 | PFCR0 | 8 | H'FFBC0 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 1 | PFCR1 | 8 | H'FFBC1 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 2 | PFCR2 | 8 | H'FFBC2 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 4 | PFCR4 | 8 | H'FFBC4 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 6 | PFCR6 | 8 | H'FFBC6 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 7 | PFCR7 | 8 | H'FFBC7 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register 9 | PFCR9 | 8 | H'FFBC9 | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register B | PFCRB | 8 | H'FFBCB | I/O port | 8 | 2Ρφ/3Ρφ | | Port function control register C | PFCRC | 8 | H'FFBCC | I/O port | 8 | 2Ρφ/3Ρφ | | Software standby release IRQ enable register | SSIER | 16 | H'FFBCE | INTC | 8 | 2Ρφ/3Ρφ | | DMA source address register_0 | DSAR_0 | 32 | H'FFC00 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA destination address register_0 | DDAR_0 | 32 | H'FFC04 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA offset register_0 | DOFR_0 | 32 | H'FFC08 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA transfer count register_0 | DTCR_0 | 32 | H'FFC0C | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA block size register_0 | DBSR_0 | 32 | H'FFC10 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA mode control register_0 | DMDR_0 | 32 | H'FFC14 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA address control register_0 | DACR_0 | 32 | H'FFC18 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA source address register_1 | DSAR_1 | 32 | H'FFC20 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA destination address register_1 | DDAR_1 | 32 | H'FFC24 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA offset register_1 | DOFR_1 | 32 | H'FFC28 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA transfer count register_1 | DTCR_1 | 32 | H'FFC2C | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA block size register_1 | DBSR_1 | 32 | H'FFC30 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA mode control register_1 | DMDR_1 | 32 | H'FFC34 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA address control register_1 | DACR_1 | 32 | H'FFC38 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA source address register_2 | DSAR_2 | 32 | H'FFC40 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA destination address register_2 | DDAR_2 | 32 | H'FFC44 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | Register Name | Abbreviation | Number<br>of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |--------------------------------------|--------------|-------------------|---------|--------|---------------|----------------------------------| | DMA offset register_2 | DOFR_2 | 32 | H'FFC48 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA transfer count register_2 | DTCR_2 | 32 | H'FFC4C | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA block size register_2 | DBSR_2 | 32 | H'FFC50 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA mode control register_2 | DMDR_2 | 32 | H'FFC54 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA address control register_2 | DACR_2 | 32 | H'FFC58 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA source address register_3 | DSAR_3 | 32 | H'FFC60 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA destination address register_3 | DDAR_3 | 32 | H'FFC64 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA offset register_3 | DOFR_3 | 32 | H'FFC68 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA transfer count register_3 | DTCR_3 | 32 | H'FFC6C | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA block size register_3 | DBSR_3 | 32 | H'FFC70 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA mode control register_3 | DMDR_3 | 32 | H'FFC74 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA address control register_3 | DACR_3 | 32 | H'FFC78 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | DMA module request select register_0 | DMRSR_0 | 8 | H'FFD20 | DMAC_0 | 16 | 2Ιφ/2Ιφ | | DMA module request select register_1 | DMRSR_1 | 8 | H'FFD21 | DMAC_1 | 16 | 2Ιφ/2Ιφ | | DMA module request select register_2 | DMRSR_2 | 8 | H'FFD22 | DMAC_2 | 16 | 2Ιφ/2Ιφ | | DMA module request select register_3 | DMRSR_3 | 8 | H'FFD23 | DMAC_3 | 16 | 2Ιφ/2Ιφ | | Interrupt priority register A | IPRA | 16 | H'FFD40 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register B | IPRB | 16 | H'FFD42 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register C | IPRC | 16 | H'FFD44 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register D | IPRD | 16 | H'FFD46 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register E | IPRE | 16 | H'FFD48 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register F | IPRF | 16 | H'FFD4A | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register G | IPRG | 16 | H'FFD4C | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register H | IPRH | 16 | H'FFD4E | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register I | IPRI | 16 | H'FFD50 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register K | IPRK | 16 | H'FFD54 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register L | IPRL | 16 | H'FFD56 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register Q | IPRQ | 16 | H'FFD60 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt priority register R | IPRR | 16 | H'FFD62 | INTC | 16 | 2Ιφ/3Ιφ | | IRQ sense control register H | ISCRH | 16 | H'FFD68 | INTC | 16 | 2Ιφ/3Ιφ | | IRQ sense control register L | ISCRL | 16 | H'FFD6A | INTC | 16 | 2Ιφ/3Ιφ | | DTC vector base register | DTCVBR | 32 | H'FFD80 | BSC | 16 | 2Ιφ/3Ιφ | | Bus width control register | ABWCR | 16 | H'FFD84 | BSC | 16 | 2Ιφ/3Ιφ | | Access state control register | ASTCR | 16 | H'FFD86 | BSC | 16 | 2Ιφ/3Ιφ | | Wait control register A | WTCRA | 16 | H'FFD88 | BSC | 16 | 2Ιφ/3Ιφ | | Wait control register B | WTCRB | 16 | H'FFD8A | BSC | 16 | 2Ιφ/3Ιφ | | | | | | | | | | Register Name | Abbreviation | Number<br>of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |-----------------------------------------------|--------------|-------------------|---------|--------|---------------|----------------------------------| | Read strobe timing control register | RDNCR | 16 | H'FFD8C | BSC | 16 | 216/316 | | CS assertion period control register | CSACR | 16 | H'FFD8E | BSC | 16 | 2Ιφ/3Ιφ | | Idle control register | IDLCR | 16 | H'FFD90 | BSC | 16 | 2Ιφ/3Ιφ | | Bus control register1 | BCR1 | 16 | H'FFD92 | BSC | 16 | 2Ιφ/3Ιφ | | Bus control register2 | BCR2 | 8 | H'FFD94 | BSC | 16 | 2Ιφ/3Ιφ | | Endian control register | ENDIANCR | 8 | H'FFD95 | BSC | 16 | 2Ιφ/3Ιφ | | SRAM mode control register | SRAMCR | 16 | H'FFD98 | BSC | 16 | 2Ιφ/3Ιφ | | Burst ROM interface control register | BROMCR | 16 | H'FFD9A | BSC | 16 | 2Ιφ/3Ιφ | | Address/data multiplexed I/O control register | MPXCR | 16 | H'FFD9C | BSC | 16 | 2Ιφ/3Ιφ | | DRAM control register | DRAMCR | 16 | H'FFDA0 | BSC | 16 | 2Ιφ/3Ιφ | | DRAM access control register | DRACCR | 16 | H'FFDA2 | BSC | 16 | 2Ιφ/3Ιφ | | Synchronous DRAM control register | SDCR | 16 | H'FFDA4 | BSC | 16 | 2Ιφ/3Ιφ | | Refresh control register | REFCR | 16 | H'FFDA6 | BSC | 16 | 2Ιφ/3Ιφ | | Refresh timer counter | RTCNT | 8 | H'FFDA8 | BSC | 16 | 2Ιφ/3Ιφ | | Refresh time constant register | RTCOR | 8 | H'FFDA9 | BSC | 16 | 2Ιφ/3Ιφ | | RAM emulation register | RAMER | 8 | H'FFD9E | BSC | 16 | 2Ιφ/3Ιφ | | Mode control register | MDCR | 16 | H'FFDC0 | SYSTEM | 16 | 2Ιφ/3Ιφ | | System control register | SYSCR | 16 | H'FFDC2 | SYSTEM | 16 | 2Ιφ/3Ιφ | | System clock control register | SCKCR | 16 | H'FFDC4 | SYSTEM | 16 | 2Ιφ/3Ιφ | | Standby control register | SBYCR | 16 | H'FFDC6 | SYSTEM | 16 | 2Ιφ/3Ιφ | | Module stop control register A | MSTPCRA | 16 | H'FFDC8 | SYSTEM | 16 | 2Ιφ/3Ιφ | | Module stop control register B | MSTPCRB | 16 | H'FFDCA | SYSTEM | 16 | 2Ιφ/3Ιφ | | Module stop control register C | MSTPCRC | 16 | H'FFDCC | SYSTEM | 16 | 2Ιφ/3Ιφ | | Subclock control register | SUBCKCR | 8 | H'FFDCF | SYSTEM | 8 | 2Ιφ/2Ιφ | | Serial extended mode register_2 | SEMR_2 | 8 | H'FFE84 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Serial mode register_4 | SMR_4 | 8 | H'FFE90 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Bit rate register_4 | BRR_4 | 8 | H'FFE91 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Serial control register_4 | SCR_4 | 8 | H'FFE92 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Transmit data register_4 | TDR_4 | 8 | H'FFE93 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Serial status register_4 | SSR_4 | 8 | H'FFE94 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Receive data register_4 | RDR_4 | 8 | H'FFE95 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Smart card mode register_4 | SCMR_4 | 8 | H'FFE96 | SCI_4 | 8 | 2Ρφ/2Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |--------------------------------------------------|--------------|----------------|---------|--------|---------------|----------------------------------| | Flash code control/status register | FCCS | 8 | H'FFDE8 | FLASH | 16 | 2Ιφ/2Ιφ | | Flash program code select register | FPCS | 8 | H'FFDE9 | FLASH | 16 | 2Ιφ/2Ιφ | | Flash erase code select register | FECS | 8 | H'FFDEA | FLASH | 16 | 2Ιφ/2Ιφ | | Flash key code register | FKEY | 8 | H'FFDEC | FLASH | 16 | 2Ιφ/2Ιφ | | Flash transfer destination address register | FTDAR | 8 | H'FFDEE | FLASH | 16 | 2Ιφ/2Ιφ | | I <sup>2</sup> C bus control register A_0 | ICCRA_0 | 8 | H'FFEB0 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus control register B_0 | ICCRB_0 | 8 | H'FFEB1 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus mode register_0 | ICMR_0 | 8 | H'FFEB2 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus interrupt enable register_0 | ICIER_0 | 8 | H'FFEB3 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus status register_0 | ICSR_0 | 8 | H'FFEB4 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | Slave address register_0 | SAR_0 | 8 | H'FFEB5 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus transmit data register_0 | ICDRT_0 | 8 | H'FFEB6 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus receive data register_0 | ICDRR_0 | 8 | H'FFEB7 | IIC2_0 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus control register A_1 | ICCRA_1 | 8 | H'FFEB8 | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus control register B_1 | ICCRB_1 | 8 | H'FFEB9 | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus mode register_1 | ICMR_1 | 8 | H'FFEBA | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus interrupt enable register_1 | ICIER_1 | 8 | H'FFEBB | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus status register_1 | ICSR_1 | 8 | H'FFEBC | IIC2_1 | 8 | 2Ρφ/2Ρφ | | Slave address register_1 | SAR_1 | 8 | H'FFEBD | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus transmit data register_1 | ICDRT_1 | 8 | H'FFEBE | IIC2_1 | 8 | 2Ρφ/2Ρφ | | I <sup>2</sup> C bus receive data register_1 | ICDRR_1 | 8 | H'FFEBF | IIC2_1 | 8 | 2Ρφ/2Ρφ | | Timer control register_2 | TCR_2 | 8 | H'FFEC0 | TMR_2 | 16 | 2Ρφ/2Ρφ | | Timer control register_3 | TCR_3 | 8 | H'FFEC1 | TMR_3 | 16 | 2Ρφ/2Ρφ | | Timer control/status register_2 | TCSR_2 | 8 | H'FFEC2 | TMR_2 | 16 | 2Ρφ/2Ρφ | | Timer control/status register_3 | TCSR_3 | 8 | H'FFEC3 | TMR_3 | 16 | 2Ρφ/2Ρφ | | Time constant register A_2 | TCORA_2 | 8 | H'FFEC4 | TMR_2 | 16 | 2Ρφ/2Ρφ | | Time constant register A_3 | TCORA_3 | 8 | H'FFEC5 | TMR_3 | 16 | 2Ρφ/2Ρφ | | Time constant register B_2 | TCORB_2 | 8 | H'FFEC6 | TMR_2 | 16 | 2Ρφ/2Ρφ | | Time constant register B_3 | TCORB_3 | 8 | H'FFEC7 | TMR_3 | 16 | 2Ρφ/2Ρφ | | Timer counter_2 | TCNT_2 | 8 | H'FFEC8 | TMR_2 | 16 | 2Ρφ/2Ρφ | | Timer counter_3 | TCNT_3 | 8 | H'FFEC9 | TMR_3 | 16 | 2Ρφ/2Ρφ | | Timer counter control register_2 | TCCR_2 | 8 | H'FFECA | TMR_2 | 16 | 2Ρφ/2Ρφ | | Timer counter control register_3 | TCCR_3 | 8 | H'FFECB | TMR_3 | 16 | 2Ρφ/2Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |-----------------------------------|--------------|----------------|---------|----------|---------------|----------------------------------| | Timer control register_4 | TCR 4 | 8 | H'FFEE0 | TPU 4 | 16 | 2Ρφ/2Ρφ | | Timer mode register_4 | TMDR_4 | 8 | H'FFEE1 | TPU_4 | 16 | 2Pφ/2Pφ | | Timer I/O control register_4 | TIOR_4 | 8 | H'FFEE2 | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_4 | TIER_4 | 8 | H'FFEE4 | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer status register_4 | TSR_4 | 8 | H'FFEE5 | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer counter_4 | TCNT_4 | 16 | H'FFEE6 | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer general register A_4 | TGRA_4 | 16 | H'FFEE8 | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer general register B_4 | TGRB_4 | 16 | H'FFEEA | TPU_4 | 16 | 2Ρφ/2Ρφ | | Timer control register_5 | TCR_5 | 8 | H'FFEF0 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer mode register_5 | TMDR_5 | 8 | H'FFEF1 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register_5 | TIOR_5 | 8 | H'FFEF2 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_5 | TIER_5 | 8 | H'FFEF4 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer status register_5 | TSR_5 | 8 | H'FFEF5 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer counter_5 | TCNT_5 | 16 | H'FFEF6 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer general register A_5 | TGRA_5 | 16 | H'FFEF8 | TPU_5 | 16 | 2Ρφ/2Ρφ | | Timer general register B_5 | TGRB_5 | 16 | H'FFEFA | TPU_5 | 16 | 2Ρφ/2Ρφ | | DTC enable register A | DTCERA | 16 | H'FFF20 | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register B | DTCERB | 16 | H'FFF22 | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register C | DTCERC | 16 | H'FFF24 | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register D | DTCERD | 16 | H'FFF26 | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register E | DTCERE | 16 | H'FFF28 | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register G | DTCERG | 16 | H'FFF2C | INTC | 16 | 2Ιφ/3Ιφ | | DTC enable register H | DTCERH | 16 | H'FFF2E | INTC | 16 | 2Ιφ/3Ιφ | | DTC control register | DTCCR | 8 | H'FFF30 | INTC | 16 | 2Ιφ/3Ιφ | | Interrupt control register | INTCR | 8 | H'FFF32 | INTC | 16 | 2Ιφ/3Ιφ | | CPU priority control register | CPUPCR | 8 | H'FFF33 | INTC | 16 | 2Ιφ/3Ιφ | | IRQ enable register | IER | 16 | H'FFF34 | INTC | 16 | 2Ιφ/3Ιφ | | IRQ status register | ISR | 16 | H'FFF36 | INTC | 16 | 2Ιφ/3Ιφ | | Port 1 register | PORT1 | 8 | H'FFF40 | I/O port | 8 | 2P\$/— | | Port 2 register | PORT2 | 8 | H'FFF41 | I/O port | 8 | 2P\$/— | | Port 3 register | PORT3 | 8 | H'FFF42 | I/O port | 8 | 2P\$/— | | Port 5 register | PORT5 | 8 | H'FFF44 | I/O port | 8 | 2P\$/— | | Port 6 register | PORT6 | 8 | H'FFF45 | I/O port | 8 | 2P\$/— | | Port A register | PORTA | 8 | H'FFF49 | I/O port | 8 | 2P\$/— | | Port B register | PORTB | 8 | H'FFF4A | I/O port | 8 | 2P\$/— | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |-----------------------------|--------------|----------------|---------|----------|---------------|----------------------------------| | Port C register | PORTC | 8 | H'FFF4B | I/O port | 8 | 2Pø/— | | Port D register | PORTD | 8 | H'FFF4C | I/O port | 8 | 2P\$/— | | Port E register | PORTE | 8 | H'FFF4D | I/O port | 8 | 2P\$/— | | Port F register | PORTF | 8 | H'FFF4E | I/O port | 8 | 2Pø/— | | Port 1 data register | P1DR | 8 | H'FFF50 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 2 data register | P2DR | 8 | H'FFF51 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 3 data register | P3DR | 8 | H'FFF52 | I/O port | 8 | 2Ρφ/2Ρφ | | Port 6 data register | P6DR | 8 | H'FFF55 | I/O port | 8 | 2Ρφ/2Ρφ | | Port A data register | PADR | 8 | H'FFF59 | I/O port | 8 | 2Ρφ/2Ρφ | | Port B data register | PBDR | 8 | H'FFF5A | I/O port | 8 | 2Ρφ/2Ρφ | | Port C data register | PCDR | 8 | H'FFF5B | I/O port | 8 | 2Ρφ/2Ρφ | | Port D data register | PDDR | 8 | H'FFF5C | I/O port | 8 | 2Ρφ/2Ρφ | | Port E data register | PEDR | 8 | H'FFF5D | I/O port | 8 | 2Ρφ/2Ρφ | | Port F data register | PFDR | 8 | H'FFF5E | I/O port | 8 | 2Ρφ/2Ρφ | | Serial mode register_2 | SMR_2 | 8 | H'FFF60 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Bit rate register_2 | BRR_2 | 8 | H'FFF61 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Serial control register_2 | SCR_2 | 8 | H'FFF62 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Transmit data register_2 | TDR_2 | 8 | H'FFF63 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Serial status register_2 | SSR_2 | 8 | H'FFF64 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Receive data register_2 | RDR_2 | 8 | H'FFF65 | SCI_2 | 8 | 2Ρφ/2Ρφ | | Smart card mode register_2 | SCMR_2 | 8 | H'FFF66 | SCI_2 | 8 | 2Ρφ/2Ρφ | | D/A data register 0 | DADR0 | 8 | H'FFF68 | D/A | 8 | 2Ρφ/2Ρφ | | D/A data register 1 | DADR1 | 8 | H'FFF69 | D/A | 8 | 2Ρφ/2Ρφ | | D/A control register 01 | DACR01 | 8 | H'FFF6A | D/A | 8 | 2Ρφ/2Ρφ | | PPG output control register | PCR | 8 | H'FFF76 | PPG | 8 | 2Ρφ/2Ρφ | | PPG output mode register | PMR | 8 | H'FFF77 | PPG | 8 | 2Ρφ/2Ρφ | | Next data enable register H | NDERH | 8 | H'FFF78 | PPG | 8 | 2Ρφ/2Ρφ | | Next data enable register L | NDERL | 8 | H'FFF79 | PPG | 8 | 2Ρφ/2Ρφ | | Output data register H | PODRH | 8 | H'FFF7A | PPG | 8 | 2Ρφ/2Ρφ | | Output data register L | PODRL | 8 | H'FFF7B | PPG | 8 | 2Ρφ/2Ρφ | | Next data register H* | NDRH | 8 | H'FFF7C | PPG | 8 | 2Ρφ/2Ρφ | | Next data register L* | NDRL | 8 | H'FFF7D | PPG | 8 | 2Ρφ/2Ρφ | | Next data register H* | NDRH | 8 | H'FFF7E | PPG | 8 | 2Ρφ/2Ρφ | | Next data register L* | NDRL | 8 | H'FFF7F | PPG | 8 | 2Ρφ/2Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |---------------------------------|--------------|----------------|---------|--------|---------------|----------------------------------| | Serial mode register_0 | SMR 0 | 8 | H'FFF80 | SCI 0 | 8 | 2Pφ/2Pφ | | Bit rate register_0 | BRR_0 | 8 | H'FFF81 | SCI_0 | 8 | 2Ρφ/2Ρφ | | Serial control register_0 | SCR_0 | 8 | H'FFF82 | SCI_0 | 8 | 2Ρφ/2Ρφ | | Transmit data register_0 | TDR 0 | 8 | H'FFF83 | SCI 0 | 8 | 2Ρφ/2Ρφ | | Serial status register_0 | SSR 0 | 8 | H'FFF84 | SCI 0 | 8 | 2Ρφ/2Ρφ | | Receive data register_0 | RDR_0 | 8 | H'FFF85 | SCI_0 | 8 | 2Ρφ/2Ρφ | | Smart card mode register_0 | SCMR_0 | 8 | H'FFF86 | SCI_0 | 8 | 2Ρφ/2Ρφ | | Serial mode register_1 | SMR_1 | 8 | H'FFF88 | SCI_0 | 8 | 2Ρφ/2Ρφ | | | BRR 1 | 8 | H'FFF89 | SCI_I | 8 | 2Ρφ/2Ρφ | | Bit rate register_1 | | 8 | H'FFF8A | | 8 | | | Serial control register_1 | SCR_1 | | | SCI_1 | | 2Ρφ/2Ρφ | | Transmit data register_1 | TDR_1 | 8 | H'FFF8B | SCI_1 | 8 | 2Ρφ/2Ρφ | | Serial status register_1 | SSR_1 | 8 | H'FFF8C | SCI_1 | 8 | 2Ρφ/2Ρφ | | Receive data register_1 | RDR_1 | 8 | H'FFF8D | SCI_1 | 8 | 2Ρφ/2Ρφ | | Smart card mode register_1 | SCMR_1 | 8 | H'FFF8E | SCI_1 | 8 | 2Ρφ/2Ρφ | | A/D data register A | ADDRA | 16 | H'FFF90 | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register B | ADDRB | 16 | H'FFF92 | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register C | ADDRC | 16 | H'FFF94 | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register D | ADDRD | 16 | H'FFF96 | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register E | ADDRE | 16 | H'FFF98 | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register F | ADDRF | 16 | H'FFF9A | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register G | ADDRG | 16 | H'FFF9C | A/D | 16 | 2Ρφ/2Ρφ | | A/D data register H | ADDRH | 16 | H'FFF9E | A/D | 16 | 2Ρφ/2Ρφ | | A/D control/status register | ADCSR | 8 | H'FFFA0 | A/D | 16 | 2Ρφ/2Ρφ | | A/D control register | ADCR | 8 | H'FFFA1 | A/D | 16 | 2Ρφ/2Ρφ | | Timer control/status register | TCSR | 8 | H'FFFA4 | WDT | | 2Ρφ/3Ρφ | | Timer counter | TCNT | 8 | H'FFFA5 | WDT | | 2Ρφ/3Ρφ | | Reset control/status register | RSTCSR | 8 | H'FFFA7 | WDT | | 2Ρφ/3Ρφ | | Timer control register_0 | TCR_0 | 8 | H'FFFB0 | TMR_0 | 16 | 2Ρφ/2Ρφ | | Timer control register_1 | TCR_1 | 8 | H'FFFB1 | TMR_1 | 16 | 2Ρφ/2Ρφ | | Timer control/status register_0 | TCSR_0 | 8 | H'FFFB2 | TMR_0 | 16 | 2Ρφ/2Ρφ | | Timer control/status register_1 | TCSR_1 | 8 | H'FFFB3 | TMR_1 | 16 | 2Ρφ/2Ρφ | | Time constant register A_0 | TCORA_0 | 8 | H'FFFB4 | TMR_0 | 16 | 2Ρφ/2Ρφ | | Time constant register A_1 | TCORA_1 | 8 | H'FFFB5 | TMR_1 | 16 | 2Ρφ/2Ρφ | | Time constant register B_0 | TCORB_0 | 8 | H'FFFB6 | TMR_0 | 16 | 2Ρφ/2Ρφ | | Time constant register B_1 | TCORB_1 | 8 | H'FFFB7 | TMR_1 | 16 | 2Ρφ/2Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |-----------------------------------|--------------|----------------|---------|--------|---------------|----------------------------------| | Timer counter_0 | TCNT_0 | 8 | H'FFFB8 | TMR_0 | 16 | 2Ρφ/2Ρφ | | Timer counter_1 | TCNT_1 | 8 | H'FFFB9 | TMR_1 | 16 | 2Ρφ/2Ρφ | | Timer counter control register_0 | TCCR_0 | 8 | H'FFFBA | TMR_0 | 16 | 2Ρφ/2Ρφ | | Timer counter control register_1 | TCCR_1 | 8 | H'FFFBB | TMR_1 | 16 | 2Ρφ/2Ρφ | | Timer start register | TSTR | 8 | H'FFFBC | TPU | 16 | 2Ρφ/2Ρφ | | Timer synchronous register | TSYR | 8 | H'FFFBD | TPU | 16 | 2Ρφ/2Ρφ | | Timer control register_0 | TCR_0 | 8 | H'FFFC0 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer mode register_0 | TMDR_0 | 8 | H'FFFC1 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register H_0 | TIORH_0 | 8 | H'FFFC2 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register L_0 | TIORL_0 | 8 | H'FFFC3 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_0 | TIER_0 | 8 | H'FFFC4 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer status register_0 | TSR_0 | 8 | H'FFFC5 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer counter_0 | TCNT_0 | 16 | H'FFFC6 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer general register A_0 | TGRA_0 | 16 | H'FFFC8 | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer general register B_0 | TGRB_0 | 16 | H'FFFCA | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer general register C_0 | TGRC_0 | 16 | H'FFFCC | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer general register D_0 | TGRD_0 | 16 | H'FFFCE | TPU_0 | 16 | 2Ρφ/2Ρφ | | Timer control register_1 | TCR_1 | 8 | H'FFFD0 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer mode register_1 | TMDR_1 | 8 | H'FFFD1 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register_1 | TIOR_1 | 8 | H'FFFD2 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_1 | TIER_1 | 8 | H'FFFD4 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer status register_1 | TSR_1 | 8 | H'FFFD5 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer counter_1 | TCNT_1 | 16 | H'FFFD6 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer general register A_1 | TGRA_1 | 16 | H'FFFD8 | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer general register B_1 | TGRB_1 | 16 | H'FFFDA | TPU_1 | 16 | 2Ρφ/2Ρφ | | Timer control register_2 | TCR_2 | 8 | H'FFFE0 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer mode register_2 | TMDR_2 | 8 | H'FFFE1 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register_2 | TIOR_2 | 8 | H'FFFE2 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_2 | TIER_2 | 8 | H'FFFE4 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer status register_2 | TSR_2 | 8 | H'FFFE5 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer counter_2 | TCNT_2 | 16 | H'FFFE6 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer general register A_2 | TGRA_2 | 16 | H'FFFE8 | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer general register B_2 | TGRB_2 | 16 | H'FFFEA | TPU_2 | 16 | 2Ρφ/2Ρφ | | Timer control register_3 | TCR_3 | 8 | H'FFFF0 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer mode register_3 | TMDR_3 | 8 | H'FFFF1 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Register Name | Abbreviation | Number of Bits | Address | Module | Data<br>Width | Access<br>Cycles<br>(Read/Write) | |-----------------------------------|--------------|----------------|---------|--------|---------------|----------------------------------| | Timer I/O control register H_3 | TIORH_3 | 8 | H'FFFF2 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer I/O control register L_3 | TIORL_3 | 8 | H'FFFF3 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer interrupt enable register_3 | TIER_3 | 8 | H'FFFF4 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer status register_3 | TSR_3 | 8 | H'FFFF5 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer counter_3 | TCNT_3 | 16 | H'FFFF6 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer general register A_3 | TGRA_3 | 16 | H'FFFF8 | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer general register B_3 | TGRB_3 | 16 | H'FFFFA | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer general register C_3 | TGRC_3 | 16 | H'FFFFC | TPU_3 | 16 | 2Ρφ/2Ρφ | | Timer general register D_3 | TGRD_3 | 16 | H'FFFFE | TPU_3 | 16 | 2Ρφ/2Ρφ | Note: \* When the same output trigger is specified for pulse output groups 2 and 3 by the PCR setting, the NDRH address is H'FFF7C. When different output triggers are specified, the NDRH addresses for pulse output groups 2 and 3 are H'FFF7E and H'FFF7C, respectively. Similarly, When the same output trigger is specified for pulse output groups 0 and 1 by the PCR setting, the NDRL address is H'FFF7D. When different output triggers are specified, the NDRL addresses for pulse output groups 0 and 1 are H'FFF7F and H'FFF7D, respectively. ### 24.2 Register Bits Register addresses and bit names of the on-chip peripheral modules are described below. Each line covers eight bits, and 16-bit and 32-bit registers are shown as 2 or 4 lines, respectively. | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | TCR_4 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_4 | | TCR_5 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_5 | | TCSR_4 | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | TMR_4 | | TCSR_5 | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | TMR_5 | | TCORA_4 | | | | | | | | | TMR_4 | | TCORA_5 | | | | | | | | | TMR_5 | | TCORB_4 | | | | | | | | | TMR_4 | | TCORB_5 | | | | | | | | | TMR_5 | | TCNT_4 | | | | | | | | | TMR_4 | | TCNT_5 | | | | | | | | | TMR_5 | | TCCR_4 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_4 | | TCCR_5 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_5 | | CRCCR | DORCLR | _ | _ | _ | _ | LMS | G1 | G0 | CRC | | CRCDIR | | | | | | | | | | | CRCDOR | | | | | | | | | | | TCR_6 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_6 | | TCR_7 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_7 | | TCSR_6 | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | TMR_6 | | TCSR_7 | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | TMR_7 | | TCORA_6 | | | | | | | | | TMR_6 | | TCORA_7 | | | | | | | | | TMR_7 | | TCORB_6 | | | | | | | | | TMR_6 | | TCORB_7 | | | | | | | | | TMR_7 | | TCNT_6 | | | | | | | | | TMR_6 | | TCNT_7 | | | | | | | | | TMR_7 | | TCCR_6 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_6 | | TCCR_7 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_7 | | IFR0 | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0i TR | EP0i TS | USB | | IFR1 | _ | _ | _ | _ | VBUS MN | EP3 TR | EP3 TS | VBUSF | _ | | IFR2 | _ | _ | SURSS | SURSF | CFDN | _ | SETC | SETI | _ | | IER0 | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0i TR | EP0i TS | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|--------------------|-------------------|-------------------|------------------|------------------|----------| | IER1 | _ | _ | _ | _ | _ | EP3 TR | EP3 TS | VBUSF | USB | | IER2 | SSRSME | _ | _ | SURSE | CFDN | _ | SETCE | SETIE | _ | | ISR0 | BRST | EP1 FULL | EP2 TR | EP2 EMPTY | SETUP TS | EP0o TS | EP0i TR | EP0i TS | _ | | ISR1 | _ | _ | _ | _ | _ | EP3 TR | EP3 TS | VBUSF | - | | ISR2 | _ | _ | _ | SURSE | CFDN | _ | SETCE | SETIE | - | | EPDR0i | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | - | | EPDR0o | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | - | | EPDR0s | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | - | | EPDR1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | _ | | EPDR2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | - | | EPDR3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | _ | | EPSZ0o | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EPSZ1 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | DASTS | _ | _ | EP3 DE | EP2 DE | _ | _ | _ | EP0i DE | - | | FCLR | _ | EP3 CLR | EP1 CLR | EP2 CLR | _ | _ | EP0o CLR | EP0i CLR | _ | | EPSTL | _ | _ | _ | _ | EP3STL | EP2STL | EP1STL | EP0STL | _ | | TRG | _ | EP3 PKTE | EP1 RDFN | EP2 PKTE | _ | EP0s RDFN | EP0o RDFN | EP0i PKTE | _ | | DMA | _ | _ | _ | _ | _ | PULLUP_E | EP2DMAE | EP1DMAE | _ | | CVR | CNFV1 | CNFV0 | INTV1 | INTV0 | _ | ALTV2 | ALTV1 | ALTV0 | _ | | CTLR | _ | _ | _ | RWUPS | RSME | RWMD | ASCE | _ | _ | | EPIR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | _, | | TRNTREG0 | PTSTE | _ | _ | _ | SUSPEND | txenl | txse0 | txdata | _, | | TRNTREG1 | _ | _ | _ | _ | _ | xver_data | dpls | dmns | | | PMDDR | _ | _ | _ | PM4DDR | PM3DDR | PM2DDR | PM1DDR | PM0DDR | I/O port | | PMDR | _ | _ | _ | PM4DR | PM3DR | PM2DR | PM1DR | PM0DR | _, | | PORTM | _ | _ | _ | PM4 | PM3 | PM2 | PM1 | PM0 | _, | | PMICR | _ | _ | _ | PM4ICR | PM3ICR | PM2ICR | PM1ICR | PM0ICR | | | SMR_5* | C/Ā | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI_5 | | | (GM) | (BLK) | (PE) | $(O/\overline{E})$ | (BCP1) | (BCP0) | | | _, | | BRR_5 | | | | | | | | | _ | | SCR_5* | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_5 | | | | | | | | | _ | | SSR_5* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | | | | (ERS) | | | | | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | RDR_5 | | | | | | | | | SCI_5 | | SCMR_5 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | - | | SEMR_5 | _ | _ | _ | ABCS | ACS3 | ACS2 | ACS1 | ACS0 | - | | IrCR | IrE | IrCKS2 | IrCKS1 | IrCKS0 | IrTxINV | IrRxINV | _ | _ | - | | SMR_6* | C/A | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | SCI_6 | | | (GM) | (BLK) | (PE) | (O/E) | (BCP1) | (BCP0) | | | _ | | BRR_6 | | | | | | | | | _ | | SCR_6* | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_6 | | | | | | | | | _ | | SSR_6* | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | | | | | (ERS) | | | | | _ | | RDR_6 | | | | | | | | | _ | | SCMR_6 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | SEMR_6 | _ | _ | _ | ABCS | ACS3 | ACS2 | ACS1 | ACS0 | | | TCNT32K | | | | | | | | | TM32K | | TCR32K | _ | _ | TME | _ | _ | OSC32STP | CKS1 | CKS0 | | | P1DDR | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | I/O port | | P2DDR | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | _, | | P3DDR | P37DDR | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P320DDR | _, | | P6DDR | _ | _ | P65DDR | P64DDR | P63DDR | P62DDR | P61DDR | P60DDR | _, | | PADDR | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | _, | | PBDDR | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | _, | | PCDDR | _ | _ | _ | _ | PC3DDR | PC2DDR | _ | _ | _, | | PDDDR | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | _, | | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | _ | | PFDDR | PF7DDR | PF6DDR | PF5IDDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | _ | | P1ICR | P17ICR | P16ICR | P15ICR | P14ICR | P13ICR | P12ICR | P11ICR | P10ICR | _ | | P2ICR | P27ICR | P26ICR | P25ICR | P24ICR | P23ICR | P22ICR | P21ICR | P20ICR | _, | | P3ICR | P37ICR | P36ICR | P35ICR | P34ICR | P33ICR | P32ICR | P31ICR | P30ICR | _, | | P5ICR | P57ICR | P56ICR | P55ICR | P54ICR | P53ICR | P52ICR | P51ICR | P50ICR | _, | | P6ICR | _ | | P65ICR | P64ICR | P63ICR | P62ICR | P61ICR | P60ICR | _ | | PAICR | PA7ICR | PA6ICR | PA5ICR | PA4ICR | PA3ICR | PA2ICR | PA1ICR | PA0ICR | _ | | PBICR | PB7ICR | PB6ICR | PB5ICR | PB4ICR | PB3ICR | PB2ICR | PB1ICR | PB0ICR | _ | | PCICR | _ | _ | _ | _ | PC3ICR | PC2ICR | _ | | _ | | PDICR | PD7ICR | PD6ICR | PD5ICR | PD4ICR | PD3ICR | PD2ICR | PD1ICR | PD0ICR | _ | | PEICR | PE7ICR | PE6ICR | PE5ICR | PE4ICR | PE3ICR | PE2ICR | PE1ICR | PE0ICR | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | PFICR | PF7ICR | PF6ICR | PF5ICR | PF4ICR | PF3ICR | PF2ICR | PF1ICR | PF0ICR | I/O port | | PORTH | PH7 | PH6 | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 | | | PORTI | PI7 | PI6 | PI5 | PI4 | PI3 | PI2 | PI1 | PI0 | | | PHDR | PH7DR | PH6DR | PH5DR | PH4DR | PH3DR | PH2DR | PH1DR | PH0DR | | | PIDR | PI7DR | PI6DR | PI5DR | PI4DR | PI3DR | PI2DR | PI1DR | PI0DR | | | PHDDR | PH7DDR | PH6DDR | PH5DDR | PH4DDR | PH3DDR | PH2DDR | PH1DDR | PH0DDR | | | PIDDR | PI7DDR | PI6DDR | PI5DDR | PI4DDR | PI3DDR | PI2DDR | PI1DDR | PI0DDR | | | PHICR | PH7ICR | PH6ICR | PH5ICR | PH4ICR | PH3ICR | PH2ICR | PH1ICR | PH0ICR | | | PIICR | PI7ICR | PI6ICR | PI5ICR | PI4ICR | PI3ICR | PI2ICR | PI1ICR | PIOICR | | | PDPCR | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | | | PEPCR | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | | | PFPCR | PF7PCR | PF6PCR | PF5PCR | PF4PCR | PF3PCR | PF2PCR | PF1PCR | PF0PCR | | | PHPCR | PH7PCR | PH6PCR | PH5PCR | PH4PCR | PH3PCR | PH2PCR | PH1PCR | PH0PCR | - | | PIPCR | PI7PCR | PI6PCR | PI5PCR | PI4PCR | PI3PCR | PI2PCR | PI1PCR | PI0PCR | - | | P2ODR | P27ODR | P26ODR | P25ODR | P24ODR | P23ODR | P22ODR | P21ODR | P20ODR | - | | PFODR | PF70DR | PF6ODR | PF5ODR | PF4ODR | PF3ODR | PF2ODR | PF10DR | PF0ODR | - | | PFCR0 | CS7E | CS6E | CS5E | CS4E | CS3E | CS2E | CS1E | CS0E | - | | PFCR1 | CS7SA | CS7SB | CS6SA | CS6SB | CS5SA | CS5SB | CS4SA | CS4SB | - | | PFCR2 | _ | CS2S | BSS | BSE | RDWRS | RDWRE | ASOE | _ | • | | PFCR4 | A23E | A22E | A21E | A20E | A19E | A18E | A17E | A16E | - | | PFCR6 | _ | LHWROE | _ | _ | TCLKS | _ | _ | _ | - | | PFCR7 | DMAS3A | DMAS3B | DMAS2A | DMAS2B | DMAS1A | DMAS1B | DMAS0A | DMAS0B | - | | PFCR9 | TPUMS5 | TPUMS4 | TPUMS3A | TPUMS3B | TPUMS2A | TPUMS2B | TPUMS1A | TPUMS1B | • | | PFCRB | _ | _ | _ | _ | ITS11 | ITS10 | ITS9 | ITS8 | - | | PFCRC | ITS7 | ITS6 | ITS5 | ITS4 | ITS3 | ITS2 | ITS1 | ITS0 | - | | SSIER | SSI15 | _ | _ | _ | SSI11 | SSI10 | SSI9 | SSI8 | INTC | | | SSI7 | SSI6 | SSI5 | SSI4 | SSI3 | SSI2 | SSI1 | SSI0 | - | | DSAR_0 | | | | | | | | | DMAC_0 | | | | | | | | | | | <u>-</u> | | | | | | | | | | | - | | DDAR_0 | | | | | | | | | - | | | | | | | | | | | <u>.</u> | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | DOFR_0 | | | | | | | | | DMAC_0 | | | | | | | | | | | _ | | | | | | | | | | | - | | DTCR_0 | | | | | | | | | = | | BTON_0 | | | | | | | | | = | | | | | | | | | | | = | | | | | | | | | | | - | | DBSR_0 | BKSZH31 | BKSZH30 | BKSZH29 | BKSZH28 | BKSZH27 | BKSZH26 | BKSZH25 | BKSZH24 | _ | | | BKSZH23 | BKSZH22 | BKSZH21 | BKSZH20 | BKSZH19 | BKSZH18 | BKSZH17 | BKSZH16 | =<br>= | | | BKSZ15 | BKSZ14 | BKSZ13 | BKSZ12 | BKSZ11 | BKSZ10 | BKSZ9 | BKSZ8 | _ | | | BKSZ7 | BKSZ6 | BKSZ5 | BKSZ4 | BKSZ3 | BKSZ2 | BKSZ1 | BKSZ0 | _ | | DMDR_0 | DTE | DACKE | TENDE | _ | DREQS | NRD | _ | _ | = | | | ACT | _ | _ | _ | ERRF | _ | ESIF | DTIF | = | | | DTSZ1 | DTSZ0 | MDS1 | MDS0 | TSEIE | _ | ESIE | DTIE | = | | | DTF1 | DTF0 | DTA | _ | _ | DMAP2 | DMAP1 | DMAP0 | _ | | DACR_0 | AMS | DIRS | _ | _ | _ | RPTIE | ARS1 | ARS0 | _ | | | | _ | SAT1 | SAT0 | _ | _ | DAT1 | DAT0 | _ | | | SARIE | _ | _ | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | _ | | | DARIE | _ | _ | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | | | DSAR_1 | | | | | | | | | DMAC_1 | | | | | | | | | | | = | | | | | | | | | | | - | | DDAD 4 | | | | | | | | | - | | DDAR_1 | | | | | | | | | - | | | | | | | | | | | - | | | | | | | | | | | _ | | DOFR_1 | | | | | | | | | - | | DOI H_1 | | | | | | | | | = | | | | | | | | | | | = | | | | | | | | | | | - | | DTCR_1 | | | | | | | | | = | | | | | | | | | | | - | | | | | | | | | | | - | | | | | | | | | | | _ | | DBSR_1 | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------------| | BKSZ15 BKSZ14 | DBSR_1 | BKSZH31 | BKSZH30 | BKSZH29 | BKSZH28 | BKSZH27 | BKSZH26 | BKSZH25 | BKSZH24 | DMAC_1 | | BKSZ7 | | BKSZH23 | BKSZH22 | BKSZH21 | BKSZH20 | BKSZH19 | BKSZH18 | BKSZH17 | BKSZH16 | _ | | DITE | | BKSZ15 | BKSZ14 | BKSZ13 | BKSZ12 | BKSZ11 | BKSZ10 | BKSZ9 | BKSZ8 | _ | | ACT | | BKSZ7 | BKSZ6 | BKSZ5 | BKSZ4 | BKSZ3 | BKSZ2 | BKSZ1 | BKSZ0 | _ | | DTSZ1 | DMDR_1 | DTE | DACKE | TENDE | _ | DREQS | NRD | _ | _ | _ | | DTF1 | | ACT | _ | _ | _ | _ | _ | ESIF | DTIF | _ | | DACR_1 AMS DIRS - - - RPTIE ARS1 ARS0 2 - SAT1 SAT0 - - DAT1 DAT0 SARIE - - SARA4 SARA3 SARA2 SARA1 SARA0 DARIE - - DARA4 DARA3 DARA2 DARA1 DARA0 DARA_2 - - - DARA4 DARA3 DARA2 DARA1 DARA0 DARA_2 - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | | DTSZ1 | DTSZ0 | MDS1 | MDS0 | TSEIE | _ | ESIE | DTIE | _ | | Part | | DTF1 | DTF0 | DTA | _ | _ | DMAP2 | DMAP1 | DMAP0 | _ | | SARIE - - SARA4 SARA3 SARA2 SARA1 SARA0 | DACR_1 | AMS | DIRS | _ | _ | _ | RPTIE | ARS1 | ARS0 | _ | | DARIE - - DARA4 DARA3 DARA2 DARA1 DARA0 DARA0 DARA2 DARA1 DARA0 DARA2 DARA3 DARA3 DARA4 DARA3 DARA4 DARA3 DARA4 DARA3 DARA4 DARA3 DARA4 DARA | | _ | _ | SAT1 | SAT0 | _ | _ | DAT1 | DAT0 | _ | | DDAR_2 DDAR_2 DDFR_2 BKSZH31 BKSZH30 BKSZH29 BKSZH28 BKSZH27 BKSZH26 BKSZH25 BKSZH26 BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH31 BKSZH3 | | SARIE | _ | _ | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | - | | DDAR_2 DTCR_2 BKSZH31 BKSZH30 BKSZH29 BKSZH28 BKSZH27 BKSZH26 BKSZH25 BKSZH24 BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH29 BKSZH26 BKSZH16 BKSZH16 BKSZH25 BKSZH26 BKSZH | | DARIE | | _ | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | <del>-</del> | | DTCR_2 DTCR_2 | DSAR_2 | | | | | | | | | DMAC_2 | | DTCR_2 DTCR_2 | | | | | | | | | | - | | DTCR_2 DTCR_2 | | | | | | | | | | - | | DTCR_2 DTCR_2 | | | | | | | | | | - | | DTCR_2 DTCR_2 | DDAR_2 | | | | | | | | | - | | DTCR_2 DTCR_2 | | | | | | | | | | - | | DTCR_2 DTCR_2 | | | | | | | | | | - | | DTCR_2 DTCR_2 | | - | | | | | | | | - | | DBSR_2 BKSZH31 BKSZH320 BKSZH229 BKSZH28 BKSZH27 BKSZH266 BKSZH255 BKSZH244 BKSZH23 BKSZH222 BKSZH21 BKSZH200 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | DOFR_2 | | | | | | | | | - | | DBSR_2 BKSZH31 BKSZH320 BKSZH229 BKSZH28 BKSZH27 BKSZH266 BKSZH255 BKSZH244 BKSZH23 BKSZH222 BKSZH21 BKSZH200 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | DBSR_2 BKSZH31 BKSZH320 BKSZH229 BKSZH28 BKSZH27 BKSZH266 BKSZH255 BKSZH244 BKSZH23 BKSZH222 BKSZH21 BKSZH200 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | DBSR_2 BKSZH31 BKSZH320 BKSZH229 BKSZH28 BKSZH27 BKSZH266 BKSZH255 BKSZH244 BKSZH23 BKSZH222 BKSZH21 BKSZH200 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | DBSR_2 BKSZH31 BKSZH320 BKSZH229 BKSZH28 BKSZH27 BKSZH266 BKSZH255 BKSZH244 BKSZH23 BKSZH222 BKSZH21 BKSZH200 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | DTCR 2 | | | | | | | | | - | | BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | _ | - | | | | | | | | - | | BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | - | | | | | | | | - | | BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | BKSZH23 BKSZH22 BKSZH21 BKSZH20 BKSZH19 BKSZH18 BKSZH17 BKSZH16 BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | DBSR_2 | BKSZH31 | BKSZH30 | BKSZH29 | BKSZH28 | BKSZH27 | BKSZH26 | BKSZH25 | BKSZH24 | - | | BKSZ15 BKSZ14 BKSZ13 BKSZ12 BKSZ11 BKSZ10 BKSZ9 BKSZ8 BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | - | | | | | | | | | - | | BKSZ7 BKSZ6 BKSZ5 BKSZ4 BKSZ3 BKSZ2 BKSZ1 BKSZ0 DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | DMDR_2 DTE DACKE TENDE — DREQS NRD — — ACT — — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | | | | | | | | | | - | | ACT — — — — ESIF DTIF DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | DMDR 2 | | | | _ | | | _ | _ | - | | DTSZ1 DTSZ0 MDS1 MDS0 TSEIE — ESIE DTIE | _ | | | | _ | | | ESIF | DTIF | - | | | | | DTSZ0 | | | TSEIE | _ | | | - | | | | DTF1 | DTF0 | DTA | | _ | DMAP2 | DMAP1 | DMAP0 | - | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | DACR_2 | AMS | DIRS | _ | _ | _ | RPTIE | ARS1 | ARS0 | DMAC_2 | | | _ | _ | SAT1 | SAT0 | _ | _ | DAT1 | DAT0 | _ | | | SARIE | _ | _ | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | _ | | | DARIE | _ | _ | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | DMAC_3 | | DSAR_3 | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | _ | | DDAR_3 | | | | | | | | | _ | | DDAK_3 | | | | | | | | | _ | | | | | | | | | | | _ | | | | | | | | | | | _ | | DOFR_3 | | | | | | | | | _ | | | | | | | | | | | _ | | | | | | | | | | | _ | | | | | | | | | | | _ | | DTCR_3 | | | | | | | | | _ | | | - | | | | | | | | _ | | | | | | | | | | | _ | | | | | | | | | | | _ | | DBSR_3 | BKSZH31 | BKSZH30 | BKSZH29 | BKSZH28 | BKSZH27 | BKSZH26 | BKSZH25 | BKSZH24 | _ | | | BKSZH23 | BKSZH22 | BKSZH21 | BKSZH20 | BKSZH19 | BKSZH18 | BKSZH17 | BKSZH16 | _ | | | BKSZ15 | BKSZ14 | BKSZ13 | BKSZ12 | BKSZ11 | BKSZ10 | BKSZ9 | BKSZ8 | _ | | | BKSZ7 | BKSZ6 | BKSZ5 | BKSZ4 | BKSZ3 | BKSZ2 | BKSZ1 | BKSZ0 | | | DMDR_3 | DTE | DACKE | TENDE | _ | DREQS | NRD | _ | _ | _ | | | ACT | _ | _ | _ | _ | _ | ESIF | DTIF | _ | | | DTSZ1 | DTSZ0 | MDS1 | MDS0 | TSEIE | _ | ESIE | DTIE | _ | | | DTF1 | DTF0 | DTA | _ | _ | DMAP2 | DMAP1 | DMAP0 | ="<br>=: | | DACR_3 | AMS | DIRS | _ | _ | _ | RPTIE | ARS1 | ARS0 | _ | | | _ | _ | SAT1 | SAT0 | _ | _ | DAT1 | DAT0 | _ | | | SARIE | _ | _ | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | _ | | | DARIE | _ | _ | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | | | DMRSR_0 | | | | | | | | | DMAC_0 | | DMRSR_1 | | | | | | | | | DMAC_1 | | DMRSR_2 | | | | | | | | | DMAC_2 | | DMRSR_3 | | | | | | | | | DMAC_3 | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | IPRA | _ | IPRA14 | IPRA13 | IPRA12 | _ | IPRA10 | IPRA9 | IPRA8 | INTC | | | _ | IPRA6 | IPRA5 | IPRA4 | _ | IPRA2 | IPRA1 | IPRA0 | _ | | IPRB | _ | IPRB14 | IPRB13 | IPRB12 | _ | IPRB10 | IPRB9 | IPRB8 | _ | | | _ | IPRB6 | IPRB5 | IPRB4 | _ | IPRB2 | IPRB1 | IPRB0 | _ | | IPRC | _ | IPRC14 | IPRC13 | IPRC12 | _ | IPRC10 | IPRC9 | IPRC8 | _ | | | _ | IPRC6 | IPRC5 | IPRC4 | _ | IPRC2 | IPRC1 | IPRC0 | _ | | IPRD | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | IPRD2 | IPRD1 | IPRD0 | _ | | IPRE | _ | _ | _ | _ | _ | IPRE10 | IPRE9 | IPRE8 | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | IPRF | _ | _ | _ | _ | _ | IPRF10 | IPRF9 | IPRF8 | _ | | | _ | IPRF6 | IPRF5 | IPRF4 | _ | IPRF2 | IPRF1 | IPRF0 | = | | IPRG | _ | IPRG14 | IPRG13 | IPRG12 | _ | IPRG10 | IPRG9 | IPRG8 | _ | | | _ | IPRG6 | IPRG5 | IPRG4 | _ | IPRG2 | IPRG1 | IPRG0 | _ | | IPRH | _ | IPRH14 | IPRH13 | IPRH12 | _ | IPRH10 | IPRH9 | IPRH8 | _ | | | _ | IPRH6 | IPRH5 | IPRH4 | _ | IPRH2 | IPRH1 | IPRH0 | _ | | IPRI | _ | IPRI14 | IPRI13 | IPRI12 | _ | IPRI10 | IPRI9 | IPRI8 | = | | | _ | IPRI6 | IPRI5 | IPRI4 | _ | IPRI2 | IPRI1 | IPRI0 | = | | IPRK | _ | IPRK14 | IPRK13 | IPRK12 | _ | _ | _ | _ | _ | | | _ | IPRK6 | IPRK5 | IPRK4 | _ | IPRK2 | IPRK1 | IPRK0 | _ | | IPRL | _ | IPRL14 | IPRL13 | IPRL12 | _ | _ | _ | _ | _ | | | _ | IPRL6 | IPRL5 | IPRL4 | _ | _ | _ | _ | _ | | IPRQ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | IPRQ6 | IPRQ5 | IPRQ4 | _ | IPRQ2 | IPRQ1 | IPRQ0 | _ | | IPRR | _ | IPRR14 | IPRR13 | IPRR12 | _ | IPRR10 | IPRR9 | IPRR8 | _ | | | _ | IPRR6 | IPRR5 | IPRR4 | _ | IPRR2 | IPRR1 | IPRR0 | _ | | ISCRH | IRQ15SR | IRQ15SF | _ | _ | _ | _ | _ | _ | = | | | IRQ11SR | IRQ11SF | IRQ10SR | IRQ10SF | IRQ9SR | IRQ9SF | IRQ8SR | IRQ8SF | = | | ISCRL | IRQ7SR | IRQ7SF | IRQ6SR | IRQ6SF | IRQ5SR | IRQ5SF | IRQ4SR | IRQ4SF | = | | | IRQ3SR | IRQ3SF | IRQ2SR | IRQ2SF | IRQ1SR | IRQ1SF | IRQ0SR | IRQ0SF | _ | | DTCVBR | | | | | | | | | BSC<br>- | | ABWCR | ABWH7 | ABWH6 | ABWH5 | ABWH4 | ABWH3 | ABWH2 | ABWH1 | ABWH0 | = | | | ABWL7 | ABWL6 | ABWL5 | ABWL4 | ABWL3 | ABWL2 | ABWL1 | ABWL0 | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | ASTCR | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | BSC | | | _ | _ | _ | _ | _ | _ | _ | _ | _' | | WTCRA | _ | W72 | W71 | W70 | _ | W62 | W61 | W60 | _' | | | _ | W52 | W51 | W50 | _ | W42 | W41 | W40 | _' | | WTCRB | _ | W32 | W31 | W30 | _ | W22 | W21 | W20 | _' | | | _ | W12 | W11 | W10 | _ | W02 | W01 | W00 | _' | | RDNCR | RDN7 | RDN6 | RDN5 | RDN4 | RDN3 | RDN2 | RDN1 | RDN0 | _' | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | CSACR | CSXH7 | CSXH6 | CSXH5 | CSXH4 | CSXH3 | CSXH2 | CSXH1 | CSXH0 | _ | | | CSXT7 | CSXT6 | CSXT5 | CSXT4 | CSXT3 | CSXT2 | CSXT1 | CSXT0 | _ | | IDLCR | IDLS3 | IDLS2 | IDLS1 | IDLS0 | IDLCB1 | IDLCB0 | IDLCA1 | IDLCA0 | _ | | | IDLSEL7 | IDLSEL6 | IDLSEL5 | IDLSEL4 | IDLSEL3 | IDLSEL2 | IDLSEL1 | IDLSEL0 | _ | | BCR1 | BRLE | BREQOE | _ | _ | _ | _ | WDBE | WAITE | _ | | | DKC | _ | _ | _ | _ | _ | _ | _ | _ | | BCR2 | _ | _ | _ | IBCCS | _ | _ | _ | PWDBE | _ | | ENDIANCR | LE7 | LE6 | LE5 | LE4 | LE3 | LE2 | _ | _ | _ | | SRAMCR | BCSEL7 | BCSEL6 | BCSEL5 | BCSEL4 | BCSEL3 | BCSEL2 | BCSEL1 | BCSEL0 | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BROMCR | BSRM0 | BSTS02 | BSTS01 | BSTS00 | _ | _ | BSWD01 | BSWD00 | =' | | | BSRM1 | BSTS12 | BSTS11 | BSTS10 | _ | _ | BSWD11 | BSWD10 | _' | | MPXCR | MPXE7 | MPXE6 | MPXE5 | MPXE4 | MPXE3 | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | ADDEX | _' | | DRAMCR | DRAME | DTYPE | _ | _ | OEE | RAST | _ | CAST | _ | | | BE | RCDM | DDS | _ | _ | _ | MXC1 | MXC0 | _ | | DRACCR | _ | _ | TPC1 | TPC0 | _ | _ | RCD1 | RCD0 | _' | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SDCR | MRSE | _ | _ | _ | _ | _ | _ | _ | _ | | | CKSPE | _ | _ | _ | _ | _ | _ | TRWL | _ | | REFCR | CMF | CMIE | RCW1 | RCW0 | _ | RTCK2 | RTCK1 | RTCK0 | _ | | | RFSHE | RLW2 | RLW1 | RLW0 | SLFRF | TPCS2 | TPCS1 | TPCS0 | _ | | RTCNT | | | | | | | | | _ | | RTCOR | | | | | | | | | _ | | RAMER | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | _ | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | MDCR | MDS7 | _ | _ | _ | MDS3 | MDS2 | MDS1 | MDS0 | SYSTEM | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | SYSCR | _ | _ | MACS | _ | FETCHMD | _ | EXPE | RAME | | | | _ | _ | _ | _ | _ | _ | DTCMD | _ | _ | | SCKCR | PSTOP1 | PSTOP0 | _ | _ | _ | ICK2 | ICK1 | ICK0 | | | | _ | PCK2 | PCK1 | PCK0 | _ | BCK2 | BCK1 | BCK0 | | | SBYCR | SSBY | OPE | _ | STS4 | STS3 | STS2 | STS1 | STS0 | _ | | | SLPIE | _ | _ | _ | _ | _ | _ | _ | _ | | MSTPCRA | ACSE | MSTPA14 | MSTPA13 | MSTPA12 | MSTPA11 | MSTPA10 | MSTPA9 | MSTPA8 | _ | | | MSTPA7 | MSTPA6 | MSTPA5 | MSTPA4 | MSTPA3 | MSTPA2 | MSTPA1 | MSTPA0 | _ | | MSTPCRB | MSTPB15 | MSTPB14 | MSTPB13 | MSTPB12 | MSTPB11 | MSTPB10 | MSTPB9 | MSTPB8 | _ | | | MSTPB7 | MSTPB6 | MSTPB5 | MSTPB4 | MSTPB3 | MSTPB2 | MSTPB1 | MSTPB0 | _ | | MSTPCRC | MSTPC15 | MSTPC14 | MSTPC13 | MSTPC12 | MSTPC11 | MSTPC10 | MSTPC9 | MSTPC8 | _ | | | MSTPC7 | MSTPC6 | MSTPC5 | MSTPC4 | MSTPC3 | MSTPC2 | MSTPC1 | MSTPC0 | _ | | SUBCKCR | _ | _ | _ | _ | _ | EXSTP | WAKE32K | CS32K | _ | | SEMR_2 | _ | _ | _ | _ | ABCS | ACS2 | ACS1 | ACS0 | SCI_2 | | SMR_4* | C/Ā<br>(GM) | CHR<br>(BLK) | PE<br>(PE) | O/Ē<br>(O/Ē) | STOP<br>(BCP1) | MP<br>(BCP0) | CKS1 | CKS0 | SCI_4 | | BRR_4 | | | | | | | | | _ | | SCR_4* | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_4 | | | | | | | | | _ | | SSR_4* | TDRE | RDRF | ORER | FER<br>(ERS) | PER | TEND | MPB | MPBT | _ | | RDR_4 | | | | | | | | | _ | | SCMR_4 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | FCCS | _ | _ | _ | FLER | _ | _ | _ | sco | FLASH | | FPCS | _ | _ | _ | _ | _ | _ | _ | PPVS | _ | | FECS | _ | _ | _ | _ | _ | _ | _ | EPVB | _ | | FKEY | K7 | K6 | K5 | K4 | K3 | K2 | K1 | K0 | _ | | FTDAR | TDER | TDA6 | TDA5 | TDA4 | TDA3 | TDA2 | TDA1 | TDA0 | _ | | ICCRA_0 | ICE | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 | IIC2_0 | | ICCRB_0 | BBSY | SCP | SDAO | _ | SCLO | _ | IICRST | _ | _ | | ICMR_0 | _ | WAIT | _ | _ | BCWP | BC2 | BC1 | BC0 | _ | | ICIER_0 | TIE | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT | _ | | ICSR_0 | TDRE | TEND | RDRF | NACKF | STOP | AL | AAS | ADZ | _ | | SAR_0 | SVA6 | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | _ | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|-------------------| | ICDRT_0 | | | | | | | | | IIC2_0 | | ICDRR_0 | | | | | | | | | | | ICCRA_1 | ICE | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 | IIC2_1 | | ICCRB_1 | BBSY | SCP | SDAO | _ | SCLO | _ | IICRST | _ | _ | | ICMR_1 | _ | WAIT | _ | _ | BCWP | BC2 | BC1 | BC0 | | | ICIER_1 | TIE | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT | | | ICSR_1 | TDRE | TEND | RDRF | NACKF | STOP | AL | AAS | ADZ | | | SAR_1 | SVA6 | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | _ | | | ICDRT_1 | | | | | | | | | | | ICDRR_1 | | | | | | | | | | | TCR_2 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_2 | | TCR_3 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_3 | | TCSR_2 | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | TMR_2 | | TCSR_3 | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | TMR_3 | | TCORA_2 | | | | | | | | | TMR_2 | | TCORA_3 | | | | | | | | | TMR_3 | | TCORB_2 | | | | | | | | | TMR_2 | | TCORB_3 | | | | | | | | | TMR_3 | | TCNT_2 | | | | | | | | | TMR_2 | | TCNT_3 | | | | | | | | | TMR_3 | | TCCR_2 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_2 | | TCCR_3 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_3 | | TCR_4 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_4 | | TMDR_4 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_4 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_4 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_4 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNT_4 | | | | | | | | | = | | TGRA_4 | | | | | | | | | <del>-</del><br>- | | TGRB_4 | | | | | | | | | <del>-</del> | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | TCR_5 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_5 | | TMDR_5 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_5 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_5 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_5 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNT_5 | | | | | | | | | _ | | - | | | | | | | | | _ | | TGRA_5 | - | | | | | | | | _ | | | | | | | | | | | _ | | TGRB_5 | - | | | | | | | | _ | | | | | | | | | | | | | DTCERA | DTCEA15 | DTCEA14 | DTCEA13 | DTCEA12 | DTCEA11 | DTCEA10 | DTCEA9 | DTCEA8 | INTC | | | DTCEA7 | DTCEA6 | DTCEA5 | DTCEA4 | _ | _ | _ | _ | _ | | DTCERB | DTCEB15 | _ | DTCEB13 | DTCEB12 | DTCEB11 | DTCEB10 | DTCEB9 | DTCEB8 | | | | DTCEB7 | DTCEB6 | DTCEB5 | DTCEB4 | DTCEB3 | DTCEB2 | DTCEB1 | DTCEB0 | _ | | DTCERC | DTCEC15 | DTCEC14 | DTCEC13 | DTCEC12 | DTCEC11 | DTCEC10 | DTCEC9 | DTCEC8 | _ | | | DTCEC7 | DTCEC6 | DTCEC5 | DTCEC4 | DTCEC3 | DTCEC2 | _ | _ | _ | | DTCERD | _ | _ | DTCED13 | DTCED12 | DTCED11 | DTCED10 | _ | _ | _ | | | _ | _ | DTCED5 | DTCED4 | DTCED3 | DTCED2 | DTCED1 | DTCED0 | _ | | DTCERE | _ | _ | DTCEE13 | DTCEE12 | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | DTCERG | _ | _ | _ | _ | DTCEG11 | DTCEG10 | _ | _ | _ | | | DTCEG7 | DTCEG6 | _ | _ | _ | _ | _ | _ | _ | | DTCERH | DTCEH15 | DTCEH14 | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | DTCCR | _ | _ | _ | RRS | RCHNE | _ | _ | ERR | _ | | INTCR | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | _ | _ | | CPUPCR | CPUPCE | DTCP2 | DTCP1 | DTCP0 | IPSETE | CPUP2 | CPUP1 | CPUP0 | _ | | IER | IRQ15E | _ | _ | _ | IRQ11E | IRQ10E | IRQ9E | IRQ8E | _ | | | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | _ | | ISR | IRQ15F | _ | _ | _ | IRQ11F | IRQ10F | IRQ9F | IRQ8F | _ | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | _ | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | PORT1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | I/O port | | PORT2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | _ | | PORT3 | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | _ | | PORT5 | P57 | P56 | P55 | P54 | P53 | P52 | P51 | P50 | _ | | PORT6 | _ | _ | P65 | P64 | P63 | P62 | P61 | P60 | _ | | PORTA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | _ | | PORTB | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | _ | | PORTC | _ | _ | _ | _ | PC3 | PC2 | _ | _ | _ | | PORTD | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | _ | | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | _ | | PORTF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | _ | | P1DR | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | _ | | P2DR | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | _ | | P3DR | P37DR | P36DR | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | _ | | P6DR | _ | _ | P65DR | P64DR | P63DR | P62DR | P61DR | P60DR | _ | | PADR | PA7DR | PA6DR | PA5DR | PA4DR | PA3DR | PA2DR | PA1DR | PA0DR | _ | | PBDR | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | _ | | PCDR | _ | _ | _ | _ | PC3DR | PC2DR | _ | _ | _ | | PDDR | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | _ | | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | _ | | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | _ | | SMR_2*1 | C/Ā<br>(GM) | CHR<br>(BLK) | PE<br>(PE) | O/Ē<br>(O/Ē) | STOP<br>(BCP1) | MP<br>(BCP0) | CKS1 | CKS0 | SCI_2 | | BRR_2 | | | | | | | | | _ | | SCR_2*1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_2 | | | | | | | | | _ | | SSR_2*1 | TDRE | RDRF | ORER | FER<br>(ERS) | PER | TEND | MPB | MPBT | _ | | RDR_2 | | | | | | | | | _ | | SCMR_2 | | | | | SDIR | SINV | | SMIF | | | DADR0 | | | | | | | | | D/A | | DADR1 | | | | | | | | | _ | | DACR01 | DAOE1 | DAOE0 | DAE | | | _ | _ | _ | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | PCR | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | PPG | | PMR | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | _ | | NDERH | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | _ | | NDERL | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | _ | | PODRH | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | _ | | PODRL | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | _ | | NDRH*2 | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | _ | | NDRL*2 | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | _ | | NDRH*2 | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | _ | | NDRL*2 | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | _ | | SMR_0*1 | C/Ā<br>(GM) | CHR<br>(BLK) | PE<br>(PE) | O/Ē<br>(O/Ē) | STOP<br>(BCP1) | MP<br>(BCP0) | CKS1 | CKS0 | SCI_0 | | BRR_0 | | | | | | | | | _ | | SCR_0*1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_0 | | | | | | | | | _ | | SSR_0*1 | TDRE | RDRF | ORER | FER<br>(ERS) | PER | TEND | MPB | MPBT | _ | | RDR_0 | | | | | | | | | | | SCMR_0 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | | SMR_1*1 | C/Ā<br>(GM) | CHR<br>(BLK) | PE<br>(PE) | O/Ē<br>(O/Ē) | STOP<br>(BCP1) | MP<br>(BCP0) | CKS1 | CKS0 | SCI_1 | | BRR_1 | | | | | | | | | _ | | SCR_1*1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | TDR_1 | | | | | | | | | _ | | SSR_1*1 | TDRE | RDRF | ORER | FER<br>(ERS) | PER | TEND | MPB | MPBT | _ | | RDR_1 | | | | | | | | | _ | | SCMR_1 | | | _ | _ | SDIR | SINV | | SMIF | | | ADDRA | | | | | | | | | A/D | | ADDRB | | | | | | | | | _ | | ADDRC | | | | | | | | | _ | | ADDRD | | | | | | | | | - | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | ADDRE | | | | | | | | | A/D | | ADDDE | | | | | | | | | _ | | ADDRF | | | | | | | | | _ | | ADDRG | | | | | | | | | _ | | | | | | | | | | | _ | | ADDRH | | | | | | | | | _ | | | | | | | | | | | _ | | ADCSR | ADF | ADIE | ADST | _ | CH3 | CH2 | CH1 | CH0 | _ | | ADCR | TRGS1 | TRGS0 | SCANE | SCANS | CKS1 | CKS0 | _ | | | | TCSR | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT | | TCNT | | | | | | | | | _ | | RSTCSR | WOVF | RSTE | _ | _ | _ | _ | _ | _ | | | TCR_0 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_0 | | TCR_1 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_1 | | TCSR_0 | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | TMR_0 | | TCSR_1 | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | TMR_1 | | TCORA_0 | | | | | | | | | TMR_0 | | TCORA_1 | | | | | | | | | TMR_1 | | TCORB_0 | | | | | | | | | TMR_0 | | TCORB_1 | | | | | | | | | TMR_1 | | TCNT_0 | | | | | | | | | TMR_0 | | TCNT_1 | | | | | | | | | TMR_1 | | TCCR_0 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_0 | | TCCR_1 | _ | _ | _ | _ | TMRIS | _ | ICKS1 | ICKS0 | TMR_1 | | TSTR | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | TPU | | TSYR | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | | | TCR_0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_0 | | TMDR_0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | _ | | TIORH_0 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIORL_0 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | TIER_0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | TSR_0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | _ | | TCNT_0 | | | | | | | | | _ | | | | | | | | | | | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|----------| | TGRA_0 | | | | | | | | | TPU_0 | | | | | | | | | | | _ | | TGRB_0 | | | | | | | | | _ | | | | | | | | | | | _ | | TGRC_0 | | | | | | | | | _ | | TGRD_0 | | | | | | | | | _ | | | | | | | | | | | = | | TCR_1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_1 | | TMDR_1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | <u>-</u> | | TIER_1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_1 | TCFD | _ | TCFU | TCFV | TGFD | _ | TGFB | TGFA | _ | | TCNT_1 | - | | | | | | | | _ | | | | | | | | | | | _ | | TGRA_1 | | | | | | | | | = | | | | | | | | | | | = | | TGRB_1 | | | | | | | | | _ | | TCR_2 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_2 | | TMDR_2 | | — | | | MD3 | MD2 | MD1 | MD0 | - | | TIOR_2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_2 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | = | | TSR_2 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | = | | TCNT_2 | | | | | | | | | _ | | | | | | | | | | | _ | | TGRA_2 | | | | | | | | | _ | | | | | | | | | | | _ | | TGRB_2 | | | | | | | | | _ | | | | | | | | | | | -<br> | | TCR_3 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_3 | | TMDR_3 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | _ | | TIORH_3 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIORL_3 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | TIER_3 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | TSR_3 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | | | Register<br>Abbreviation | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | Module | |--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------| | TCNT_3 | | | | | | | | | TPU_3 | | | | | | | | | | | | | TGRA_3 | | | | | | | | | _ | | | | | | | | | | | _ | | TGRB_3 | | | | | | | | | _ | | | | | | | | | | | _ | | TGRC_3 | | | | | | | | | = | | | | | | | | | | | _ | | TGRD_3 | | | | | | | | | _ | | | - | | | | | | | | - | Notes: 1. Parts of the bit functions differ in normal mode and the smart card interface. 2. When the same output trigger is specified for pulse output groups 2 and 3 by the PCR setting, the NDRH address is H'FFF7C. When different output triggers are specified, the NDRH addresses for pulse output groups 2 and 3 are H'FFF7E and H'FFF7C, respectively. Similarly, When the same output trigger is specified for pulse output groups 0 and 1 by the PCR setting, the NDRL address is H'FFF7D. When different output triggers are specified, the NDRL addresses for pulse output groups 0 and 1 are H'FFF7F and H'FFF7D, respectively. ## 24.3 Register States in Each Operating Mode | Register | | Module Stop | | All-Module- | Software | Hardware | | |--------------|-------------|-------------|-------|-------------|----------|-------------|--------| | Abbreviation | Reset | State | Sleep | Clock-Stop | Standby | Standby | Module | | TCR_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCR_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | TCSR_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCSR_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | TCORA_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCORA_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | TCORB_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCORB_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | TCNT_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCNT_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | TCCR_4 | Initialized | _ | _ | _ | _ | Initialized | TMR_4 | | TCCR_5 | Initialized | _ | _ | _ | _ | Initialized | TMR_5 | | CRCCR | Initialized | _ | _ | _ | _ | Initialized | CRC | | CRCDIR | Initialized | _ | _ | _ | _ | Initialized | _ | | CRCDOR | Initialized | _ | _ | _ | _ | Initialized | | | TCR_6 | Initialized | _ | _ | _ | _ | Initialized | TMR_6 | | TCR_7 | Initialized | _ | _ | _ | _ | Initialized | TMR_7 | | TCSR_6 | Initialized | _ | _ | _ | _ | Initialized | TMR_6 | | TCSR_7 | Initialized | _ | _ | _ | _ | Initialized | TMR_7 | | TCORA_6 | Initialized | _ | _ | _ | _ | Initialized | TMR_6 | | TCORA_7 | Initialized | _ | _ | _ | _ | Initialized | TMR_7 | | TCORB_6 | Initialized | _ | _ | _ | _ | Initialized | TMR_6 | | TCORB_7 | Initialized | _ | _ | _ | _ | Initialized | TMR_7 | | TCNT_6 | Initialized | _ | | | _ | Initialized | TMR_6 | | TCNT_7 | Initialized | _ | _ | _ | _ | Initialized | TMR_7 | | TCCR_6 | Initialized | _ | | | | Initialized | TMR_6 | | TCCR_7 | Initialized | _ | | | | Initialized | TMR_7 | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|----------------| | IFR0 | Initialized | _ | _ | _ | _ | Initialized | USB | | IFR1 | Initialized | _ | _ | _ | _ | Initialized | _ | | IFR2 | Initialized | _ | _ | _ | _ | Initialized | _ | | IER0 | Initialized | _ | _ | _ | _ | Initialized | _ | | IER1 | Initialized | _ | _ | _ | _ | Initialized | <del>-</del> | | IER2 | Initialized | _ | _ | _ | _ | Initialized | <del>-</del> | | ISR0 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | ISR1 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | ISR2 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPDR0i | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPDR0o | Initialized | _ | _ | _ | _ | Initialized | _ | | EPDR0s | Initialized | _ | _ | _ | _ | Initialized | _ | | EPDR1 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPDR2 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPDR3 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPSZ0o | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPSZ1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DASTS | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | FCLR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> ' | | EPSTL | Initialized | _ | _ | _ | _ | Initialized | _ | | TRG | Initialized | _ | _ | _ | _ | Initialized | _ | | DMA | Initialized | _ | _ | _ | _ | Initialized | _ | | CVR | Initialized | _ | _ | _ | _ | Initialized | _ | | CTLR | Initialized | _ | _ | _ | _ | Initialized | _ | | EPIR | Initialized | _ | _ | _ | _ | Initialized | _ | | TRNTREG0 | Initialized | _ | _ | _ | _ | Initialized | _ | | TRNTREG1 | Initialized | _ | _ | _ | _ | Initialized | _ | | PMDDR | Initialized | _ | _ | _ | _ | Initialized | I/O port | | PMDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PORTM | _ | _ | _ | _ | _ | _ | _ | | PMICR | Initialized | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|------------------| | SMR_5 | Initialized | _ | _ | _ | _ | Initialized | SCI_5 | | BRR_5 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | SCR_5 | Initialized | _ | _ | _ | _ | Initialized | | | TDR_5 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SSR_5 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | RDR_5 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SCMR_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | SEMR_5 | Initialized | _ | _ | _ | _ | Initialized | | | IrCR | Initialized | _ | _ | _ | _ | Initialized | | | SMR_6 | Initialized | _ | _ | _ | _ | Initialized | SCI_6 | | BRR_6 | Initialized | _ | _ | _ | _ | Initialized | | | SCR_6 | Initialized | _ | _ | _ | _ | Initialized | | | TDR_6 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SSR_6 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | RDR_6 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | SCMR_6 | Initialized | _ | _ | _ | _ | Initialized | _ | | SEMR_6 | Initialized | _ | _ | _ | _ | Initialized | | | TCNT32K | Initialized | _ | _ | _ | _ | Initialized | TM32K | | TCR32K | Initialized | _ | _ | _ | _ | Initialized | | | P1DDR | Initialized | _ | _ | _ | _ | Initialized | I/O port | | P2DDR | Initialized | _ | _ | _ | _ | Initialized | _ | | P3DDR | Initialized | _ | _ | _ | _ | Initialized | _ | | P6DDR | Initialized | _ | _ | _ | _ | Initialized | | | PADDR | Initialized | _ | _ | _ | _ | Initialized | | | PBDDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PCDDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PDDDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PEDDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PFDDR | Initialized | | | | | Initialized | <del>-</del><br> | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|-------------------| | P1ICR | Initialized | _ | _ | _ | _ | Initialized | I/O port | | P2ICR | Initialized | _ | _ | _ | _ | Initialized | _ | | P3ICR | Initialized | _ | _ | _ | _ | Initialized | _ | | P5ICR | Initialized | _ | _ | _ | _ | Initialized | | | P6ICR | Initialized | _ | _ | _ | _ | Initialized | _ | | PAICR | Initialized | _ | _ | _ | _ | Initialized | _ | | PBICR | Initialized | _ | _ | _ | _ | Initialized | | | PCICR | Initialized | _ | _ | _ | _ | Initialized | _ | | PDICR | Initialized | _ | _ | _ | _ | Initialized | | | PEICR | Initialized | _ | _ | _ | _ | Initialized | | | PFICR | Initialized | _ | _ | _ | _ | Initialized | _ | | PORTH | _ | _ | _ | _ | _ | _ | _ | | PORTI | _ | _ | _ | _ | _ | _ | | | PHDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PIDR | Initialized | _ | _ | _ | _ | Initialized | <del>-</del> " | | PHDDR | Initialized | _ | _ | _ | _ | Initialized | _ | | PIDDR | Initialized | _ | _ | _ | _ | Initialized | | | PHICR | Initialized | _ | _ | _ | _ | Initialized | | | PIICR | Initialized | _ | _ | _ | _ | Initialized | _ | | PDPCR | Initialized | _ | _ | _ | _ | Initialized | | | PEPCR | Initialized | _ | _ | _ | _ | Initialized | | | PFPCR | Initialized | _ | _ | _ | _ | Initialized | _ | | PHPCR | Initialized | _ | _ | _ | _ | Initialized | | | PIPCR | Initialized | _ | _ | _ | _ | Initialized | | | P2ODR | Initialized | _ | _ | _ | _ | Initialized | | | PFODR | Initialized | _ | _ | _ | _ | Initialized | <del>-</del> " | | PFCR0 | Initialized | _ | _ | _ | _ | Initialized | <del>-</del><br>_ | | PFCR1 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | PFCR2 | Initialized | _ | | _ | _ | Initialized | _ | | PFCR4 | Initialized | | | | | Initialized | | | Register | Deset | Module Stop | Ole | All-Module- | Software | Hardware | Mandada | |--------------|-------------|-------------|-------|-------------|----------|-------------|----------| | Abbreviation | | State | Sleep | Clock-Stop | Standby | Standby | Module | | PFCR6 | Initialized | _ | _ | _ | _ | Initialized | I/O port | | PFCR7 | Initialized | _ | _ | _ | _ | Initialized | _ | | PFCR9 | Initialized | _ | _ | _ | _ | Initialized | | | PFCRB | Initialized | _ | _ | _ | _ | Initialized | <u></u> | | PFCRC | Initialized | _ | _ | _ | _ | Initialized | | | SSIER | Initialized | _ | _ | _ | _ | Initialized | INTC | | DSAR_0 | Initialized | _ | _ | _ | _ | Initialized | DMAC_0 | | DDAR_0 | Initialized | _ | _ | _ | _ | Initialized | | | DOFR_0 | Initialized | _ | _ | _ | _ | Initialized | | | DTCR_0 | Initialized | _ | _ | _ | _ | Initialized | | | DBSR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | DMDR_0 | Initialized | _ | _ | _ | _ | Initialized | | | DACR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | DSAR_1 | Initialized | _ | _ | _ | _ | Initialized | DMAC_1 | | DDAR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DOFR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DTCR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DBSR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DMDR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DACR_1 | Initialized | _ | _ | _ | _ | Initialized | | | DSAR_2 | Initialized | _ | _ | _ | _ | Initialized | DMAC_2 | | DDAR_2 | Initialized | _ | _ | _ | _ | Initialized | | | DOFR_2 | Initialized | _ | _ | _ | _ | Initialized | | | DTCR_2 | Initialized | _ | _ | _ | _ | Initialized | | | DBSR_2 | Initialized | _ | _ | _ | _ | Initialized | | | DMDR_2 | Initialized | _ | _ | _ | _ | Initialized | | | DACR_2 | Initialized | _ | _ | _ | _ | Initialized | | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------------| | DSAR_3 | Initialized | _ | _ | _ | _ | Initialized | DMAC_3 | | DDAR_3 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | DOFR_3 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | DTCR_3 | Initialized | _ | _ | _ | _ | Initialized | | | DBSR_3 | Initialized | _ | _ | _ | _ | Initialized | | | DMDR_3 | Initialized | _ | _ | _ | _ | Initialized | | | DACR_3 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | DMRSR_0 | Initialized | _ | _ | _ | _ | Initialized | DMAC_0 | | DMRSR_1 | Initialized | _ | _ | _ | _ | Initialized | DMAC_1 | | DMRSR_2 | Initialized | _ | _ | _ | _ | Initialized | DMAC_2 | | DMRSR_3 | Initialized | _ | _ | _ | _ | Initialized | DMAC_3 | | IPRA | Initialized | _ | _ | _ | _ | Initialized | INTC | | IPRB | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRC | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRD | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRE | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRF | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRG | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRH | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRI | Initialized | _ | _ | _ | _ | Initialized | _ | | IPRK | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRL | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | IPRQ | Initialized | _ | _ | _ | _ | Initialized | _ | | IPRR | Initialized | _ | _ | _ | _ | Initialized | _ | | ISCRH | Initialized | _ | _ | _ | _ | Initialized | _ | | ISCRL | Initialized | _ | _ | _ | _ | Initialized | _ | | DTCVBR | Initialized | _ | _ | _ | _ | Initialized | _ | | ABWCR | Initialized | _ | _ | _ | _ | Initialized | _ | | ASTCR | Initialized | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------------| | WTCRA | Initialized | _ | _ | _ | _ | Initialized | BSC | | WTCRB | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | RDNCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | CSACR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | IDLCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | BCR1 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | BCR2 | Initialized | _ | _ | _ | _ | Initialized | | | ENDIANCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | SRAMCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | BROMCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | MPXCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | DRAMCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | DRACCR | Initialized | _ | _ | _ | _ | Initialized | | | SDCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | REFCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | RTCNT | Initialized | _ | _ | _ | _ | Initialized | | | RTCOR | Initialized | _ | _ | _ | _ | Initialized | | | RAMER | Initialized | _ | _ | _ | _ | Initialized | | | MDCR | Initialized | _ | _ | _ | _ | Initialized | SYSTEM | | SYSCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | SCKCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | SBYCR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | MSTPCRA | Initialized | _ | _ | _ | _ | Initialized | _ | | MSTPCRB | Initialized | _ | _ | _ | _ | Initialized | _ | | MSTPCRC | Initialized | _ | _ | _ | _ | Initialized | _ | | SUBCKCR | Initialized | _ | _ | _ | _ | Initialized | _ | | SEMR_2 | Initialized | _ | _ | _ | _ | Initialized | SCI_2 | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------| | SMR_4 | Initialized | _ | _ | _ | _ | Initialized | SCI_4 | | BRR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | SCR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TDR_4 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SSR_4 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | RDR_4 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SCMR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | FCCS | Initialized | _ | _ | _ | _ | Initialized | FLASH | | FPCS | Initialized | _ | _ | _ | _ | Initialized | | | FECS | Initialized | _ | _ | _ | _ | Initialized | _ | | FKEY | Initialized | _ | _ | _ | _ | Initialized | _ | | FTDAR | Initialized | _ | _ | _ | _ | Initialized | _ | | ICCRA_0 | Initialized | _ | _ | _ | _ | Initialized | IIC2_0 | | ICCRB_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICMR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICIER_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICSR_0 | Initialized | _ | _ | _ | _ | Initialized | | | SAR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICDRT_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICDRR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICCRA_1 | Initialized | _ | _ | _ | _ | Initialized | IIC2_1 | | ICCRB_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICMR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | ICIER_1 | Initialized | _ | _ | _ | _ | Initialized | | | ICSR_1 | Initialized | | | | | Initialized | _ | | SAR_1 | Initialized | _ | | | _ | Initialized | _ | | ICDRT_1 | Initialized | _ | | _ | _ | Initialized | _ | | ICDRR_1 | Initialized | _ | _ | _ | _ | Initialized | | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------------| | TCR_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCR_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCSR_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCSR_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCORA_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCORA_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCORB_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCORB_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCNT_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCNT_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCCR_2 | Initialized | _ | _ | _ | _ | Initialized | TMR_2 | | TCCR_3 | Initialized | _ | _ | _ | _ | Initialized | TMR_3 | | TCR_4 | Initialized | _ | _ | _ | _ | Initialized | TPU_4 | | TMDR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TIOR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TIER_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TSR_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCNT_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRA_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRB_4 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCR_5 | Initialized | _ | _ | _ | _ | Initialized | TPU_5 | | TMDR_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | TIOR_5 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TIER_5 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TSR_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCNT_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRA_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRB_5 | Initialized | _ | _ | _ | _ | Initialized | _ | | DTCERA Initialized — — — — DTCERB Initialized — — — — DTCERC Initialized — — — — DTCERD Initialized — — — — DTCERE Initialized — — — — DTCERG Initialized — — — — DTCERH Initialized — — — — INTCR Initialized — — — — | Hardware<br>Standby | Module | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------| | DTCERC Initialized — — — — DTCERD Initialized — — — — DTCERE Initialized — — — — DTCERG Initialized — — — — DTCERH Initialized — — — — DTCCR Initialized — — — — | Initialized | INTC | | DTCERD Initialized — — — — DTCERE Initialized — — — — DTCERG Initialized — — — — DTCERH Initialized — — — — DTCCR Initialized — — — — | Initialized | | | DTCERE Initialized — — — — DTCERG Initialized — — — — DTCERH Initialized — — — — DTCCR Initialized — — — — | Initialized | <del>_</del> | | DTCERG Initialized — — — — DTCERH Initialized — — — — DTCCR Initialized — — — — | Initialized | <del>_</del> | | DTCERH Initialized — — — — DTCCR Initialized — — — — | Initialized | <del>_</del> | | DTCCR Initialized — — — — | Initialized | <del>_</del> | | WITOD A WILL A | Initialized | <del>_</del> | | INTCR Initialized — — — — — | Initialized | <del></del> | | | Initialized | <del></del> | | CPUPCR Initialized — — — — — | Initialized | <del></del> | | IER Initialized — — — — | Initialized | <del></del> | | ISR Initialized — — — — | Initialized | _ | | PORT1 — — — — — | _ | I/O port | | PORT2 — — — — — | _ | _ | | PORT3 — — — — — | _ | _ | | PORT5 — — — — — | _ | | | PORT6 | _ | _ | | PORTA — — — — — | _ | _ | | PORTB — — — — — | _ | | | PORTC | _ | _ | | PORTD — — — — — | _ | _ | | PORTE — — — — — | _ | | | PORTF — — — — — | _ | _ | | P1DR Initialized — — — — | Initialized | <del></del> | | P2DR Initialized — — — — | Initialized | | | P3DR Initialized — — — — | Initialized | | | P6DR Initialized — — — — | Initialized | | | PADR Initialized — — — — | Initialized | | | PBDR Initialized — — — — | Initialized | <del></del> | | PCDR Initialized — — — — | | | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------------| | PDDR | Initialized | _ | _ | _ | _ | Initialized | I/O port | | PEDR | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | PFDR | Initialized | _ | _ | _ | _ | Initialized | _ | | SMR_2 | Initialized | _ | _ | _ | _ | Initialized | SCI_2 | | BRR_2 | Initialized | _ | _ | _ | _ | Initialized | _ | | SCR_2 | Initialized | _ | _ | _ | _ | Initialized | _ | | TDR_2 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SSR_2 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | RDR_2 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SCMR_2 | Initialized | _ | _ | _ | _ | Initialized | _ | | DADR0 | Initialized | _ | _ | _ | _ | Initialized | D/A | | DADR1 | Initialized | _ | _ | _ | _ | Initialized | _ | | DACR01 | Initialized | _ | _ | _ | _ | Initialized | _ | | PCR | Initialized | _ | _ | _ | _ | Initialized | PPG | | PMR | Initialized | _ | _ | _ | _ | Initialized | _ | | NDERH | Initialized | _ | _ | _ | _ | Initialized | _ | | NDERL | Initialized | _ | _ | _ | _ | Initialized | _ | | PODRH | Initialized | _ | _ | _ | _ | Initialized | | | PODRL | Initialized | _ | _ | _ | _ | Initialized | _ | | NDRH | Initialized | _ | _ | _ | _ | Initialized | | | NDRL | Initialized | _ | _ | _ | _ | Initialized | _ | | SMR_0 | Initialized | _ | _ | _ | _ | Initialized | SCI_0 | | BRR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | SCR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | TDR_0 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | _ | | SSR_0 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | <del>_</del> | | RDR_0 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | <del>_</del> | | SCMR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|-------------| | SMR_1 | Initialized | _ | _ | _ | _ | Initialized | SCI_1 | | BRR_1 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | SCR_1 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TDR_1 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | SSR_1 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | RDR_1 | Initialized | Initialized | _ | Initialized | Initialized | Initialized | | | SCMR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | ADDRA | Initialized | _ | _ | _ | _ | Initialized | A/D | | ADDRB | Initialized | _ | _ | _ | _ | Initialized | | | ADDRC | Initialized | _ | _ | _ | _ | Initialized | | | ADDRD | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | ADDRE | Initialized | _ | _ | _ | _ | Initialized | | | ADDRF | Initialized | _ | _ | _ | _ | Initialized | | | ADDRG | Initialized | _ | _ | _ | _ | Initialized | | | ADDRH | Initialized | _ | _ | _ | _ | Initialized | | | ADCSR | Initialized | _ | _ | _ | _ | Initialized | _ | | ADCR | Initialized | _ | _ | _ | _ | Initialized | _ | | TCSR | Initialized | _ | _ | _ | _ | Initialized | WDT | | TCNT | Initialized | _ | _ | _ | _ | Initialized | _ | | RSTCSR | Initialized | _ | _ | _ | _ | Initialized | | | TCR_0 | Initialized | _ | _ | _ | _ | Initialized | TMR_0 | | TCR_1 | Initialized | _ | _ | _ | _ | Initialized | TMR_1 | | TCSR_0 | Initialized | _ | _ | | | Initialized | TMR_0 | | TCSR_1 | Initialized | _ | _ | _ | _ | Initialized | TMR_1 | | TCORA_0 | Initialized | _ | _ | _ | _ | Initialized | TMR_0 | | TCORA_1 | Initialized | _ | _ | _ | _ | Initialized | TMR_1 | | TCORB_0 | Initialized | _ | _ | _ | _ | Initialized | TMR_0 | | TCORB_1 | Initialized | _ | _ | _ | _ | Initialized | TMR_1 | | Register<br>Abbreviation | Reset | Module Stop<br>State | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------------|-------|---------------------------|---------------------|---------------------|--------------| | TCNT_0 | Initialized | _ | | | _ | Initialized | TMR_0 | | TCNT_1 | Initialized | | | | | Initialized | | | | | | | _ | <u> </u> | | TMR_1 | | TCCR_0 | Initialized | _ | _ | _ | | Initialized | TMR_0 | | TCCR_1 | Initialized | _ | _ | _ | _ | Initialized | TMR_1 | | TSTR | Initialized | _ | _ | _ | _ | Initialized | TPU<br>— | | TSYR | Initialized | _ | _ | _ | _ | Initialized | | | TCR_0 | Initialized | _ | _ | _ | _ | Initialized | TPU_0 | | TMDR_0 | Initialized | _ | _ | _ | _ | Initialized | | | TIORH_0 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TIORL_0 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TIER_0 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TSR_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCNT_0 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TGRA_0 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TGRB_0 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TGRC_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRD_0 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCR_1 | Initialized | _ | _ | _ | _ | Initialized | TPU_1 | | TMDR_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | TIOR_1 | Initialized | _ | _ | _ | _ | Initialized | <del>_</del> | | TIER_1 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TSR_1 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TCNT_1 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRA_1 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TGRB_1 | Initialized | _ | _ | _ | | Initialized | <del></del> | | Register<br>Abbreviation | Poset | Module Stop | Sleep | All-Module-<br>Clock-Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|-------------|---------|---------------------------|---------------------|---------------------|-------------| | TCR_2 | Initialized | Jiale | - Зіеер | Clock-Stop | Stariuby | Initialized | TPU_2 | | TMDR 2 | Initialized | | | | | Initialized | | | | | | _ | _ | | | _ | | TIOR_2 | Initialized | _ | | _ | _ | Initialized | _ | | TIER_2 | Initialized | _ | _ | _ | _ | Initialized | | | TSR_2 | Initialized | _ | _ | _ | _ | Initialized | | | TCNT_2 | Initialized | _ | _ | _ | _ | Initialized | | | TGRA_2 | Initialized | _ | _ | _ | _ | Initialized | | | TGRB_2 | Initialized | _ | _ | _ | _ | Initialized | _ | | TCR_3 | Initialized | _ | _ | _ | _ | Initialized | TPU_3 | | TMDR_3 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TIORH_3 | Initialized | _ | _ | _ | _ | Initialized | _ | | TIORL_3 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TIER_3 | Initialized | _ | _ | _ | _ | Initialized | | | TSR_3 | Initialized | _ | _ | _ | _ | Initialized | <del></del> | | TCNT_3 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRA_3 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRB_3 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRC_3 | Initialized | _ | _ | _ | _ | Initialized | _ | | TGRD_3 | Initialized | _ | _ | _ | _ | Initialized | _ | # Section 25 Electrical Characteristics # **25.1** Absolute Maximum Ratings **Table 25.1 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |-----------------------------------|------------------|-------------------------------------------|------| | Power supply voltage | V <sub>cc</sub> | -0.3 to +4.6 | V | | | $PLLV_{cc}$ | | | | Input voltage (except for port 5) | V <sub>in</sub> | $-0.3$ to $V_{cc}$ +0.3 | V | | Input voltage (port 5) | V <sub>in</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Reference power supply voltage | V <sub>ref</sub> | -0.3 to AV <sub>cc</sub> +0.3 | V | | Analog power supply voltage | AV <sub>cc</sub> | -0.3 to +4.6 | V | | Analog input voltage | V <sub>AN</sub> | $-0.3$ to AV $_{\rm cc}$ +0.3 | V | | Operating temperature | $T_{opr}$ | Regular specifications:<br>-20 to +75* | °C | | | | Wide-range specifications:<br>-40 to +85* | _ | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the LSI may result if absolute maximum ratings are exceeded. Note: \* The operating temperature range during programming/erasing of the flash memory is $0^{\circ}$ C to +75°C for regular specifications and 0°C to +85°C for wide-range specifications. # 25.2 DC Characteristics ### Table 25.2 DC Characteristics (1) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V*}^1$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-----------------------|-------------------------------|-------------------|--------------------------|------|------------------------|------|--------------------------------------------------------| | Schmitt | ĪRQ input pin, | VT <sup>-</sup> | $V_{cc} \times 0.2$ | _ | _ | V | | | | TPU input pin, | VT⁺ | _ | _ | $V_{cc} \times 0.7$ | ٧ | _ | | voltage | TMR input pin, port 2, port 3 | $VT^{+} - VT^{-}$ | $V_{\rm CC} \times 0.06$ | _ | _ | V | _ | | | Port 5*2 | VT <sup>-</sup> | $AV_{CC} \times 0.2$ | _ | _ | ٧ | _ | | | | VT⁺ | _ | _ | $AV_{CC} \times 0.7$ | V | _ | | | | $VT^{+} - VT^{-}$ | $AV_{CC} \times 0.06$ | i — | _ | ٧ | | | Input high voltage | MD, RES, STBY,<br>EMLE, NMI | V <sub>IH</sub> | $V_{cc} \times 0.9$ | _ | V <sub>cc</sub> + 0.3 | V | | | (except<br>Schmitt | EXTAL | _ | $V_{cc} \times 0.7$ | _ | V <sub>cc</sub> + 0.3 | _ | | | trigger input | Other input pins | | | | | | | | pin) | Port 5 | - | $AV_{CC} \times 0.7$ | _ | AV <sub>cc</sub> + 0.3 | _ | | | Input low voltage | MD, RES, STBY,<br>EMLE | V <sub>IL</sub> | -0.3 | _ | $V_{cc} \times 0.1$ | V | | | (except<br>Schmitt | EXTAL, NMI | _ | -0.3 | _ | $V_{cc} \times 0.2$ | _ | | | trigger input<br>pin) | Other input pins | | -0.3 | _ | $V_{cc} \times 0.2$ | _ | | | | All output pins | V <sub>OH</sub> | V <sub>cc</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \mu A$ | | voltage | | | V <sub>cc</sub> - 1.0 | _ | _ | _ | $I_{OH} = -1 \text{ mA}$ | | Output low | All output pins | $V_{\text{oL}}$ | _ | _ | 0.4 | V | $I_{OL} = 1.6 \text{ mA}$ | | voltage | Port 3 | | _ | _ | 1.0 | | $I_{OL} = 10 \text{ mA}$ | | Input | RES | I <sub>in</sub> | _ | _ | 10.0 | μΑ | $V_{in} = 0.5 \text{ to}$ | | leakage<br>current | MD, STBY,<br>EMLE, NMI | | _ | _ | 1.0 | | V <sub>cc</sub> – 0.5 V | | | Port 5 | _ | _ | _ | 1.0 | _ | $V_{in} = 0.5 \text{ to}$<br>$AV_{cc} - 0.5 \text{ V}$ | ### Table 25.2 DC Characteristics (2) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V*}^1$ , $V_{a} = -20 \text{ C}$ to +75 °C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-----------------------------------------------|----------------------------------------------|--------------------------------|------|----------------|------|------|----------------------------------------------------------------------| | Three-state<br>leakage current<br>(off state) | Ports 1, 2, 3, 6,<br>A to F, H, I, M | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$ $V_{CC} - 0.5 \text{ V}$ | | Input pull-up<br>MOS current | Ports D to F, H, I | -I <sub>p</sub> | 10 | _ | 300 | μА | V <sub>cc</sub> = 3.0 to<br>3.6 V | | | | | | | | | $V_{in} = 0 V$ | | Input capacitance | All input pins | C <sub>in</sub> | _ | _ | 15 | pF | $V_{in} = 0 \text{ V}$<br>f = 1 MHz<br>$T_{a} = 25^{\circ}\text{C}$ | | Current | Normal operation | l <sub>cc</sub> * <sup>5</sup> | _ | 75 | 125 | mA | f = 50 MHz | | consumption*3 | Sleep mode | - | _ | 70 | 90 | _ | | | | Subclock operation | | _ | 5.0 | 10 | | 32.768-kHz<br>crystal<br>resonator is<br>used. | | | Standby mode*4 | - | _ | 50 | 100 | μΑ | $T_a \le 50^{\circ}C$ | | | | | _ | _ | 300 | | 50°C < T <sub>a</sub> | | | All-module-clock-<br>stop mode* <sup>6</sup> | - | _ | 33 | 45 | mA | | | Analog power supply current | During A/D and D/A conversion | Al <sub>cc</sub> | _ | 1.0<br>(3.0 V) | 2.0 | mA | | | | Standby for A/D and D/A conversion | _ | _ | 1.0 | 20 | μА | | | Reference power supply | During A/D and D/A conversion | Al <sub>cc</sub> | _ | 1.5<br>(3.0 V) | 3.0 | mA | | | current | Standby for A/D and D/A conversion | _ | _ | 1.5 | 5.0 | μА | | | RAM standby vo | ltage | $V_{\scriptscriptstyle{RAM}}$ | 2.5 | | _ | V | | | Item | Symbol Min. | Typ. I | Max. Un | Test<br>it Conditions | |-----------------------|------------------------|--------|---------|-----------------------| | Vcc start voltage*7 | V <sub>CCSTART</sub> — | _ ( | 0.8 V | | | Vcc rising gradient*7 | SV <sub>cc</sub> — | _ 2 | 20 ms | /V | - Notes: 1. When the A/D and D/A converters are not used, the $AV_{cc}$ , $V_{ref}$ , and $AV_{ss}$ pins should not be open. Connect the $AV_{cc}$ and $V_{ref}$ pins to $V_{cc}$ , and the $AV_{ss}$ pin to $V_{ss}$ . - 2. The case where port 5 is used as IRQ0 to IRQ7. - 3. Current consumption values are for $V_{\text{H}}$ min = $V_{\text{CC}}$ 0.5 V and $V_{\text{L}}$ max = 0.5 V with all output pins unloaded and all input pull-up MOSs in the off state. - 4. The values are for $V_{RAM} \le V_{CC} < 3.0 \text{ V}$ , $V_{H} \text{min} = V_{CC} \times 0.9$ , and $V_{II} \text{max} = 0.3 \text{ V}$ . - 5. $I_{cc}$ depends on f as follows: $I_{cc}$ max = 35 (mA) + 1.8 (mA/MHz $I_{cc}$ max = 35 (mA) + 1.8 (mA/MHz) × f (normal operation) $I_{cc}$ max = 30 (mA) + 1.2 (mA/MHz) × f (sleep mode) - 6. The values are for reference. - 7. This can be applied when the $\overline{RES}$ pin is held low at power-on. #### **Table 25.3 Permissible Output Currents** Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}^*$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|---------------------------|-------------------------|------|------|------|------| | Permissible output low current (per pin) | Output pins except port 3 | I <sub>OL</sub> | _ | _ | 2.0 | mA | | Permissible output low current (per pin) | Port 3 | I <sub>OL</sub> | | _ | 10 | mA | | Permissible output low current (total) | Total of all output pins | $\Sigma I_OL$ | — | _ | 80 | mA | | Permissible output high current (per pin) | All output pins | <b>–I</b> <sub>ОН</sub> | _ | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | $\Sigma$ – $I_{OH}$ | | _ | 40 | mA | Caution: To protect the LSI's reliability, do not exceed the output current values in table 25.3. Note: \* When the A/D and D/A converters are not used, the $AV_{cc}$ , $V_{ref}$ , and $AV_{ss}$ pins should not be open. Connect the $AV_{cc}$ and $V_{ref}$ pins to $V_{cc}$ , and the $AV_{ss}$ pin to $V_{ss}$ . # 25.3 AC Characteristics Figure 25.1 Output Load Circuit #### 25.3.1 Clock Timing ## Table 25.4 Clock Timing Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $I\phi = 8 \text{ MHz}$ to 50 MHz, Bφ = 8 MHz to 50 MHz, Pφ = 8 MHz to 35 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit. | <b>Test Conditions</b> | |-------------------------------------------------------------------------|-------------------|------|------|-------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 20 | 125 | ns | Figure 25.2 | | Clock high pulse width | t <sub>ch</sub> | 5 | _ | ns | _ | | Clock low pulse width | t <sub>cL</sub> | 5 | _ | ns | _ | | Clock rising time | t <sub>Cr</sub> | _ | 5 | ns | _ | | Clock falling time | t <sub>cf</sub> | _ | 5 | ns | _ | | Oscillation settling time after reset (crystal) | t <sub>osc1</sub> | 10 | _ | ms | Figure 25.4 | | Oscillation settling time after leaving software standby mode (crystal) | t <sub>osc2</sub> | 10 | _ | ms | Figure 25.3 | | Item | Symbol | Min. | Max. | Unit. | <b>Test Conditions</b> | |-------------------------------------------|-------------------|--------|--------|-------|------------------------| | External clock output delay settling time | t <sub>DEXT</sub> | 1 | _ | ms | Figure 25.4 | | External clock input low pulse width | t <sub>EXL</sub> | 27.7 | _ | ns | Figure 25.5 | | External clock input high pulse width | t <sub>EXH</sub> | 27.7 | _ | ns | _ | | External clock rising time | t <sub>EXr</sub> | _ | 5 | ns | _ | | External clock falling time | t <sub>EXf</sub> | _ | 5 | ns | _ | | Subclock oscillation settling time | t <sub>osc3</sub> | 2 | _ | s | | | Subclock oscillator oscillation frequency | f <sub>SUB</sub> | 32.768 | 32.768 | kHz | _ | | Subclock cycle time | t <sub>sub</sub> | 30.5 | 30.5 | μS | _ | Figure 25.2 External Bus Clock Timing Figure 25.3 Oscillation Settling Timing after Software Standby Mode Figure 25.4 Oscillation Settling Timing Figure 25.5 External Input Clock Timing ### 25.3.2 Control Signal Timing # **Table 25.5 Control Signal Timing** Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $I\phi = 8 \text{ MHz}$ to 50 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------------------------------------------------|-------------------|------|------|------------------|------------------------| | RES setup time | t <sub>ress</sub> | 200 | _ | ns | Figure 25.6 | | RES pulse width | t <sub>resw</sub> | 20 | _ | t <sub>cyc</sub> | _ | | NMI setup time | t <sub>nmis</sub> | 150 | _ | ns | Figure 25.7 | | NMI hold time | t <sub>nmih</sub> | 10 | _ | ns | _ | | NMI pulse width (after leaving software standby mode) | t <sub>nmiw</sub> | 200 | _ | ns | _ | | IRQ setup time | t <sub>IRQS</sub> | 150 | _ | ns | _ | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | ns | _ | | IRQ pulse width (after leaving software standby mode) | t <sub>IRQW</sub> | 200 | _ | ns | _ | Figure 25.6 Reset Input Timing Figure 25.7 Interrupt Input Timing ## 25.3.3 Bus Timing ### Table 25.6 Bus Timing (1) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $B\varphi = 8 \text{ MHz}$ to 50 MHz, $T_a = -20^{\circ}\text{C}$ to +75°C (regular specifications), $T_a = -40^{\circ}\text{C}$ to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test<br>Conditions | |----------------------|------------------|---------------------------------|------|------|--------------------| | Address delay time | t <sub>AD</sub> | _ | 18 | ns | Figures 25.8 to | | Address setup time 1 | t <sub>AS1</sub> | $0.5 imes t_{ m cyc} - 8$ | _ | ns | <sup>-</sup> 25.34 | | Address setup time 2 | t <sub>AS2</sub> | $1.0 \times t_{\text{cyc}} - 8$ | _ | ns | _ | | Address setup time 3 | t <sub>AS3</sub> | $1.5 imes t_{ m cyc} - 8$ | _ | ns | _ | | Address setup time 4 | t <sub>AS4</sub> | $2.0 imes t_{\text{cyc}} - 8$ | _ | ns | _ | | Address hold time 1 | t <sub>AH1</sub> | $0.5 imes t_{ m cyc} - 8$ | _ | ns | _ | | Address hold time 2 | t <sub>AH2</sub> | $1.0 \times t_{\text{cyc}} - 8$ | _ | ns | _ | | Address hold time 3 | t <sub>AH3</sub> | $1.5 imes t_{ ext{cyc}} - 8$ | _ | ns | | | Item | Symbol | Min. | Max. | Unit | Test<br>Conditions | |----------------------------------------|-------------------|------|---------------------------------------------|------|--------------------| | CS delay time 1 | t <sub>CSD1</sub> | _ | 15 | ns | Figures 25.8 to | | AS delay time | t <sub>ASD</sub> | _ | 15 | ns | <sup>-</sup> 25.34 | | RD delay time 1 | t <sub>RSD1</sub> | 1.0 | 15 | ns | _ | | RD delay time 2 | t <sub>RSD2</sub> | _ | 15 | ns | _ | | Read data setup time 1 | t <sub>RDS1</sub> | 15 | _ | ns | _ | | Read data setup time 2 | t <sub>RDS2</sub> | 15 | _ | ns | _ | | Read data hold time 1 | t <sub>RDH1</sub> | 1.0 | _ | ns | | | Read data hold time 2 | t <sub>RDH2</sub> | 0 | _ | ns | | | Read data access time 2 | t <sub>AC2</sub> | _ | $1.5 imes t_{ ext{cyc}} - 30$ | ns | | | Read data access time 4 | t <sub>AC4</sub> | _ | $2.5 imes t_{ ext{cyc}} - 30$ | ns | | | Read data access time 5 | t <sub>AC5</sub> | _ | $1.0 imes t_{ ext{cyc}} - 30$ | ns | | | Read data access time 6 | t <sub>AC6</sub> | _ | $2.0\times t_{_{cyc}}-30$ | ns | _ | | Read data access time (from address) 1 | t <sub>AA1</sub> | _ | $1.0 \times t_{\text{cyc}} - 30$ | ns | | | Read data access time (from address) 2 | t <sub>AA2</sub> | _ | $1.5 imes t_{\scriptscriptstyle cyc} - 30$ | ns | _ | | Read data access time (from address) 3 | t <sub>AA3</sub> | _ | $2.0 imes t_{\text{cyc}} - 30$ | ns | _ | | Read data access time (from address) 4 | t <sub>AA4</sub> | _ | $2.5 \times t_{\rm cyc} - 30$ | ns | _ | | Read data access time (from address) 5 | t <sub>AA5</sub> | _ | $3.0 imes t_{ ext{cyc}} - 30$ | ns | _ | ## Table 25.6 Bus Timing (2) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}, B\phi = 8 \text{ MHz to } 50 \text{ MHz},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test<br>Conditions | |----------------------------------|-------------------------------|----------------------------------|----------------------------------|------|-------------------------| | WR delay time 1 | t <sub>wrd1</sub> | _ | 15 | ns | Figures 25.8 to | | WR delay time 2 | t <sub>wrd2</sub> | _ | 15 | ns | <sup>-</sup> 25.34 | | WR pulse width 1 | t <sub>wsw1</sub> | $1.0 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | WR pulse width 2 | t <sub>wsw2</sub> | $1.5 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Write data delay time | $t_{_{\mathrm{WDD}}}$ | _ | 20 | ns | _ | | Write data setup time 1 | t <sub>wds1</sub> | $0.5 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Write data setup time 2 | t <sub>wds2</sub> | $1.0 \times t_{cyc} - 13$ | _ | ns | _ | | Write data setup time 3 | t <sub>wDS3</sub> | $1.5 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Write data hold time 1 | t <sub>wdh1</sub> | $0.5 \times t_{cyc} - 8$ | _ | ns | _ | | Write data hold time 3 | t <sub>wdh3</sub> | $1.5 \times t_{\text{cyc}} - 8$ | _ | ns | _ | | Byte control delay time | t <sub>UBD</sub> | _ | 15 | ns | Figures 25.13,<br>25.14 | | Byte control pulse width 1 | t <sub>ubw1</sub> | _ | $1.0 \times t_{\text{cyc}} - 15$ | ns | Figure 25.13 | | Byte control pulse width 2 | t <sub>UBW2</sub> | _ | $2.0 \times t_{\text{cyc}} - 15$ | ns | Figure 25.14 | | Multiplexed address delay time 1 | t <sub>mad1</sub> | _ | 18 | ns | Figures 25.17, | | Multiplexed address hold time | t <sub>mah</sub> | $1.0 imes t_{\text{cyc}} - 15$ | _ | ns | <sup>-</sup> 25.18<br>- | | Multiplexed address setup time 1 | t <sub>mas1</sub> | $0.5 \times t_{\text{cyc}} - 15$ | _ | ns | | | Multiplexed address setup time 2 | t <sub>mas2</sub> | $1.5 imes t_{\text{cyc}} - 15$ | _ | ns | | | Address hold delay time | $t_{_{AHD}}$ | _ | 15 | ns | _ | | Address hold pulse width 1 | t <sub>AHW1</sub> | $1.0 imes t_{\text{cyc}} - 15$ | | ns | | | Address hold pulse width 2 | t <sub>AHW2</sub> | $2.0 \times t_{\text{cyc}} - 15$ | | ns | | | WAIT setup time | $t_{\text{WTS}}$ | 15 | | ns | Figures 25.10, | | WAIT hold time | $\mathbf{t}_{WTH}$ | 5.0 | | ns | _25.18 | | BREQ setup time | $t_{\scriptscriptstyleBREQS}$ | 20 | | ns | Figure 25.33 | | BACK delay time | t <sub>BACD</sub> | _ | 15 | ns | | | Bus floating time | $t_{\scriptscriptstyle{BZD}}$ | _ | 30 | ns | | | BREQO delay time | t <sub>BRQOD</sub> | _ | 15 | ns | Figure 25.34 | | BS delay time | t <sub>BSD</sub> | 1.0 | 15 | ns | Figures 25.8, | | RD/WR delay time | t <sub>RWD</sub> | | 15 | ns | 25.9, 25.11 to<br>25.14 | ### Table 25.6 Bus Timing (3) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $B\phi = 8 \text{ MHz}$ to 50 MHz, Test $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Conditions | |----------------------------|--------------------|----------------------------------|---------------------------------------------|------|---------------| | CS delay time 2 | t <sub>csD3</sub> | _ | 15 | ns | Figures 25.19 | | CS delay time 3 | t <sub>CSD4</sub> | _ | 15 | ns | to 25.28 | | Read data access time 1 | t <sub>AC1</sub> | _ | $1.0 \times t_{\text{cyc}} - 20$ | ns | _ | | Read data access time 3 | t <sub>AC3</sub> | _ | $2.0 imes t_{\text{cyc}} - 20$ | ns | _ | | Read data access time 7 | t <sub>AC7</sub> | _ | $4.0 imes t_{ ext{cyc}} - 20$ | ns | _ | | Read data access time 8 | t <sub>AC8</sub> | _ | $3.0 imes t_{\scriptscriptstyle cyc} - 20$ | ns | _ | | Write data hold time 2 | t <sub>wDH2</sub> | 1.0 × t <sub>cyc</sub> - 8 | _ | ns | _ | | Read command setup time 1 | t <sub>RCS1</sub> | $1.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Read command setup time 2 | t <sub>RCS2</sub> | $2.0 imes t_{ m cyc} - 10$ | _ | ns | _ | | Read command hold time | t <sub>RCH</sub> | $0.5 imes t_{ m cyc} - 10$ | _ | ns | _ | | Write command setup time 1 | t <sub>wcs1</sub> | $0.5 imes t_{ m cyc} - 10$ | _ | ns | _ | | Write command setup time 2 | t <sub>wcs2</sub> | $1.0 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Write command hold time 1 | t <sub>wcH1</sub> | $0.5 imes t_{ m cyc} - 10$ | _ | ns | _ | | Write command hold time 2 | t <sub>wcH2</sub> | $1.0 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | CAS delay time 1 | t <sub>CASD1</sub> | _ | 15 | ns | _ | | CAS delay time 2 | t <sub>CASD2</sub> | _ | 15 | ns | _ | | CAS setup time 1 | t <sub>CSR1</sub> | $0.5 imes t_{ m cyc} - 10$ | _ | ns | _ | | CAS setup time 2 | t <sub>CSR2</sub> | $1.5 \times t_{cyc} - 10$ | _ | ns | _ | | CAS pulse width 1 | t <sub>CASW1</sub> | $1.0 \times t_{\text{cyc}} - 15$ | _ | ns | _ | | CAS pulse width 2 | t <sub>CASW2</sub> | $1.5 \times t_{cyc} - 15$ | _ | ns | _ | | CAS precharge time 1 | t <sub>CPW1</sub> | $1.0 \times t_{cyc} - 15$ | _ | ns | _ | | CAS precharge time 2 | t <sub>CPW2</sub> | $1.5 \times t_{cyc} - 15$ | _ | ns | _ | | OE delay time 1 | t <sub>oed1</sub> | _ | 15 | ns | _ | | OE delay time 2 | t <sub>OED2</sub> | _ | 15 | ns | _ | | Precharge time 1 | t <sub>PCH1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | Precharge time 2 | t <sub>PCH2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | | ns | _ | | | | | | | | | Item | Symbol | Min. | Max. | Unit | Test<br>Conditions | |-----------------------------------|-------------------|----------------------------------------|------|------|--------------------| | Precharge time 1 for self-refresh | t <sub>RPS1</sub> | $2.5 \times t_{\text{\tiny cyc}} - 20$ | _ | ns | Figure 25.28 | | Precharge time 2 for self refresh | t <sub>RPS2</sub> | $3.0 imes t_{ ext{cyc}} - 20$ | _ | ns | Figure 25.27 | | Address delay time 2 | t <sub>AD2</sub> | 1 | 18 | ns | Figures 25.29 | | CS delay time 4 | t <sub>CSD4</sub> | 1 | 15 | ns | to 25.32 | | DQM delay time | t <sub>DQMD</sub> | 1 | 15 | ns | _ | | CKE delay time | t <sub>CKED</sub> | 1 | 15 | ns | _ | #### Table 25.6 Bus Timing (4) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}, B\phi = 8 \text{ MHz to } 50 \text{ MHz},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test<br>Conditions | |-------------------------|-------------------|------|----------|------|--------------------------------| | Read data setup time 3 | t <sub>RDS3</sub> | 12 | _ | ns | Figures 25.29<br>to 25.32<br>– | | Read data hold time 3 | t <sub>RDH3</sub> | 0 | _ | ns | | | Read data setup time 4 | t <sub>RDS4</sub> | 12 | _ | ns | | | Read data hold time 4 | t <sub>RDH4</sub> | 0 | _ | ns | | | Write data delay time 2 | t <sub>wdd2</sub> | _ | 15 | ns | | | Write data hold time 4 | $t_{_{WDH4}}$ | 1 | <u> </u> | ns | | Figure 25.8 Basic Bus Timing: Two-State Access Figure 25.9 Basic Bus Timing: Three-State Access Figure 25.10 Basic Bus Timing: Three-State Access, One Wait Figure 25.11 Basic Bus Timing: Two-State Access (CS Assertion Period Extended) Figure 25.12 Basic Bus Timing: Three-State Access (CS Assertion Period Extended) Figure 25.13 Byte Control SRAM: Two-State Read/Write Access Figure 25.14 Byte Control SRAM: Three-State Read/Write Access Figure 25.15 Burst ROM Access Timing: One-State Burst Access Figure 25.16 Burst ROM Access Timing: Two-State Burst Access Figure 25.17 Address/Data Multiplexed Access Timing (No Wait) (Basic, Four-State Access) Figure 25.18 Address/Data Multiplexed Access Timing (Wait Control) (Address Cycle Program Wait × 1 + Data Cycle Program Wait × 1 + Data Cycle Pin Wait × 1) Figure 25.19 DRAM Access Timing: Two-State Access Figure 25.20 DRAM Access Timing: Two-State Access, One Wait Figure 25.21 DRAM Access Timing: Two-State Burst Access Figure 25.22 DRAM Access Timing: Three-State Access (RAST = 1) Figure 25.23 DRAM Access Timing: Three-State Access, One Wait Figure 25.24 DRAM Access Timing: Three-State Burst Access Figure 25.25 CAS Before RAS Refresh Timing Figure 25.26 CAS Before RAS Refresh Timing (Wait Cycle Inserted) Figure 25.27 Self-Refresh Timing (After Leaving Software Standby: RAST = 0) Figure 25.28 Self-Refresh Timing (After Leaving Software Standby: RAST = 1) Figure 25.29 Synchronous DRAM Basic Read Access Timing (CAS Latency 2) Figure 25.30 Synchronous DRAM Basic Write Access Timing (CAS Latency 2) Figure 25.31 Extended Read Data Cycle (CAS Latency 2) Figure 25.32 Synchronous DRAM Self-Refresh Timing Figure 25.33 External Bus Release Timing Figure 25.34 External Bus Request Output Timing #### 25.3.4 DMAC Timing #### Table 25.7 DMAC Timing Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $B\phi = 8 \text{ MHz}$ to 50 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -20^{\circ}$ C to +75 C (regular specifications), $T_a = -40^{\circ}$ C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------------|--------------------|------|------|------|------------------------| | DREQ setup time | t <sub>DRQS</sub> | 20 | _ | ns | Figure 25.35 | | DREQ hold time | t <sub>DRQH</sub> | 5 | _ | ns | _ | | TEND delay time | t <sub>TED</sub> | _ | 15 | ns | Figure 25.36 | | DACK delay time 1 | t <sub>DACD1</sub> | _ | 15 | ns | Figures 25.37, | | DACK delay time 2 | t <sub>DACD2</sub> | _ | 15 | ns | <sup>-</sup> 25.38 | Figure 25.35 DMAC (DREQ) Input Timing Figure 25.36 DMAC (TEND) Output Timing Figure 25.37 DMAC Single-Address Transfer Timing: Two-State Access Figure 25.38 DMAC Single-Address Transfer Timing: Three-State Access #### 25.3.5 Timing of On-Chip Peripheral Modules ## Table 25.8 Timing of On-Chip Peripheral Modules Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}, P\phi = 8 \text{ MHz to } 35 \text{ MHz},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | | |-----------|-------------------------|------------------------|------------------------------|------|------|------------------------|--------------| | I/O ports | Output data o | Output data delay time | | _ | 40 | ns | Figure 25.39 | | | Input data se | tup time | t <sub>PRS</sub> | 25 | _ | ns | <del>_</del> | | | Input data hold time | | t <sub>PRH</sub> | 25 | _ | ns | _ | | TPU | Timer output delay time | | t <sub>TOCD</sub> | | 40 | ns | Figure 25.40 | | | Timer input s | etup time | $t_{\scriptscriptstyleTICS}$ | 25 | _ | ns | | | | Timer clock in | nput setup time | t <sub>TCKS</sub> | 25 | _ | ns | Figure 25.41 | | | Timer clock pulse width | Single-edge setting | t <sub>тскwн</sub> | 1.5 | _ | t <sub>cyc</sub> | | | | | Both-edge setting | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | | | PPG | Pulse output delay time | | t <sub>POD</sub> | _ | 40 | ns | Figure 25.42 | | 8-bit | Timer output delay time | | t <sub>mod</sub> | _ | 40 | ns | Figure 25.43 | | timer | Timer reset in | nput setup time | t <sub>mrs</sub> | 25 | _ | ns | Figure 25.44 | | | Timer clock in | nput setup time | t <sub>mcs</sub> | 25 | | ns | Figure 25.45 | | | Timer clock pulse width | Single-edge setting | t <sub>тмсwн</sub> | 1.5 | _ | t <sub>cyc</sub> | | | | | Both-edge setting | t <sub>TMCWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | WDT | Overflow out | out delay time | t <sub>wovd</sub> | _ | 40 | ns | Figure 25.46 | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 25.47 | | | cycle | Clocked synchronous | _ | 6 | _ | | | | | Input clock po | ulse width | t <sub>sckw</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | <del>_</del> | | | Input clock ris | se time | t <sub>SCKr</sub> | _ | 1.5 | t <sub>cyc</sub> | _ | | | Input clock fa | II time | t <sub>sckf</sub> | _ | 1.5 | t <sub>cyc</sub> | _ | | | Item | Symbol | Min. | Max. | Unit | Test Conditions | |------------------|-----------------------------------------------|-------------------|---------------------------|--------------------|------|-----------------| | SCI | Transmit data delay time | t <sub>TXD</sub> | _ | 40 | ns | Figure 25.48 | | | Receive data setup time (clocked synchronous) | t <sub>RXS</sub> | 40 | _ | ns | _ | | | Receive data hold time (clocked synchronous) | t <sub>RXH</sub> | 40 | _ | ns | _ | | A/D<br>converter | Trigger input setup time | t <sub>TRGS</sub> | 30 | _ | ns | Figure 25.49 | | IIC2 | SCL input cycle time | t <sub>scl</sub> | 12 t <sub>cyc</sub> + 600 | _ | ns | Figure 25.50 | | | SCL input high pulse width | t <sub>sclh</sub> | 3 t <sub>cyc</sub> + 300 | _ | ns | _ | | | SCL input low pulse width | t <sub>scll</sub> | 5 t <sub>cyc</sub> + 300 | _ | ns | _ | | | SCL, SDA input falling time | t <sub>sf</sub> | _ | 300 | ns | _ | | | SCL, SDA input spike pulse removal time | t <sub>SP</sub> | _ | 1 t <sub>cyc</sub> | ns | _ | | | SDA input bus free time | t <sub>BUF</sub> | 5 t <sub>cyc</sub> | _ | ns | _ | | | Start condition input hold time | | 3 t <sub>cyc</sub> | | ns | _ | | | Retransmit start condition input setup time | t <sub>stas</sub> | 3 t <sub>cyc</sub> | _ | ns | _ | | | Stop condition input setup time | t <sub>stos</sub> | 1 t <sub>cyc</sub> + 20 | _ | ns | _ | | | Data input setup time | t <sub>sdas</sub> | 0 | _ | ns | _ | | | Data input hold time | t <sub>SDAH</sub> | 0 | _ | ns | _ | | | SCL, SDA capacitive load | Cb | _ | 400 | pF | _ | | | SCL, SDA falling time | t <sub>sf</sub> | | 300 | ns | _ | Figure 25.39 I/O Port Input/Output Timing Figure 25.40 TPU Input/Output Timing Figure 25.41 TPU Clock Input Timing Figure 25.42 PPG Output Timing Figure 25.43 8-Bit Timer Output Timing Figure 25.44 8-Bit Timer Reset Input Timing Figure 25.45 8-Bit Timer Clock Input Timing Figure 25.46 WDT Output Timing Figure 25.47 SCK Clock Input Timing Figure 25.48 SCI Input/Output Timing: Clocked Synchronous Mode Figure 25.49 A/D Converter External Trigger Input Timing Figure 25.50 I<sup>2</sup>C Bus Interface2 Input/Output Timing (Option) #### 25.4 USB Characteristics Table 25.9 USB Characteristics when On-Chip USB Transceiver is Used (USD+, USD- pin characteristics) Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , CKU = 48 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | | Item | Symbol | Min. | Max. | Unit | t Test Conditions | | | |--------|--------------------------------------|------------------|------|--------|------|----------------------------|----------------|--| | Input | Input high voltage | V <sub>IH</sub> | 2.0 | _ | V | | Figures 25.51, | | | | Input low voltage | V <sub>IL</sub> | _ | 0.8 | ٧ | | 25.52 | | | | Differential input sensitivity | V <sub>DI</sub> | 0.2 | _ | V | (D+) - (D-) | _ | | | | Differential common mode range | V <sub>CM</sub> | 0.8 | 2.5 | V | | _ | | | Output | Output high voltage | V <sub>oh</sub> | 2.8 | _ | V | $I_{OH} = -200 \ \mu A$ | _ | | | | Output low voltage | V <sub>oL</sub> | _ | 0.3 | V | I <sub>OL</sub> = 2 mA | _ | | | | Crossover voltage | V <sub>CRS</sub> | 1.3 | 2.0 | V | | _ | | | | Rising time | t <sub>R</sub> | 4 | 20 | ns | | _ | | | | Falling time | t <sub>F</sub> | 4 | 20 | ns | | _ | | | | Ratio of rising time to falling time | t <sub>rem</sub> | 90 | 111.11 | % | $(T_R/T_F)$ | _ | | | | Output resistance | $Z_{\tiny DRV}$ | 28 | 44 | Ω | Including $R_s = 22\Omega$ | _ | | Figure 25.51 Data Signal Timing Figure 25.52 Load Condition #### 25.5 A/D Conversion Characteristics #### Table 25.10 A/D Conversion Characteristics Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, Vref = 3.0 V to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0$ V, $P\phi = 8$ MHz to 35 MHz, Ta = -20°C to +75°C (regular specifications), Ta = -40°C to +85°C (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | |-------------------------------------|------|------|------|------| | Resolution | 10 | 10 | 10 | Bit | | Conversion time | 7.6 | _ | _ | μs | | Analog input capacitance | _ | _ | 20 | pF | | Permissible signal source impedance | _ | _ | 5 | kΩ | | Nonlinearity error | _ | _ | ±7.5 | LSB | | Offset error | _ | _ | ±7.5 | LSB | | Full-scale error | _ | _ | ±7.5 | LSB | | Quantization error | _ | ±0.5 | _ | LSB | | Absolute accuracy | _ | _ | ±8.0 | LSB | #### 25.6 D/A Conversion Characteristics #### Table 25.11 D/A Conversion Characteristics Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , $P\phi = 8 \text{ MHz}$ to 35 MHz, $T_a = -20^{\circ}\text{C}$ to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|------|------|------|------|-----------------------------| | Resolution | 8 | 8 | 8 | Bit | | | Conversion time | _ | _ | 10 | μS | 20-pF capacitive load | | Absolute accuracy | _ | ±2.0 | ±3.0 | LSB | 2-M $Ω$ resistive load | | | | _ | ±2.0 | LSB | 4-M $\Omega$ resistive load | ## **25.7** Flash Memory Characteristics #### 25.7.1 H8SX/1663 #### **Table 25.12 Flash Memory Characteristics** Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 V$ , Operating temperature range during programming/erasing: $T_a = 0$ °C to +75°C (regular specifications), $T_a = 0$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |---------------------------------------------|-----------------------------------|-------|------|-------|----------------------|--------------------------------------| | Programming time*1, *2, *4 | t <sub>P</sub> | _ | 3 | 30 | ms/128 bytes | | | Erasure time*1, *2, *4 | t <sub>E</sub> | _ | 160 | 800 | ms/4-kbyte<br>block | | | | | _ | 1000 | 5000 | ms/32-kbyte<br>block | | | | | _ | 2000 | 10000 | ms/64-kbyte<br>block | | | Programming time (total)*1, *2, *4 | $\Sigma_{\mathrm{tP}}$ | _ | 8 | 23 | s/384 kbytes | T <sub>a</sub> = 25°C,<br>for all 0s | | Erasure time (total)*1, *2, *4 | $\boldsymbol{\Sigma}_{\text{tE}}$ | | 15 | 45 | s/384 kbytes | T <sub>a</sub> = 25°C | | Programming, Erasure time (total)*1, *2, *4 | $\Sigma_{\mathrm{tPE}}$ | _ | 23 | 68 | s/384 kbytes | T <sub>a</sub> = 25°C | | Overwrite count | N <sub>wec</sub> | 100*3 | | _ | times | | | Data save time*5 | T <sub>DRP</sub> | 10 | _ | _ | years | | Notes: 1. Programming time and erase time depend on data in the flash memory. - 2. Programming time and erase time do not include time for data transfer. - 3. All the characteristics after programming are guaranteed within this value (guaranteed value is from 1 to Min. value). - 4. Characteristics when programming is performed within the Min. value #### 25.7.2 H8SX/1664 #### **Table 25.13 Flash Memory Characteristics** Conditions: $V_{cc} = PLLV_{cc} = DrV_{cc} = 3.0 \text{ V}$ to 3.6 V, $AV_{cc} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{cc}$ , $V_{ss} = PLLV_{ss} = DrV_{ss} = AV_{ss} = 0 \text{ V}$ , Operating temperature range during programming/erasing: $T_a = 0$ °C to +75°C (regular specifications), $T_a = 0$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |---------------------------------------------|-------------------------|-------------------|------|-------|----------------------|----------------------------------| | Programming time*1, *2, *4 | t <sub>P</sub> | _ | 3 | 30 | ms/128 bytes | | | Erasure time*1, *2, *4 | t <sub>E</sub> | _ | 160 | 800 | ms/4-kbyte<br>block | | | | | _ | 1000 | 5000 | ms/32-kbyte<br>block | | | | | _ | 2000 | 10000 | ms/64-kbyte<br>block | | | Programming time (total)*1. **2. **4 | $\Sigma_{\mathrm{tP}}$ | _ | 10 | 30 | s/512 kbytes | $T_a = 25^{\circ}C$ , for all 0s | | Erasure time (total)*1, *2, *4 | $\Sigma_{\rm tE}$ | _ | 20 | 60 | s/512 kbytes | T <sub>a</sub> = 25°C | | Programming, Erasure time (total)*1, *2, *4 | $\Sigma_{\mathrm{tPE}}$ | _ | 30 | 90 | s/512 kbytes | T <sub>a</sub> = 25°C | | Overwrite count | N <sub>wec</sub> | 100* <sup>3</sup> | | _ | times | | | Data save time*5 | T <sub>DRP</sub> | 10 | | | years | | Notes: 1. Programming time and erase time depend on data in the flash memory. - 2. Programming time and erase time do not include time for data transfer. - 3. All the characteristics after programming are guaranteed within this value (guaranteed value is from 1 to Min. value). - 4. Characteristics when programming is performed within the Min. value # Appendix #### A. Port States in Each Pin State **Table A.1** Port States in Each Pin State | | | | Hardware | Software St | andby Mode | | |----------------|-----------------------|-------|-----------------|----------------|--------------------|-----------------------| | Port Name | MCU Operating<br>Mode | Reset | Standby<br>Mode | OPE = 1 | OPE = 0 | Bus Released<br>State | | Port 1 | All | Hi-Z | Hi-Z | Keep | Keep | Keep | | Port 2 | All | Hi-Z | Hi-Z | Keep | Keep | Keep | | Port 3 | All | Hi-Z | Hi-Z | Keep | Keep | Keep | | P55 to P50 | All | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Keep | | P56/ | All | Hi-Z | Hi-Z | [DAOE0 = 1] | [DAOE0 = 1] | Keep | | AN6/<br>DA0/ | | | | Keep | Keep | | | IRQ6-B | | | | [DAOE0 = 0] | [DAOE0 = 0] | | | | | | | Hi-Z | Hi-Z | | | P57/ | All | Hi-Z | Hi-Z | [DAOE1 = 1] | [DAOE1 = 1] | Keep | | AN7/<br>DA1/ | | | | Keep | Keep | | | IRQ7-B | | | | [DAOE1 = 0] | [DAOE1 = 0] | | | | | | | Hi-Z | Hi-Z | | | P65 to P60 | All | Hi-Z | Hi-Z | Keep | Keep | Keep | | PA0/ | All | Hi-Z | Hi-Z | [BREQO output] | [BREQO | [BREQO | | BREQO/<br>BS-A | | | | Hi-Z | output] | output] | | D3-A | | | | [BS output] | Hi-Z | BREQO | | | | | | Keep | [BS output] | [BS output] | | | | | | Other than | Hi-Z | Hi-Z | | | | | | above] | [Other than above] | [Other than above] | | | | | | Keep | Keep | Keep | | PA1/ | All | Hi-Z | Hi-Z | [BACK output] | [BACK output] | [BACK output] | | BACK/ | All | П-Z | ПІ-Д | Hi-Z | Hi-Z | BACK output | | (RD/WR) | | | | [RD/WR output] | IRD/WR | DACK | | | | | | Keep | output] | | | | | | | Other than | Hi-Z | | | | | | | above] | Other than | | | | | | | Keep | above] | | | | | | | • | Keep | | | PA2/ | | MOU On a vetice v | | Hardware | Software St | andby Mode | - Dua Dalaasad | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------|--------------|-----------------|--------------|--------------|-----------------------|--------|------|------| | Hi-Z | Port Name | MCU Operating<br>Mode | Reset | Standby<br>Mode | OPE = 1 | OPE = 0 | Bus Released<br>State | | | | | WAIT WAIT input Hi-Z Hi-Z Hi-Z WAIT input Hi-Z WAIT input WAIT input Hi-Z Hi-Z WAIT input WAIT input Hi-Z Hi-Z WAIT input WAIT input Hi-Z Hi-Z WAIT input WAIT input WAIT input Hi-Z WAIT input WAIT input WAIT input Hi-Z WAIT input WAIT input WAIT input Hi-Z WAIT input WAI | | All | Hi-Z | Hi-Z | [BREQ input] | [BREQ input] | [BREQ input] | | | | | WAIT input | | | | | Hi-Z | Hi-Z | Hi-Z (BREQ) | | | | | PA3/ Single-chip mode Hi-Z Hi-Z Keep Ke | VVAII | | | | [WAIT input] | [WAIT input] | [WAIT input] | | | | | Above Above Keep | | | | | Hi-Z | Hi-Z | Hi-Z (WAIT) | | | | | PA3/ LLWR/ LLWR/ External extended mode (EXPE = 1) | | | | | | | | | | | | EXPE = 0 External extended mode (EXPE = 1) (EXPE = 0) External extended mode (EXPE = 1) External extended mode (EXPE = 0) External extended mode (EXPE = 1) External extended mode (EXPE = 1) External extended mode (EXPE = 0) External extended mode (EXPE = 1) | | | | | Keep | Keep | | | | | | PA4/ | LLWR/ | | Hi-Z | Hi-Z | Keep | Keep | Keep | | | | | CEXPE = 0 External extended mode (EXPE = 1) | LLB | | Н | Hi-Z | Н | Hi-Z | Hi-Z | | | | | PA5/RD | LHWR/ | | Hi-Z | Hi-Z | Keep | Keep | Keep | | | | | Comparison of the proof th | LUB | | Н | Hi-Z | | | | | | | | PA5/RD | | | | | Н | Hi-Z | Hi-Z | | | | | PA5/RD Single-chip mode (EXPE = 0) Hi-Z Hi-Z Keep Keep Keep External extended mode (EXPE = 1) H Hi-Z H Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z IAS, AH, BS [AS, AH, BS [AS, AH, BS [AS, AH, BS output] IAH, BS output] Hi-Z ICHer than above] Bove] Keep Keep Keep Keep Keep Keep ICHer than above] <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | | | | | | | | | | | | External extended mode (EXPE = 1) Hi-Z Hi-Z Hi-Z Hi-Z | | | | | Keep | Keep | Keep | | | | | mode (EXPE = 1) PA6/ AS/ (EXPE = 0) AH/ BS-B External extended mode (EXPE = 1) PA7/B\$ Single-chip mode (EXPE = 1) PA7/B\$ Single-chip mode (EXPE = 1) External extended mode (EXPE = 1) External extended mode (EXPE = 1) External extended (EXPE = 1) External extended mode Exter | PA5/RD | | Hi-Z | Hi-Z | Keep | Keep | Keep | | | | | Cock output Cock output | | | Н | Hi-Z | Н | Hi-Z | Hi-Z | | | | | PA7/B\$\phantootation Single-chip mode Hi-Z Hi-Z [Other than above] Hi-Z [Other than above] Hi-Z [Other than above] Keep Keep | AS/ | 0 1 | Hi-Z | Hi-Z | | | | | | | | PA7/B¢ Single-chip mode (EXPE = 1) Clock output out | | | Н | _ | [AH output] | Hi-Z | Hi-Z | | | | | PA7/B\$\phase Single-chip mode (EXPE = 0) PB0/ Single-chip mode (EXPE = 0) PB0/ Single-chip mode (EXPE = 0) Rightarrow Material extended mode (EXPE = 1) PB0/ Single-chip mode Hi-Z Hi-Z (CS output) CS0/ CS4/ (EXPE = 0) | В3-В | mode (EXPE = 1) | | | L | | | | | | | PA7/Βφ Single-chip mode (EXPE = 0) Hi-Z [Clock output] [Colock <th <="" colspan="3" td=""><td></td><td></td><td></td><td></td><td>above]</td><td>Keep</td><td>Keep</td></th> | <td></td> <td></td> <td></td> <td></td> <td>above]</td> <td>Keep</td> <td>Keep</td> | | | | | | | above] | Keep | Keep | | External extended mode (EXPE = 1) Clock output Hi-Z [Other than above] Keep | | <u> </u> | | | · | | | | | | | External extended mode (EXPE = 1) Clock output Hi-Z [Other than above] | PA//Βφ | 0 1 | HI-Z | HI-Z | | | | | | | | Mode (EXPE = 1) Mabove Above A | | | Clock output | Hi-7 | _ | • • | | | | | | PB0/ Single-chip mode Hi-Z Hi-Z [CS output] [CS output] [CS output] CS0/ (EXPE = 0) H Hi-Z Hi-Z | | | Olock output | 1112 | above] | above] | above] | | | | | $\frac{\overline{\text{CSO}}}{\overline{\text{CSA}}} \qquad \frac{\text{(EXPE = 0)}}{\overline{\text{Hi-Z}}} \qquad \text{Hi-Z} \qquad \text{Hi-Z}$ | | | | | | <u> </u> | | | | | | 1/034/ | CS0/ | | Hi-Z | Hi-Z | | | | | | | | CS5-B External extended H [Other than node (EXPE = 1) [Other than above] above] | | External extended mode (EXPE = 1) | Н | | | | | | | | | Keep Keep Keep | | | | | Keep | Keep | Keep | | | | | | MCII Operating | | Hardware | Software St | andby Mode | Bus Released | |-------------------------|-----------------------------------|-------|-----------------|-----------------------------|-----------------------------|-----------------------------| | Port Name | MCU Operating<br>Mode | Reset | Standby<br>Mode | OPE = 1 | OPE = 0 | State | | PB1/ | All | Hi-Z | Hi-Z | [CS output] | [CS output] | [CS output] | | CS1/<br>CS2-B/ | | | | Н | Hi-Z | Hi-Z | | CS5-A/<br>CS6-B/ | | | | [Other than above] | [Other than above] | [Other than above] | | CS7-B | | | | Keep | Keep | Keep | | PB2/ | All | Hi-Z | Hi-Z | [CS output] | [CS output] | [CS output] | | CS2-A/<br>CS6-A | | | | Н | Hi-Z | Hi-Z | | 00071 | | | | [Other than above] | [Other than above] | [Other than above] | | | | | | Keep | Keep | Keep | | PB3/ | All | Hi-Z | Hi-Z | [CS output] | [CS output] | [CS output] | | CS3/<br>CS7-A | | | | Н | Hi-Z | Hi-Z | | C37-A | | | | [Other than above] | [Other than above] | [Other than above] | | | | | | Keep | Keep | Keep | | PC2/<br>LUCAS/<br>DQMLU | All | Hi-Z | Hi-Z | [LUCAS,<br>DQMLU<br>output] | [LUCAS,<br>DQMLU<br>output] | [LUCAS,<br>DQMLU<br>output] | | | | | | Н | Hi-Z | Hi-Z | | | | | | [Other than above] | [Other than above] | [Other than above] | | | | | | Keep | Keep | Keep | | PC3/<br>LLCAS/ | All | Hi-Z | Hi-Z | [LLCAS,<br>DQMLL output] | [LLCAS,<br>DQMLL output] | [LLCAS,<br>DQMLL output] | | DQMLL | | | | Н | Hi-Z | Hi-Z | | | | | | [Other than above] | [Other than above] | [Other than above] | | | | | | Keep | Keep | Keep | | Port D | External extended mode (EXPE = 1) | L | Hi-Z | Keep | Hi-Z | Hi-Z | | | ROM enabled extended mode | Hi-Z | Hi-Z | Keep | [Address<br>output] | [Address output] | | | | | | | Hi-Z | Hi-Z | | | | | | | [Other than above] | [Other than above] | | | | | | | Keep | Keep | | | Single-chip mode (EXPE = 0) | Hi-Z | Hi-Z | Keep | Keep | Keep | | | | | | | | | | | | Hardware Software Standby Mode | | e Standby Mode | Bus | | | |------------|-------------------------------------|--------------------------------|-------------|-----------------|---------|--------------------|--------------------| | Port Name | MCU Opera Mode | ting | Reset | Standby<br>Mode | OPE = 1 | OPE = 0 | Released<br>State | | Port E | External external external external | | L | Hi-Z | Keep | Hi-Z | Hi-Z | | | ROM enable extended mo | | Hi-Z | Hi-Z | Keep | [Address output] | [Address output] | | | | | | | | Hi-Z | Hi-Z | | | | | | | | [Other than above] | [Other than above] | | | | | | | | Keep | Keep | | | Single-chip r<br>(EXPE = 0) | node | Hi-Z | Hi-Z | Keep | Keep | Keep | | PF7 to PF4 | External external external external | | L/<br>Hi-Z* | Hi-Z | Keep | [Address output] | [Address output] | | | | | | | | Hi-Z | Hi-Z | | | | | | | | [Other than above] | [Other than above] | | | | | | | | Keep | Keep | | | Single-chip r<br>(EXPE = 0) | node | Hi-Z | Hi-Z | Keep | Keep | Keep | | Port H | Single-chip r<br>(EXPE = 0) | node | Hi-Z | Hi-Z | Keep | Keep | Keep | | | External externode (EXPE | | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | Port I | Single-chip r<br>(EXPE = 0) | node | Hi-Z | Hi-Z | Keep | Keep | Keep | | | External extended mode | 8-bit<br>bus<br>mode | Hi-Z | Hi-Z | Keep | Keep | Keep | | | (EXPE = 1) | 16-bit<br>bus<br>mode | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | | | 32-bit<br>bus<br>mode | Hi-Z | Hi-Z | Hi-Z | Hi-Z | Hi-Z | | Port M | All | | Hi-Z | Hi-Z | Keep | Keep | Keep | # [Legend] H: High-level outputL: Low-level output Keep: Input pins become high-impedance, output pins retain their state. Hi-Z: High impedance # **B.** Product Lineup | Product Classification | <b>Product Model</b> | Marking | Package (Package Code) | |------------------------|----------------------|----------|------------------------| | H8SX/1663 | R5F61663 | R5F61663 | FP-144LV* | | H8SX/1664 | R5F61664 | R5F61664 | FP-144LV* | Note: \* Pb-free version # C. Package Dimensions For the package dimensions, data in the Renesas IC Package General Catalog has priority. Figure C.1 Package Dimensions (FP-144LV) # **D.** Treatment of Unused Pins The treatments of unused pins are listed in table D.1 **Table D.1** Treatment of Unused Pins | Pin Name | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |-----------------------|--------------|-----------------------------------|--------------------------|----------------------------| | RES | (Always used | l as a reset pin) | | | | STBY | Connect to | this pin to VCC via | a pull-up resistor | | | EMLE | Connect to | this pin to VSS via a | a pull-down resistor | | | MD_CLK | (Always used | d as a mode pin) | | | | MD3, MD2,<br>MD1, MD0 | (Always used | d as mode pins) | | | | NMI | Connect to | this pin to VCC via | a pull-up resistor | | | EXTAL | (Always used | d as a clock pin) | | | | XTAL | Leave this | s pin open | | | | OSC1 | Connect to | this pin to VSS via a | a pull-down resistor | | | OSC2 | Leave this | s pin open | | | | WDTOVF | Leave this | s pin open | | | | USD+ | Leave this | s pin open | | | | USD- | Leave this | s pin open | | | | VBUS | Connect to | this pin to VSS via a | a pull-down resistor | | | Port 1 | Connect to | these pins to VCC v | via a pull-up resistor o | r to VSS via a pull-down | | Port 2 | resistor, r | espectively | | | | Port 3 | _ | | | | | Port 6 | _ | | | | | PA2 to PA0 | <del>-</del> | | | | | PB7 to PB1 | _ | | | | | Port C | _ | | | | | PF7 to PF5 | _ | | | | | Port M | <del>_</del> | | | | | Port 5 | | these pins to AVcc<br>espectively | via a pull-up resistor o | or to AVss via a pull-down | | Pin Name | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |------------|---------------------------------|---------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------| | PA7 | This pin is le | ft open in the init | ial state for the B∳ outp | ut. • Connect these | | PA6 | This pin is le | ft open in the init | ial state for the AS outp | | | PA5 | This pin is le | ft open in the init | ial state for the RD outp | pull-up resistor or | | PA4 | This pin is le<br>output. | ft open in the init | ial state for the LHWR | to VSS via a pull- down resistor, respectively | | PA3 | This pin is le<br>output. | ft open in the init | ial state for the LLWR | | | PB0 | This pin is le<br>state for the | ft open in the init | ial | <del></del> | | Port D | These pins a | are left open in th | <u></u><br>e | | | Port E | initial state fo | or the address ou | tput. | | | PF4 to PF0 | <del>_</del> | | | | | Port H | (Used as a data | bus) | | <del></del> | | Port I | (Used as<br>a data bus) | pull-up res<br>down resis | nese pins to VCC via a istor or to VSS via a pustor, respectively, in the for the general input. | | | Vref | Connect this | pin to AVcc | | | Notes: 1. Do not change the initial value (input-buffer disabled) of PnICR, where n corresponds to an unused pin. 2. When the pin function is changed from its initial state, use a pull-up or pull-down resistor as needed. # Index | Numerics | | В | | |--------------------------------------|----------|-----------------------------------|------------| | φ clock output control | 992 | Basic bus interface | . 181, 192 | | 0-output/1-output | 540 | Big endian | 180 | | 16-bit access space | 190 | Bit rate | 681 | | 16-bit counter mode | 628 | Bit synchronous circuit | 847 | | 16-bit timer pulse unit (TPU) | 497 | Block diagram | 2 | | 32K timer (TM32K) | 637 | Block structure | 879 | | 8-bit access space | 189 | Block transfer mode | .349, 417 | | 8-bit timers (TMR) | | Boot mode | . 877, 903 | | | | Buffer operation | | | | | Bulk-in transfer | 802 | | A | | Bulk-out transfer | 801 | | A/D conversion accuracy | 861 | Burst access mode | 355 | | A/D converter | | Burst ROM interface | . 181, 213 | | Absolute accuracy | | Bus access modes | 354 | | Acknowledge | | Bus arbitration | 311 | | Address error | | Bus configuration | 168 | | Address map | | Bus controller (BSC) | 131 | | Address modes | | Bus cycle division | 411 | | Address/data multiplexed I/O | | Bus release | 304 | | interface | 182, 218 | Bus width | 180 | | All-module-clock-stop mode | | Byte control SRAM interface | . 181, 205 | | Area 0 | | | | | Area 1 | | | | | Area 2 | 185 | $\mathbf{C}$ | | | Area 3 | 186 | Cascaded connection | 628 | | Area 4 | 186 | Cascaded operation | 549 | | Area 5 | 187 | Chain transfer | | | Area 6 | 188 | Chip select signals | 178 | | Area 7 | 188 | Clock pulse generator | 957 | | Area division | 177 | Clock synchronization cycle (Tsy) | | | Asynchronous mode | 698 | Clocked synchronous mode | | | AT-cut parallel-resonance type | 963 | Communications protocol | 932 | | Available output signal and settings | S | Compare match A | | | in each port | | Compare match B | | | Average transfer rate generator | | Compare match count mode | | | | | Compare match signal | | | | | • | | | Control transfer/95 | External clock96 | 54 | |------------------------------------------------------|----------------------------------------|----| | Counter operation 537 | External interrupts10 | 09 | | CPU priority control function over DTC | | | | and DMAC 125 | | | | CRC Operation Circuit744 | F | | | Crystal resonator | Flash erase block select parameter90 | 01 | | Cycle stealing mode | Flash memory87 | | | | Flash multipurpose address area | | | | parameter89 | 99 | | D | Flash multipurpose data destination | | | D/A converter 867 | parameter90 | 00 | | Data direction register | Flash pass and fail parameter 89 | | | Data register | Flash program/erase frequency | | | Data stage | parameter89 | 98 | | Data transfer controller (DTC) 395 | Free-running count operation | | | Direct convention | Frequency divider | 65 | | DMA controller (DMAC)317 | Full address mode | | | Double-buffered structure | Full-scale error86 | 61 | | Download pass/fail result parameter 893 | | | | DRAM interface | | | | DRAM Interface | G | | | DTC vector address | General illegal instructions | 89 | | DTC vector address offset 407 | General megal monderons | 0) | | Dual address mode | | | | | Н | | | | Hardware protection | 24 | | E | Hardware standby mode | | | Endian and data alignment | Traitware standby mode | 37 | | Endian format | | | | Error protection | I | | | Error signal | _ | 20 | | Exception handling | I/O ports | | | Extended repeat area | I <sup>2</sup> C bus format 83 | | | Extended repeat area function 356 | I <sup>2</sup> C bus interface2 (IIC2) | | | Extension of chip select $(\overline{CS})$ assertion | ID code | | | period | Idle cycle 29 | | | External access bus | Illegal instruction | | | External bus | Input buffer control register | | | External bus clock (Βφ)169, 957 | Input capture function | | | External bus interface | memai memupis11 | 10 | | | | | | Internal peripheral bus | $\mathbf{N}$ | |-----------------------------------------------|-----------------------------------------| | Internal system bus | NMI interrupt109 | | Interrupt 86 | Noise canceler 842 | | Interrupt control mode 0 | Nonlinearity error861 | | Interrupt control mode 2 | Non-overlapping pulse output597 | | Interrupt controller 93 | | | Interrupt exception handling sequence 120 | Normal transfer mode347 | | Interrupt exception handling vector table 111 | Number of Access Cycles | | Interrupt response times | • | | Interrupt sources | | | Interrupt sources and vector address offsets | 0 | | 111 | Offset addition359 | | Interrupt-in transfer | | | Interval timer | On-board programming903 | | Interval timer mode | On-board programming mode903 | | Inverse convention | On-chip baud rate generator701 | | IRQn interrupts | On-chip ROM disabled extended mode | | | On-chip ROM enabled extended mode | | | Open-drain control register44 | | L | Oscillator963 | | Little endian 180 | | | | Output trigger596 | | | Overflow | | M | - · · · · · · · · · · · · · · · · · · · | | Mark state | | | Master receive mode 836 | | | Master transmit mode | - | | MCU operating modes | Package dimensions | | Mode 2 | , | | Mode 4 | • | | Mode 5 | · · · · · · · · · · · · · · · · · · · | | Mode 6 | Phase counting mode556 | | Mode 7 | | | Mode pin | _ | | Module stop function 981 | e i e | | Multi-clock function 980 | | | Multiprocessor bit | | | Multiprocessor communication | Port function controller | | function | | | 107 | Power-down modes 971 | | | 1 OWEI-down modes | | Product lineup1093 | CSACR | 143, 1001, 1016, 1031 | |-----------------------------------------|--------|-----------------------| | Programmable pulse generator (PPG) 583 | CTLR | 776, 997, 1009, 1026 | | Programmer mode 877, 930 | CVR | 776, 997, 1009, 1026 | | Programming/erasing interface | DACR | 336, 999, 1012, 1029 | | Programming/erasing interface | DACR01 | 869, 1004, 1020, 1035 | | parameters | DADR0 | 868, 1004, 1020, 1035 | | Programming/erasing interface | DADR1 | 868, 1004, 1020, 1035 | | register | DAR | 401 | | Protection | DASTS | 770, 997, 1009, 1026 | | Pull-up MOS control register440 | DBSR | 326, 999, 1012, 1029 | | PWM modes 551 | DDAR | 323, 999, 1011, 1029 | | | DDR | 437, 998, 1010, 1027 | | | DMA | 772, 997, 1009, 1026 | | Q | DMDR | 327, 999, 1012, 1029 | | Quantization error | DMRSR | 342, 1000, 1014, 1030 | | | DOFR | 324, 999, 1012, 1029 | | | | 893 | | R | | 438, 1004, 1020, 1034 | | RAM 873 | | 160, 1001, 1016, 1031 | | Read strobe (RD) timing201 | DRAMCR | 156, 1001, 1016, 1031 | | Register addresses | | 322, 999, 1011, 1029 | | Register Bits | | 403, 1003, 1019, 1034 | | Register configuration in each port 436 | | 402, 1003, 1019, 1034 | | Registers | | 325, 999, 1012, 1029 | | ABWCR135, 1000, 1015, 1030 | | 405, 1000, 1015, 1030 | | ADCR855, 1005, 1022, 1036 | | 151, 1001, 1016, 1031 | | ADCSR853, 1005, 1022, 1036 | | 766 | | ADDR852, 1005, 1021, 1036 | | 764, 997, 1009, 1026 | | ASTCR136, 1000, 1016, 1030 | | 765, 997, 1009, 1026 | | BCR1148, 1001, 1016, 1031 | | 765, 997, 1009, 1026 | | BCR2150, 1001, 1016, 1031 | | 778, 997, 1009, 1026 | | BROMCR153, 1001, 1016, 1031 | | 775, 997, 1009, 1026 | | BRR681, 1005, 1021, 1035 | | 767, 997, 1009, 1026 | | CCR 33 | | 768, 997, 1009, 1026 | | CPUPCR97, 1003, 1019, 1034 | | 34 | | CRA401 | | 885, 1002, 1017, 1032 | | CRB402 | | 771, 997, 1009, 1026 | | CRCCR745, 996, 1008, 1025 | | 901 | | CRCDIR746, 996, 1008, 1025 | | 888, 1002, 1017, 1032 | | CRCDOR746, 996, 1008, 1025 | FKEY | 889, 1002, 1017, 1032 | | FMPAR89 | 9 PC32 | |-------------------------------|---------------------------------------| | FMPDR90 | 0 PCR591 | | FPCS 888, 1002, 1017, 103 | 2 PCR (I/O port) 440, 999, 1011, 1028 | | FPEFEQ89 | PCR (PPG)1004, 1021, 1035 | | FPFR89 | 4 PFCR0483, 999, 1011, 1028 | | FTDAR 890, 1002, 1017, 103 | 2 PFCR1484, 999, 1011, 1028 | | General registers | 1 PFCR2485, 999, 1011, 1028 | | ICCRA 821, 1002, 1017, 103 | 2 PFCR4487, 999, 1011, 1028 | | ICCRB 822, 1002, 1017, 103 | 2 PFCR6489, 999, 1011, 1029 | | ICDRR 832, 1002, 1018, 103 | 2 PFCR7490, 999, 1011, 1029 | | ICDRS 83 | 2 PFCR9491, 999, 1011, 1029 | | ICDRT 832, 1002, 1018, 103 | 2 PFCRB 493, 999, 1011, 1029 | | ICIER 825, 1002, 1017, 103 | 2 PFCRC 494, 999, 1011, 1029 | | ICMR 824, 1002, 1017, 103 | 2 PMR 592, 1004, 1021, 1035 | | ICR 439, 998, 1010, 102 | 8 PODRH587, 1004, 1021, 1035 | | ICSR 828, 1002, 1017, 103 | PODRL 587, 1004, 1021, 1035 | | IDLCR 146, 1001, 1016, 103 | 1 PORT438, 1003, 1020, 1034 | | IER 100, 1003, 1019, 103 | | | IER (USB) 762, 996, 1008, 102 | 6 RDNCR142, 1001, 1016, 1031 | | IFR (USB) 754, 996, 1008, 102 | 6 RDR 661, 1005, 1021, 1035 | | INTCR 96, 1003, 1019, 103 | | | IPR | | | IrCR 697, 997, 1010, 102 | 7 RSTCSR645, 1005, 1022, 1036 | | ISCRH 102, 1000, 1015, 103 | | | ISCRL 102, 1000, 1015, 103 | | | ISR 106, 1003, 1019, 103 | | | ISR (USB) 759, 997, 1009, 102 | | | MAC | | | MDCR 66, 1001, 1017, 103 | | | MPXCR 155, 1001, 1016, 103 | | | MRA 39 | | | MRB39 | | | MSTPCRA 976, 1001, 1017, 103 | | | MSTPCRB 976, 1001, 1017, 103 | | | MSTPCRC 979, 1001, 1017, 103 | | | NDERH 585, 1004, 1021, 103 | | | NDERL 585, 1004, 1021, 103 | | | NDRH 588, 1004, 1021, 103 | | | NDRL 588, 1004, 1021, 103 | | | ODR 441, 999, 1011, 102 | 8 TCCR 616, 1006, 1022, 1037 | | TCNT534 | Single mode856 | |------------------------------------------|--------------------------------------------| | TCNT (TMR)613, 1006, 1022, 1037 | Slave receive mode | | TCNT (TPU)1006, 1022, 1037 | Slave transmit mode | | TCNT (WDT)643, 1005, 1022, 1036 | Sleep instruction exception handling 88 | | TCNT32K638, 998, 1010, 1027 | Sleep mode | | TCORA613, 1005, 1022, 1036 | Slot illegal instructions | | TCORB614, 1005, 1022, 1036 | Smart card interface | | TCR 504 | Software protection | | TCR (TMR)614, 1005, 1022, 1036 | Software standby mode | | TCR (TPU)1006, 1022, 1037 | Space state698 | | TCR32K638, 998, 1010, 1027 | Stack status after exception handling 90 | | TCSR (TMR)619, 1005, 1022, 1036 | Stall operations806 | | TCSR (WDT)643, 1005, 1022, 1036 | Standard serial communication | | TDR662, 1005, 1021, 1035 | interface specifications for boot mode 930 | | TGR534, 1006, 1023, 1037 | Start bit | | TIER528, 1006, 1022, 1037 | Status stage799 | | TIOR510, 1006, 1022, 1037 | Stop bit | | TMDR509, 1006, 1022, 1037 | Strobe assert/negate timing | | TRG768, 997, 1009, 1026 | Synchronous clearing543 | | TRNTREG782, 997, 1009, 1026 | Synchronous DRAM interface254 | | TSR530, 662 | Synchronous operation543 | | TSR (TPU)1006, 1022, 1037 | Synchronous presetting543 | | TSTR535, 1006, 1022, 1037 | System clock (Iφ)169, 957 | | TSYR536, 1006, 1022, 1037 | | | VBR35 | | | WTCRA137, 1000, 1016, 1031 | T | | WTCRB137, 1000, 1016, 1031 | Toggle output540 | | Repeat transfer mode 348, 415 | Trace exception handling83 | | Reset 80 | Transfer information | | Resolution | Transfer information read skip | | | function | | | Transfer information writeback skip | | S | function | | Sample-and-hold circuit 859 | Transfer modes | | Scan mode 857 | Transmit/receive data | | SDRAM interface | Trap instruction exception handling 87 | | Serial communication interface (SCI) 653 | _ | | Setup stage | | | Short address mode | U | | Single address mode | USB function module751 | | | | | USB standard commands | 805 | |-----------------------------|------------| | User program mode | . 877, 911 | | | | | ** | | | $\mathbf{V}$ | | | Vector table address | 78 | | Vector table address offset | 78 | | | | # W | Wait control | 199 | |-----------------------------------------|-----| | Watchdog timer (WDT) | 641 | | Watchdog timer mode | 646 | | Waveform output by compare match | 539 | | Write data buffer function | 309 | | Write data buffer function for external | | | data bus | 309 | | Write data buffer function for | | | peripheral modules | 310 | # Renesas 32-Bit CISC Microcomputer Hardware Manual H8SX/1663 Group Publication Date: Rev.1.00, Jun. 07, 2006 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. <sup>© 2006.</sup> Renesas Technology Corp., All rights reserved. Printed in Japan. **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 71 Horor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: -852> 2265-688, Fax: -852> 2730-6071 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: -655-6213-0200, Fax: -655-6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: -82> (2) 796-3115, Fax: -82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: <603-7955-9390, Fax: <603-7955-9310, Fax # H8SX/1663Group Hardware Manual