

# MUN5136DW1, NSBA115EDXV6

## Dual PNP Bias Resistor Transistors

**R1 = 100 kΩ, R2 = 100 kΩ**

### PNP Transistors with Monolithic Bias Resistor Network

This series of digital transistors is designed to replace a single device and its external resistor bias network. The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base-emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space.

#### Features

- S and NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### MAXIMUM RATINGS

(T<sub>A</sub> = 25°C, common for Q1 and Q2, unless otherwise noted)

| Rating                         | Symbol               | Max | Unit |
|--------------------------------|----------------------|-----|------|
| Collector-Base Voltage         | V <sub>CBO</sub>     | 50  | Vdc  |
| Collector-Emitter Voltage      | V <sub>CEO</sub>     | 50  | Vdc  |
| Collector Current – Continuous | I <sub>C</sub>       | 100 | mAdc |
| Input Forward Voltage          | V <sub>IN(fwd)</sub> | 40  | Vdc  |
| Input Reverse Voltage          | V <sub>IN(rev)</sub> | 10  | Vdc  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### ORDERING INFORMATION

| Device          | Package | Shipping <sup>†</sup> |
|-----------------|---------|-----------------------|
| MUN5136DW1T1G   | SOT-363 | 3,000 / Tape & Reel   |
| NSBA115EDXV6T1G | SOT-563 | 4,000 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



**ON Semiconductor®**

<http://onsemi.com>

#### PIN CONNECTIONS



#### MARKING DIAGRAMS



ON = Specific Device Code  
M = Date Code\*  
■ = Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

# MUN5136DW1, NSBA115EDXV6

## THERMAL CHARACTERISTICS

| Characteristic | Symbol | Max | Unit |
|----------------|--------|-----|------|
|----------------|--------|-----|------|

### MUN5136DW1 (SOT-363) One Junction Heated

|                                                                                             |                                                             |                          |                                  |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------|----------------------------------|
| Total Device Dissipation<br>$T_A = 25^\circ\text{C}$<br><br>Derate above $25^\circ\text{C}$ | $P_D$<br><br><small>(Note 1)<br/>(Note 2)</small>           | 187<br>256<br>1.5<br>2.0 | mW<br>$\text{mW}/^\circ\text{C}$ |
| Thermal Resistance, Junction to Ambient                                                     | $R_{\theta JA}$<br><br><small>(Note 1)<br/>(Note 2)</small> | 670<br>490               | $^\circ\text{C}/\text{W}$        |

### MUN5136DW1 (SOT-363) Both Junction Heated (Note 3)

|                                                                                             |                                                             |                          |                                  |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------|----------------------------------|
| Total Device Dissipation<br>$T_A = 25^\circ\text{C}$<br><br>Derate above $25^\circ\text{C}$ | $P_D$<br><br><small>(Note 1)<br/>(Note 2)</small>           | 250<br>385<br>2.0<br>3.0 | mW<br>$\text{mW}/^\circ\text{C}$ |
| Thermal Resistance, Junction to Ambient                                                     | $R_{\theta JA}$<br><br><small>(Note 1)<br/>(Note 2)</small> | 493<br>325               | $^\circ\text{C}/\text{W}$        |
| Thermal Resistance, Junction to Lead                                                        | $R_{\theta JL}$<br><br><small>(Note 1)<br/>(Note 2)</small> | 188<br>208               | $^\circ\text{C}/\text{W}$        |
| Junction and Storage Temperature Range                                                      | $T_J, T_{\text{stg}}$                                       | -55 to +150              | $^\circ\text{C}$                 |

### NSBA115EDXV6 (SOT-563) One Junction Heated

|                                                                                             |                                                   |            |                                  |
|---------------------------------------------------------------------------------------------|---------------------------------------------------|------------|----------------------------------|
| Total Device Dissipation<br>$T_A = 25^\circ\text{C}$<br><br>Derate above $25^\circ\text{C}$ | $P_D$<br><br><small>(Note 1)<br/>(Note 1)</small> | 357<br>2.9 | mW<br>$\text{mW}/^\circ\text{C}$ |
| Thermal Resistance, Junction to Ambient                                                     | $R_{\theta JA}$<br><br><small>(Note 1)</small>    | 350        | $^\circ\text{C}/\text{W}$        |

### NSBA115EDXV6 (SOT-563) Both Junction Heated (Note 3)

|                                                                                             |                                                   |             |                                  |
|---------------------------------------------------------------------------------------------|---------------------------------------------------|-------------|----------------------------------|
| Total Device Dissipation<br>$T_A = 25^\circ\text{C}$<br><br>Derate above $25^\circ\text{C}$ | $P_D$<br><br><small>(Note 1)<br/>(Note 1)</small> | 500<br>4.0  | mW<br>$\text{mW}/^\circ\text{C}$ |
| Thermal Resistance, Junction to Ambient                                                     | $R_{\theta JA}$<br><br><small>(Note 1)</small>    | 250         | $^\circ\text{C}/\text{W}$        |
| Junction and Storage Temperature Range                                                      | $T_J, T_{\text{stg}}$                             | -55 to +150 | $^\circ\text{C}$                 |

1. FR-4 @ Minimum Pad.
2. FR-4 @ 1.0 x 1.0 Inch Pad.
3. Both junction heated values assume total power is sum of two equally powered channels.

# MUN5136DW1, NSBA115EDXV6

**ELECTRICAL CHARACTERISTICS** ( $T_A = 25^\circ\text{C}$ , common for  $Q_1$  and  $Q_2$ , unless otherwise noted)

| Characteristic                                                                      | Symbol               | Min | Typ | Max  | Unit       |
|-------------------------------------------------------------------------------------|----------------------|-----|-----|------|------------|
| <b>OFF CHARACTERISTICS</b>                                                          |                      |     |     |      |            |
| Collector–Base Cutoff Current<br>( $V_{CB} = 50$ V, $I_E = 0$ )                     | $I_{CBO}$            | –   | –   | 100  | nAdc       |
| Collector–Emitter Cutoff Current<br>( $V_{CE} = 50$ V, $I_B = 0$ )                  | $I_{CEO}$            | –   | –   | 500  | nAdc       |
| Emitter–Base Cutoff Current<br>( $V_{EB} = 6.0$ V, $I_C = 0$ )                      | $I_{EBO}$            | –   | –   | 0.05 | mAdc       |
| Collector–Base Breakdown Voltage<br>( $I_C = 10 \mu\text{A}$ , $I_E = 0$ )          | $V_{(BR)CBO}$        | 50  | –   | –    | Vdc        |
| Collector–Emitter Breakdown Voltage (Note 4)<br>( $I_C = 2.0$ mA, $I_B = 0$ )       | $V_{(BR)CEO}$        | 50  | –   | –    | Vdc        |
| <b>ON CHARACTERISTICS</b>                                                           |                      |     |     |      |            |
| DC Current Gain (Note 4)<br>( $I_C = 5.0$ mA, $V_{CE} = 10$ V)                      | $h_{FE}$             | 80  | 150 | –    |            |
| Collector–Emitter Saturation Voltage (Note 4)<br>( $I_C = 10$ mA, $I_B = 0.3$ mA)   | $V_{CE(\text{sat})}$ | –   | –   | 0.25 | Vdc        |
| Input Voltage (off)<br>( $V_{CE} = 5.0$ V, $I_C = 100 \mu\text{A}$ )                | $V_{i(\text{off})}$  | –   | 1.2 | 0.5  | Vdc        |
| Input Voltage (on)<br>( $V_{CE} = 0.3$ V, $I_C = 1.0$ mA)                           | $V_{i(\text{on})}$   | 3.0 | 1.6 | –    | Vdc        |
| Output Voltage (on)<br>( $V_{CC} = 5.0$ V, $V_B = 5.5$ V, $R_L = 1.0$ k $\Omega$ )  | $V_{OL}$             | –   | –   | 0.2  | Vdc        |
| Output Voltage (off)<br>( $V_{CC} = 5.0$ V, $V_B = 0.5$ V, $R_L = 1.0$ k $\Omega$ ) | $V_{OH}$             | 4.9 | –   | –    | Vdc        |
| Input Resistor                                                                      | $R_1$                | 70  | 100 | 130  | k $\Omega$ |
| Resistor Ratio                                                                      | $R_1/R_2$            | 0.8 | 1.0 | 1.2  |            |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulsed Condition: Pulse Width = 300 msec, Duty Cycle  $\leq 2\%$ .



**Figure 1. Derating Curve**

TYPICAL CHARACTERISTICS  
MUN5136DW1, NSBA115EDXV6



Figure 2.  $V_{CE(sat)}$  vs.  $I_C$



Figure 3. DC Current Gain



Figure 4. Output Capacitance



Figure 5. Output Current vs. Input Voltage



Figure 6. Input Voltage vs. Output Current



**SC-88 2.00x1.25x0.90, 0.65P**  
CASE 419B-02  
ISSUE Z

DATE 18 APR 2024



TOP VIEW



SIDE VIEW



**GENERIC  
MARKING DIAGRAM\***



XXX = Specific Device Code

M = Date Code\*

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation and/or position may vary depending upon manufacturing location.

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

**STYLES ON PAGE 2**

|                  |                             |                                                                                                                                                                                     |
|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42985B                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SC-88 2.00x1.25x0.90, 0.65P | PAGE 1 OF 2                                                                                                                                                                         |

**onsemi** and **onsemi**<sup>TM</sup> are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**SC-88 2.00x1.25x0.90, 0.65P**

CASE 419B-02

ISSUE Z

DATE 18 APR 2024

|                                                                                                            |                                                                                                        |                                                                                                             |                                                                                                             |                                                                                                             |                                                                                                       |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 1:<br>PIN 1. Emitter 2<br>2. Base 2<br>3. Collector 1<br>4. Emitter 1<br>5. Base 1<br>6. Collector 2 | STYLE 2:<br>Cancelled                                                                                  | STYLE 3:<br>Cancelled                                                                                       | STYLE 4:<br>PIN 1. Cathode<br>2. Cathode<br>3. Collector<br>4. Emitter<br>5. Base<br>6. Anode               | STYLE 5:<br>PIN 1. Anode<br>2. Anode<br>3. Collector<br>4. Emitter<br>5. Base<br>6. Cathode                 | STYLE 6:<br>PIN 1. Anode 2<br>2. N/C<br>3. Cathode 1<br>4. Anode 1<br>5. N/C<br>6. Cathode 2          |
| STYLE 7:<br>PIN 1. Source 2<br>2. Drain 2<br>3. Gate 1<br>4. Source 1<br>5. Drain 1<br>6. Gate 2           | STYLE 8:<br>Cancelled                                                                                  | STYLE 9:<br>PIN 1. Emitter 2<br>2. Emitter 1<br>3. Collector 1<br>4. Base 1<br>5. Base 2<br>6. Collector 2  | STYLE 10:<br>PIN 1. Source 2<br>2. Source 1<br>3. Collector 1<br>4. Drain 1<br>5. Drain 2<br>6. Gate 2      | STYLE 11:<br>PIN 1. Cathode 2<br>2. Cathode 2<br>3. Anode 1<br>4. Cathode 1<br>5. Cathode 1<br>6. Anode 2   | STYLE 12:<br>PIN 1. Anode 2<br>2. Anode 2<br>3. Cathode 1<br>4. Anode 1<br>5. Anode 1<br>6. Cathode 2 |
| STYLE 13:<br>PIN 1. Anode<br>2. N/C<br>3. Collector<br>4. Emitter<br>5. Base<br>6. Cathode                 | STYLE 14:<br>PIN 1. Vref<br>2. GND<br>3. GND<br>4. Iout<br>5. Ven<br>6. Vcc                            | STYLE 15:<br>PIN 1. Anode 1<br>2. Anode 2<br>3. Anode 3<br>4. Cathode 3<br>5. Cathode 2<br>6. Cathode 1     | STYLE 16:<br>PIN 1. Base 1<br>2. Emitter 2<br>3. Collector 2<br>4. Base 2<br>5. Emitter 1<br>6. Collector 1 | STYLE 17:<br>PIN 1. Base 1<br>2. Emitter 1<br>3. Collector 2<br>4. Base 2<br>5. Emitter 2<br>6. Collector 1 | STYLE 18:<br>PIN 1. Vin1<br>2. Vcc<br>3. Vout2<br>4. Vin2<br>5. Gnd<br>6. Vout1                       |
| STYLE 19:<br>PIN 1. Iout<br>2. Gnd<br>3. Gnd<br>4. Vcc<br>5. Ven<br>6. Vref                                | STYLE 20:<br>PIN 1. Collector<br>2. Collector<br>3. Base<br>4. Emitter<br>5. Collector<br>6. Collector | STYLE 21:<br>PIN 1. Anode 1<br>2. N/C<br>3. Anode 2<br>4. Cathode 2<br>5. N/C<br>6. Cathode 1               | STYLE 22:<br>PIN 1. D1 (i)<br>2. Gnd<br>3. D2 (i)<br>4. D2 (c)<br>5. Vbus<br>6. D1 (c)                      | STYLE 23:<br>PIN 1. Vn<br>2. Ch1<br>3. Vp<br>4. N/C<br>5. Ch2<br>6. N/C                                     | STYLE 24:<br>PIN 1. Cathode<br>2. Anode<br>3. Cathode<br>4. Cathode<br>5. Cathode<br>6. Cathode       |
| STYLE 25:<br>PIN 1. Base 1<br>2. Cathode<br>3. Collector 2<br>4. Base 2<br>5. Emitter<br>6. Collector 1    | STYLE 26:<br>PIN 1. Source 1<br>2. Gate 1<br>3. Drain 2<br>4. Source 2<br>5. Gate 2<br>6. Drain 1      | STYLE 27:<br>PIN 1. Base 2<br>2. Base 1<br>3. Collector 1<br>4. Emitter 1<br>5. Emitter 2<br>6. Collector 2 | STYLE 28:<br>PIN 1. Drain<br>2. Drain<br>3. Gate<br>4. Source<br>5. Drain<br>6. Drain                       | STYLE 29:<br>PIN 1. Anode<br>2. Anode<br>3. Collector<br>4. Emitter<br>5. Base/Anode<br>6. Cathode          | STYLE 30:<br>PIN 1. Source 1<br>2. Drain 2<br>3. Drain 2<br>4. Source 2<br>5. Gate 1<br>6. Drain 1    |

Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment.

|                  |                             |                                                                                                                                                                                     |
|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98ASB42985B                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | SC-88 2.00x1.25x0.90, 0.65P | PAGE 2 OF 2                                                                                                                                                                         |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.



**SOT-563-6 1.60x1.20x0.55, 0.50P**  
CASE 463A  
ISSUE J

DATE 15 FEB 2024

NOTES:

1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
2. ALL DIMENSION ARE IN MILLIMETERS.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.



| DIM        | MILLIMETERS |      |      |
|------------|-------------|------|------|
|            | MIN.        | NOM. | MAX. |
| A          | 0.50        | 0.55 | 0.60 |
| b          | 0.17        | 0.22 | 0.27 |
| c          | 0.08        | 0.13 | 0.18 |
| D          | 1.50        | 1.60 | 1.70 |
| E          | 1.10        | 1.20 | 1.30 |
| e 0.50 BSC |             |      |      |
| H          | 1.50        | 1.60 | 1.70 |
| L          | 0.10        | 0.20 | 0.30 |



RECOMMENDED MOUNTING FOOTPRINT\*

STYLE 1:  
PIN 1. Emitter 1  
2. Base 1  
3. Collector 2  
4. Emitter 2  
5. Base 2  
6. Collector 1

STYLE 2:  
PIN 1. Emitter 1  
2. Emitter 2  
3. Base 2  
4. Collector 2  
5. Base 1  
6. Collector 1

STYLE 3:  
PIN 1. Cathode 1  
2. Cathode 1  
3. Anode/Anode 2  
4. Cathode 2  
5. Cathode 2  
6. Anode/Anode 1

STYLE 4:  
PIN 1. Collector  
2. Collector  
3. Base  
4. Emitter  
5. Collector  
6. Collector

STYLE 5:  
PIN 1. Cathode  
2. Cathode  
3. Anode  
4. Anode  
5. Cathode  
6. Cathode

STYLE 6:  
PIN 1. Cathode  
2. Anode  
3. Cathode  
4. Cathode  
5. Cathode  
6. Cathode

\* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

STYLE 7:  
PIN 1. Cathode  
2. Anode  
3. Cathode  
4. Cathode  
5. Anode  
6. Cathode

STYLE 8:  
PIN 1. DRAIN  
2. DRAIN  
3. GATE  
4. SOURCE  
5. DRAIN  
6. DRAIN

STYLE 9:  
PIN 1. SOURCE 1  
2. GATE 1  
3. DRAIN 2  
4. SOURCE 2  
5. GATE 2  
6. DRAIN 1

GENERIC  
MARKING DIAGRAM\*



XX = Specific Device Code

M = Month Code

▪ = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "▪", may or may not be present. Some products may not follow the Generic Marking.

STYLE 10:  
PIN 1. Cathode 1  
2. N/C  
3. Cathode 2  
4. Anode 2  
5. N/C  
6. Anode 1

STYLE 11:  
PIN 1. Emitter 2  
2. Base 2  
3. Collector 1  
4. Emitter 1  
5. Base 1  
6. Collector 2

Electronic versions are uncontrolled except when accessed directly from the Document Repository.  
Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

|                  |                                 |             |
|------------------|---------------------------------|-------------|
| DOCUMENT NUMBER: | 98AON11126D                     |             |
| DESCRIPTION:     | SOT-563-6 1.60x1.20x0.55, 0.50P | PAGE 1 OF 1 |

onsemi and **onsemi** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

