

### **FEATURES AND BENEFITS**

- AEC-Q100 qualified (K version)
- · Quiet startup
- 180° sinusoidal drive for low audible noise
- High-efficiency control algorithm
- Sensorless operation
- Wide supply voltage range
- FG speed output
- Lock detection
- Overcurrent protection
- Soft start
- Short-circuit protection

#### **PACKAGES:**

10-Pin SOIC with Exposed Pad (suffix LK)



10-Pin SOIC (suffix LN)



### **DESCRIPTION**

The A5941 three-phase motor driver incorporates sinusoidal drive to minimize audible noise and vibration for medium-power fans.

A sinusoidal voltage profile is applied to the windings of the motor at startup to quietly start and gradually ramp up the motor to the desired speed. The voltage profile is set to a default value that will operate for a wide range of motor characteristics. EEPROM can be altered to customize the startup operation, if desired.

The motor speed is controlled by applying a duty-cycle command to the PWM input. The PWM input is allowed to operate over a wide frequency range. If desired, an analog voltage can be used to control motor speed, set via EEPROM adjustment.

The A5941 is available in a 10-pin SOIC (suffix LN), and a 10-pin SOIC with exposed pad (suffix LK). Both packages are Pb (lead) free, with 100% matte-tin leadframe plating.



**Typical Application Diagram** 

#### **SELECTION GUIDE**

| Part Number      | Ambient Temperature Range | Package                      | Packing                     |
|------------------|---------------------------|------------------------------|-----------------------------|
| A5941GLKTR-T     | –40°C to 105°C            | 10-pin SOIC with exposed pad | 3000 pieces per 13 in. reel |
| A5941GLNTR-T     | –40°C to 105°C            | 10-pin SOIC                  | 3000 pieces per 13 in. reel |
| A5941KLKTR-T [1] | –40°C to 125°C            | 10-pin SOIC with exposed pad | 3000 pieces per 13 in. reel |

<sup>[1]</sup> The A5941KLKTR-T variant is in production; however, it has been deemed Pre-End of Life. This variant is approaching end of life. Within a minimum of 6 months, this variant will enter its final, Last Time Buy, order phase. Date of status change: December 5, 2018.



## **SPECIFICATIONS**

## ABSOLUTE MAXIMUM RATINGS WITH RESPECT TO GND

| Characteristic                | Symbol           | Notes              | Rating              | Unit |
|-------------------------------|------------------|--------------------|---------------------|------|
| Supply Voltage                | V <sub>BB</sub>  |                    | 18                  | V    |
| Input Voltage Range           | V <sub>IN</sub>  | SPD                | -0.3 to 5.5         | V    |
| Logic Output Voltage          | Vo               | FG                 | 18                  | V    |
| Logic Output Current          | Io               | FG                 | 10                  | mA   |
| Output Current                | I <sub>OUT</sub> | Internally limited | I <sub>OCLMAX</sub> | Α    |
| Junction Temperature          | TJ               |                    | 150                 | °C   |
| Storage Temperature Range     | T <sub>stg</sub> |                    | -55 to 150          | °C   |
| On another Town and the Danie |                  | Range G            | -40 to 105          | °C   |
| Operating Temperature Range   | T <sub>A</sub>   | Range K            | -40 to 125          | °C   |

### THERMAL CHARACTERISTICS

| Characteristic             | Symbol          | Test Conditions                                   | Value | Unit |
|----------------------------|-----------------|---------------------------------------------------|-------|------|
| D . T ID                   |                 | LK package, 2-sided PCB 1 in. <sup>2</sup> copper | 35    | °C/W |
| Package Thermal Resistance | $R_{\theta JA}$ | LN package, single-sided PCB                      | 130   | °C/W |



## PINOUT DIAGRAMS AND TERMINAL LIST TABLE



Package LK, 10-Pin SOIC Pinout Diagram

Package LN, 10-Pin SOIC Pinout Diagram

### **Terminal List Table**

| Number | N    | ame  | Function            |
|--------|------|------|---------------------|
| Number | LK   | LN   | Function            |
| 1      | SPD  | SPD  | Speed input         |
| 2      | FG   | FG   | Output speed signal |
| 3      | VBB  | VBB  | Input supply        |
| 4      | OUTA | OUTA | Motor terminal      |
| 5      | OUTB | OUTB | Motor terminal      |
| 6      | GND  | GND  | Ground              |
| 7      | OUTC | OUTC | Motor terminal      |
| 8      | VREF | VREF | Analog output       |
| 9      | TEST | TEST | Logic output        |
| 10     | CTAP | CTAP | Analog input        |

# ELECTRICAL CHARACTERISTICS: G version valid at $T_A$ = 25°C, $V_{BB}$ = 4 to 18 V; K version valid at $T_J$ = -40°C to 125°C, $V_{BB}$ = 4 to 18 V (unless otherwise specified)

| Characteristic                   | Symbol              | Test Conditions                                                       | Min. | Тур.   | Max. | Unit |
|----------------------------------|---------------------|-----------------------------------------------------------------------|------|--------|------|------|
| VBB Supply Current               | I <sub>BB</sub>     |                                                                       | _    | 7      | 9    | mA   |
|                                  |                     | I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 25°C, V <sub>BB</sub> = 12 V | 0.7  | 1      | 1.15 | Ω    |
| Total Driver On-Resistance       |                     | I <sub>OUT</sub> = 1 A, T <sub>J</sub> = 25 C, V <sub>BB</sub> = 4 V  | _    | 1.3    | _    | Ω    |
| (Sink + Source)                  | R <sub>DSON</sub>   | Source driver                                                         | _    | 650    | 800  | mΩ   |
|                                  |                     | Sink driver                                                           | _    | 350    | 450  | mΩ   |
| VREF Output Voltage              | V <sub>REF</sub>    | I <sub>OUT</sub> = 5 mA                                               | 2.75 | 2.85   | 2.95 | V    |
| SPD INPUT (VSP MODE)             |                     |                                                                       |      |        |      | ,    |
| SPD On Threshold                 | V <sub>THON</sub>   |                                                                       | 210  | 250    | 290  | mV   |
| SPD Off Threshold                | V <sub>THOFF</sub>  |                                                                       | 160  | 200    | 240  | mV   |
| SPD Maximum                      | V <sub>THMAX</sub>  |                                                                       | _    | 2.5    | _    | V    |
| Resolution                       |                     |                                                                       | _    | 4.89   | _    | mV   |
| Accuracy                         |                     |                                                                       | _    | ±6 LSB | _    | _    |
| SPD INPUT (PWM MODE)             |                     |                                                                       |      |        |      | ,    |
| PWM On Threshold                 | DC <sub>ON</sub>    |                                                                       |      | 10     | _    | %    |
| PWM Off Threshold                | DC <sub>OFF</sub>   |                                                                       | _    | 7.5    | _    | %    |
| PWM Input Frequency Range        | f <sub>PWM</sub>    |                                                                       | 2.5  | _      | 100  | kHz  |
| Motor PWM Frequency              | f <sub>pwm</sub>    |                                                                       | 23.2 | 24.4   | 25.6 | kHz  |
| VBB UVLO                         | V <sub>BBUVLO</sub> | V <sub>BB</sub> rising                                                | _    | 3.85   | 3.98 | V    |
| VBB UVLO Hysteresis              | V <sub>BBHYS</sub>  |                                                                       | 150  | 300    | 450  | mV   |
| Lock Protection                  | t <sub>OFF</sub>    | Relative to target                                                    | _    | ±7     | _    | %    |
| Overcurrent Limit                | I <sub>OCL</sub>    |                                                                       | 1.4  | 1.75   | 2.1  | Α    |
| Thermal Shutdown Temperature     | T <sub>JTSD</sub>   | Temperature increasing                                                | 150  | 165    | 180  | °C   |
| Thermal Shutdown Hysteresis      | $\Delta T_{J}$      | Recovery = $T_{JTSD} - \Delta T_{J}$                                  | _    | 20     | _    | °C   |
| LOGIC/INPUT OUTPUT/I2C           |                     |                                                                       | •    |        |      |      |
| Input Current (SPD, FG)          | I <sub>IN</sub>     | V <sub>IN</sub> = 0 to 5.5 V                                          | -5   | <1     | 5    | μA   |
| Logic Input Voltage, Low Level   | V <sub>IL</sub>     |                                                                       | 0    | _      | 0.8  | V    |
| Logic Input Voltage, High Level  | V <sub>IH</sub>     |                                                                       | 2    | _      | 5.5  | V    |
| Logic Input Voltage Hysteresis   | V <sub>HYS</sub>    |                                                                       | 200  | 300    | 600  | mV   |
| Output Saturation Voltage        | V <sub>SAT</sub>    | I <sub>OUT</sub> = 5 mA                                               | _    | _      | 0.3  | V    |
| FG Output Leakage Current        | I <sub>FG</sub>     | V <sub>OUT</sub> = 18 V, motor drive disabled                         | _    | -      | 1    | μA   |
| SCL Clock Frequency              | f <sub>CLK</sub>    |                                                                       | _    | -      | 400  | kHz  |
| I <sup>2</sup> C TIMING          |                     |                                                                       | ·    |        |      |      |
| Bus Free-Time Between Stop/Start | t <sub>BUF</sub>    |                                                                       | 1.3  | _      | _    | μs   |
| Hold Time Start Condition        | t <sub>HD:STA</sub> |                                                                       | 0.6  | _      | _    | μs   |
| Setup Time for Start Condition   | t <sub>SU:STA</sub> |                                                                       | 0.6  | _      | _    | μs   |
| SCL Low Time                     | t <sub>LOW</sub>    |                                                                       | 1.3  | _      | _    | μs   |
| SCL High Time                    | t <sub>HIGH</sub>   |                                                                       | 0.6  | _      | _    | μs   |
| Data Setup Time                  | t <sub>SU:DAT</sub> |                                                                       | 100  | _      | _    | ns   |
| Data Hold Time                   | t <sub>HD:DAT</sub> |                                                                       | 0    | _      | 900  | ns   |
| Setup Time for Stop Condition    | t <sub>SU:STO</sub> |                                                                       | 0.6  | _      | _    | μs   |

<sup>\*</sup>Specified limits are tested at a single temperature and assured over operating temperature range by design and characterization.



## **FUNCTIONAL DESCRIPTION**

The A5941 targets fan applications to meet the objectives of low audible noise, minimal vibration, and high efficiency. Allegro's proprietary control algorithm results in a sinusoidal current waveshape that adapts to a variety of motor characteristics to dynamically optimize efficiency across a wide range of speeds.

The speed of the fan can be controlled by voltage mode (control of power supply amplitude), variable duty cycle PWM input, or via an adjustable analog input. Use of the PWM or analog input allows overall system cost savings by eliminating the requirement of an external variable power supply. Operation down to 4 V can be achieved to allow the IC to fit into legacy systems with voltage mode operation.

The SPD input (duty or analog voltage) is measured and con-

verted to a 9-bit number. This 9-bit demand is applied to a PWM generator block to create the modulation profile. The modulation profile is applied to the three motor outputs, with 120° phase relationship, to create the sinusoidal current waveform as shown in Figure 1.

A BEMF detection window is opened on the phase A modulation profile to measure the rotor position to define the modulation timing. The control system maintains the window to a small level to minimize the disturbance and approximate the ideal sinusoidal current waveform as much as possible.

Protection features include lock detection with restart, overcurrent limit, motor output short circuit, supply undervoltage monitor, and thermal shutdown.



Figure 1: Sinusoidal PWM



## **Speed Control Options**

- 1. PWM Duty to SPD pin
- 2. Power Supply Modulation
- 3. Analog Voltage to SPD pin
- 4. Serial Port Command (I<sup>2</sup>C)

### **DUTY CYCLE INPUT**

A duty cycle measurement circuit converts the applied duty to a demand value (9-bit resolution) to control speed of the fan. The motor drive will be enabled if duty is larger than  $DC_{ON}$ . The PWM input is filtered to prevent spurious noise from turning on or off unexpectedly.



Figure 2: PWM Speed Input Characteristic



### POWER SUPPLY MODULATION

Speed can be controlled simply by varying the power supply voltage. Motor drive will be enabled and disabled at undervoltage rising and falling thresholds.

### **ANALOG INPUT**

An internal analog-to-digital converter translates the input voltage to a demand value to control speed of the fan. The motor drive will be enabled if SPD is higher than  $V_{THON}$  and disabled if lower than  $V_{THOFF}$ .

Note: The default setting for A5941 is PWM duty input; EEPROM adjustment is required for use of analog voltage speed control mode.



Figure 3: Analog Speed Input Characteristic

#### **Serial Port Control**

An internal register can be used to program the speed directly with the I<sup>2</sup>C interface. Any code above 51(10%) will turn the A5941 on; any code below 39 (7.5%) will turn the A5941 off. To use serial port control, hold the SPD pin low during power up to prevent motor from starting with 100% demand. Write to the speed control register to set the desired speed demand.

Table 1: Speed Control - Register 165 (sets 9-bit speed demand)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6        | 5      | 4        | 3 | 2 | 1 | 0     |
|----|----|----|----|----|----|---|---|---|----------|--------|----------|---|---|---|-------|
| х  | х  | х  | х  | х  | х  |   |   |   | Speed Co | ommand | = (0511) |   |   |   | (LSB) |

## **Lock Detect**

Speed is monitored to determine if the rotor is locked. If a lock condition is detected, the IC will be disabled for  $t_{OFF}$  before an auto-restart is attempted. The default value for  $t_{OFF}$  is 5 seconds.

## FG

An open drain output provides speed information to the system. For the default setting, FG changes state one period per electrical revolution of the motor (as shown in Figure 1).

## **CTAP**

The CTAP pin is the connection terminal for a motor common for Wye-connected motors. A virtual centertap is created internally if a motor common is not available or a delta-type motor is used. The CTAP pin should be left open if it is not used.

#### **Current Limit**

Load current is monitored on the low-side MOSFET. If the current has reached I<sub>OCL</sub>, the source drivers will turn off for the remaining time of the PWM cycle.

#### Test

The TEST pin is a logic output that provides signals for production testing of the IC. This pin should be left open or pulled up to VREF with a 10 k $\Omega$  resistor in the application circuit.



## **Quiet Startup**

The A5941 controls startup in three stages, as represented in Figure 4:

- 1. Align/Hold Moves motor to known starting position
- 2. Ramp up motor speed Accelerate with modulation profile applied to motor windings in open loop (no position measurement)
- 3. Ramp to final value of external duty (or 100% for power supply speed control system). This occurs after switching to position sensing mode.



Figure 4: Applied Demand (Modulated Voltage) and Resultant I<sub>OUT</sub> Typical Wave during Startup

**Table 2: Parameter Notes** 

|   | Variable | Setting     | Description                                        |
|---|----------|-------------|----------------------------------------------------|
| Α | STRTDMD  | 25%         | Demand level during open loop startup              |
| В | ALIGNT   | 2 seconds   | Total duration of alignment phase                  |
| С | ALIGNRMP | 40%/second  | Demand ramp rate during alignment                  |
| D | STRTF    | 0.25 Hz     | Starting frequency                                 |
| Е | ACCEL    | 4 Hz/second | Acceleration rate                                  |
| F | ACCELT   | 1.8 seconds | Total duration of acceleration phase               |
| G | DMDRMP   | 15%/second  | Demand ramp rate                                   |
| J | DMDPOST  | 20%         | Initial demand starting point after open loop mode |
| K | ALIGNINI | 6%          | Initial align demand level                         |

Note: Duty cycle demand levels stated above (A, J, K) are for V<sub>BB</sub> = 12 V. For lower power supply voltages, the demand level is compensated for by approximately 5%/V.



## **Serial Port**

The A5941 uses a standard fast mode I<sup>2</sup>C serial port format to program the EEPROM or to control the motor speed demand serially. The SPD pin functions as the clock (SCL) input, and the FG pin is the data line (SDA). No special sequence is needed to begin transferring data. If the motor is running, the FG pin will interfere with attempts at I<sup>2</sup>C communication. Disable the output with the SPD pin before trying to write a serial port command.

The 5941 7-bit slave address is 0x55 (1010101 binary).

## I<sup>2</sup>C Timing Diagrams





Figure 5: Start and Stop Conditions

Figure 6: Clock and Data Bit Synchronization



Figure 7: I<sup>2</sup>C-Compatible Timing Requirements



#### **Write Command**

- 1. Start condition
- 2. 7-bit  $I^2C$  slave address (device ID) 1010101, R/W bit = 0
- 3. Internal register address
- 4. 2 data bytes, MSB first
- 5. Stop condition



Figure 8: Write Command

### **Read Command**

- 1. Start condition
- 2. 7-bit I<sup>2</sup>C slave address (device ID) 1010101, R/W bit = 0
- 3. Internal register address to be read
- 4. Stop condition
- 5. Start condition
- 6. 7-bit  $I^2C$  slave address (device ID) 1010101, R/W bit = 1
- 7. Read 2 data bytes
- 8. Stop condition





Figure 9: Read Command



## **Programming EEPROM**

The A5941 contains 20 words of 16-bit length. The EEPROM is controlled with the following I<sup>2</sup>C registers. Refer to application note for EEPROM definition.

### Table 3: EEPROM Control – Register 161 (Used to control programming of EEPROM)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2  | 1  | 0  |
|----|----|----|----|----|----|---|---|---|---|---|---|---|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WR | ER | EN |

| Bit  | Name | Description                                               |
|------|------|-----------------------------------------------------------|
| 0    | EN   | Set EEPROM voltage required for writing or erasing        |
| 1    | ER   | Sets mode to erase                                        |
| 2    | WR   | Sets mode to write                                        |
| 15:3 | n/a  | Do not use; always set to zero during programming process |

## Table 4: EEPROM Control – Register 162 (Used to set the EEPROM address to be altered)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4         | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|-----------|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | eeADDRESS |   |   |   |   |

| Bit  | Name      | Description                                                                                                                          |
|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------|
| 4:0  | eeADDRESS | Used to specify EEPROM address to be changed. There are 20 addresses. Do not change address 0 or 19 as these are factory controlled. |
| 15:5 | n/a       | Do not use; always set to zero during programming process                                                                            |

## Table 5: EEPROM Control – Register 163 (Used to set the EEPROM new data to be programmed)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|------|-------|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   | eeD/ | ATAin |   |   |   |   |   |   |   |

| Bit  | Name     | Description                                       |  |
|------|----------|---------------------------------------------------|--|
| 15:0 | eeDATAin | Used to specify the new EEPROM data to be changed |  |



## A5941

## **Three-Phase Sensorless Fan Driver**

Upon power-up of the IC, the contents of the EEPROM are loaded into registers 0 to 19. To read the EEPROM contents, simply perform an I<sup>2</sup>C read command (see page 11) of a specific register. Each register must be read individually. Writing new data to the EEPROM is a two-step process. First the data is erased, and then new data is written. Each word must be written individually.

Example #1: Write EEPROM address 5 to 261 (0x0105)

1) Erase the Word

I<sup>2</sup>C Write REGADDR[Data] ; comment

a. 162[5] ; set EEPROM address to erase

b. 163[0] ; set 0000 as Data In

c. 161[3] ; set control to Erase and trigger high-voltage pulse

d. Wait 12 ms ; wait for pulse to end

2) Write the New Data

a. 162[5] ; set EEPROM address to write

b. 163[261] ; set Data In = 261

c. 161[5] ; set control to Write and trigger high-voltage pulse

d. Wait 12 ms ; wait for pulse to end

#### Caution:

- 1. Do not power down IC during the two-step programming process.
- 2. It is recommended to readback data to confirm correct programming.
- 3. Do not program or erase EEPROM Address 0.



## **APPLICATION INFORMATION**



**Figure 10: Typical Application Circuit** 

**Table 6: Typical Application Components** 

| Name              | Suggested Value | Comment                                                                                                                                                                                                        |
|-------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>VREF</sub> | 0.1 μF/X5R/10 V | Ceramic capacitor required                                                                                                                                                                                     |
| C <sub>VBB</sub>  | 4.7 μF to 47 μF | Power supply stabilization – electrolytic or ceramic OK                                                                                                                                                        |
| R <sub>FG</sub>   | 10 kΩ           | Optional – pull-up resistor for speed feedback                                                                                                                                                                 |
| D1                | Not installed   | May be required to isolate motor from system or for reverse polarity protection                                                                                                                                |
| ZD1               | Not installed   | Optional TVS to limit maximum V <sub>BB</sub> due to transients from motor generation or power line. Suggested to clamp below 18 V (example: Fairchild SMBJ14A). Typically required if blocking diode D1 used. |
| R <sub>PWM</sub>  | 1 kΩ            | Optional – If SPD wired to connector – R <sub>PWM</sub> will isolate IC pin from noise or overvoltage transients.                                                                                              |

## Layout Notes:

- 1. Add thermal vias to exposed pad area.
- 2. Add ground plane on top and bottom of PCB.
- 3. Place  $C_{\text{VREF}}$  and  $C_{\text{VBB}}$  as close as possible to IC, connected to GND plane.





Figure 11: Pin Diagrams

## PACKAGE OUTLINE DRAWINGS

## For Reference Only - Not for Tooling Use

(Reference DWG-0000380, Rev. 1)

NOT TO SCALE

Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown



Figure 12: Package LK, 10-Pin SOIC with Exposed Thermal Pad



5.60

Line 1: Part Number Line 2: Logo A, 4-digit Date Code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number

## For Reference Only – Not for Tooling Use NOT TO SCALE Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown 4.90 ±0.20 0.21 ±0.04 4.95 3.90 ±0.10 6.00 ±0.20 0.40 to 1.27 Branded Face SEATING PLANE - GAUGE PLANE ♠ PCB Layout Reference View 10X 1.55 ±0.20 0.10 A Terminal #1 mark area 0.45 0.25 Reference land pattern layout; all pads a minimum of 0.20 mm from all adjacent pads; 1.00 BSC -0.10 adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-7)

Figure 13: Package LN, 10-Pin SOIC



## A5941

## **Three-Phase Sensorless Fan Driver**

#### **Revision History**

| Number | Date             | Description                                                                                         |
|--------|------------------|-----------------------------------------------------------------------------------------------------|
| _      | August 27, 2014  | Initial Release                                                                                     |
| 1      | April 14, 2015   | Added K version                                                                                     |
| 2      | March 30, 2016   | Corrected LK package drawing dimension                                                              |
| 3      | May 18, 2016     | Corrected Electrical Characteristics table K temperature reference; miscellaneous editorial changes |
| 4      | February 5, 2019 | Product status changed to Pre-End-of-Life                                                           |
| 5      | April 1, 2019    | Corrected product status                                                                            |
| 6      | April 10, 2020   | Updated LK package drawing and minor editorial updates                                              |

Copyright 2020, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com

