

# ON Semiconductor

## Is Now



To learn more about onsemi™, please visit our website at  
[www.onsemi.com](http://www.onsemi.com)

onsemi and onsemi® and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. Other names and brands may be claimed as the property of others.

# LDO Regulator with RESET and Delay Time Select, Ultra Low $I_q$ , 150 mA

## NCV8760C

The NCV8760C is a precision ultra low  $I_q$  low dropout voltage regulator. Quiescent currents as low as 18  $\mu$ A typical make it ideal for automotive applications requiring low quiescent current. Integrated control features such as Reset and Delay Time Select make it ideal for powering microprocessors.

It is available with a fixed output voltage of 5.0 V and 3.3 V and regulates within  $\pm 2.0\%$ .

### Features

- Output Voltage Options: 3.3 V and 5 V
- Output Voltage Accuracy:  $\pm 2.0\%$
- Output Current up to 150 mA
- Microprocessor Compatible Control Functions:
  - ◆ Delay Time Select
  - ◆ RESET Output
- Low Dropout Voltage
- Ultra Low Quiescent Current of 18  $\mu$ A Typical
- Protection Features:
  - ◆ Thermal Shutdown
  - ◆ Current Limitation
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- EMC Compliant
- These Devices are Pb-Free and RoHS Compliant

### Applications (for safety applications refer to Figure 29)

- Automotive:
  - ◆ Body Control Module
  - ◆ Instruments and Clusters
  - ◆ Occupant Protection and Comfort
  - ◆ Conventional Powertrain
- Battery Powered Consumer Electronics



Figure 1. Application Diagram



ON Semiconductor®

[www.onsemi.com](http://www.onsemi.com)

### MARKING DIAGRAMS



DPAK 5-PIN  
DT SUFFIX  
CASE 175AA



760yCxG  
ALYWW

|    |                                        |
|----|----------------------------------------|
| x  | = 5 for 5 V Output, 3 for 3.3 V Output |
| y  | = 1 for 8 ms, 128 ms Reset Delay       |
|    | = 2 for 8 ms, 32 ms Reset Delay        |
|    | = 3 for 16 ms, 64 ms Reset Delay       |
|    | = 4 for 32 ms, 128 ms Reset Delay      |
| A  | = Assembly Location                    |
| L  | = Wafer Lot                            |
| Y  | = Year                                 |
| WW | = Work Week                            |
| G  | = Pb-Free Package                      |

### ORDERING INFORMATION

See detailed ordering and shipping information in the dimensions section on page 13 of this data sheet.

# NCV8760C

## PIN CONNECTIONS



Figure 2. Pin Connections

## PIN DESCRIPTIONS

| Pin    | Symbol    | Function                                                                                                                                                                         |
|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | $V_{IN}$  | Input Supply Voltage. Connect a $0.1 \mu F$ bypass capacitor to GND at the IC.                                                                                                   |
| 2      | RO        | Reset Output. Open Drain connected to the $V_{OUT}$ via an internal $30 \text{ k}\Omega$ pull-up resistor. Goes low when $V_{OUT}$ drops by more than 7% from its nominal level. |
| 3, Tab | GND       | Ground                                                                                                                                                                           |
| 4      | DT        | Reset Delay Time Select. Short to GND or connect to $V_{OUT}$ to reset delay select time value. (See DETAILED OPERATING DESCRIPTION)                                             |
| 5      | $V_{OUT}$ | Regulated Voltage Output. Connect a $2.2 \mu F$ capacitor to ground for typical applications.                                                                                    |



Figure 3. Block Diagram

## ABSOLUTE MAXIMUM RATINGS

| Rating                               | Symbol           | Min  | Max | Unit |
|--------------------------------------|------------------|------|-----|------|
| Input Voltage (Note 1)               | V <sub>IN</sub>  | -0.3 | 40  | V    |
| Input Voltage (Note 2)               | V <sub>IN</sub>  | -    | 45  | V    |
| Output Voltage                       | V <sub>OUT</sub> | -0.3 | 7.0 | V    |
| DT (Reset Delay Time Select) Voltage | V <sub>DT</sub>  | -0.3 | 7.0 | V    |
| Reset Output Voltage                 | V <sub>RO</sub>  | -0.3 | 7.0 | V    |
| Junction Temperature Range           | T <sub>J</sub>   | -40  | 150 | °C   |
| Storage Temperature Range            | T <sub>STG</sub> | -55  | 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
2. Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class B according to ISO16750-1.

## ESD CAPABILITY (Note 3)

| Rating                               | Symbol             | Min  | Max | Unit |
|--------------------------------------|--------------------|------|-----|------|
| ESD Capability, Human Body Model     | ESD <sub>HBM</sub> | -4.0 | 4.0 | kV   |
| ESD Capability, Charged Device Model | ESD <sub>CDM</sub> | -1.0 | 1.0 | kV   |

3. This device series incorporates ESD protection and is tested by the following methods:

ESD HBM tested per AEC-Q100-002 (JS-001-2017).

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes 2x2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018.

## LEAD SOLDERING TEMPERATURE AND MSL (Note 4)

| Rating                     | Symbol | Value | Unit |
|----------------------------|--------|-------|------|
| Moisture Sensitivity Level | MSL    | 1     | -    |

4. For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## THERMAL CHARACTERISTICS

| Rating                                           | Symbol           | Value | Unit |
|--------------------------------------------------|------------------|-------|------|
| Thermal Characteristics, DPAK-5 (Note 1)         |                  |       |      |
| Thermal Resistance, Junction-to-Air (Note 5)     | R <sub>θJA</sub> | 47    | °C/W |
| Thermal Reference, Junction-to-Top Case (Note 5) | R <sub>ΨJC</sub> | 9.1   |      |
| Thermal Resistance, Junction-to-Air (Note 6)     | R <sub>θJA</sub> | 28    |      |
| Thermal Reference, Junction-to-Top Case (Note 6) | R <sub>ΨJC</sub> | 7.4   |      |

5. Values based on 1s0p copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz. copper thickness and FR4 PCB substrate. Single layer according to JEDEC51.3.

6. Values based on 2s2p copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz. copper thickness and FR4 PCB substrate. 4 layer according to JEDEC51.7.

## RECOMMENDED OPERATING RANGES (Note 1)

| Rating                     | Symbol          | Min | Max | Unit |
|----------------------------|-----------------|-----|-----|------|
| Input Voltage (Note 7)     | V <sub>IN</sub> | 4.5 | 40  | V    |
| Junction Temperature Range | T <sub>J</sub>  | -40 | 150 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

7. Minimum V<sub>IN</sub> = 4.5 V or (V<sub>OUT</sub> + V<sub>DO</sub>), whichever is higher.

**ELECTRICAL CHARACTERISTICS**

( $V_{IN} = 13.5$  V,  $C_{IN} = 0.1$   $\mu$ F,  $C_{OUT} = 2.2$   $\mu$ F, Min and Max values are valid for temperature range  $-40^\circ\text{C} \leq T_J \leq 150^\circ\text{C}$  unless noted otherwise and are guaranteed by test, design or statistical correlation. Typical values are referenced to  $T_J = 25^\circ\text{C}$ ) (Note 8)

| Parameter                                                                                                    | Test Conditions                                                                                                                                                                                  |                                                                                                                                                                                                                               | Symbol                      | Min                          | Typ                           | Max                          | Unit |
|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------|-------------------------------|------------------------------|------|
| <b>Regulator Output</b>                                                                                      |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Output Voltage (Accuracy %)                                                                                  | 5.0 V<br>3.3 V                                                                                                                                                                                   | $V_{IN} = 5.7$ V to 16 V, $I_{OUT} = 0$ mA to 150 mA<br>$V_{IN} = 5.55$ V to 40 V, $I_{OUT} = 0$ mA to 100 mA<br>$V_{IN} = 4.5$ V to 16 V, $I_{OUT} = 0$ mA to 150 mA<br>$V_{IN} = 4.5$ V to 40 V, $I_{OUT} = 0$ mA to 100 mA | $V_{OUT}$                   | 4.9<br>4.9<br>3.234<br>3.234 | 5.0<br>5.0<br>3.3<br>3.3      | 5.1<br>5.1<br>3.366<br>3.366 | V    |
| Line Regulation                                                                                              | $V_{IN} = 6$ V to 28 V, $I_{OUT} = 5$ mA                                                                                                                                                         | RegLINE                                                                                                                                                                                                                       | -20                         | 0                            | 20                            | mV                           |      |
| Load Regulation                                                                                              | $I_{OUT} = 0.1$ mA to 150 mA                                                                                                                                                                     | RegLOAD                                                                                                                                                                                                                       | -40                         | 10                           | 40                            | mV                           |      |
| Dropout Voltage (Note 9)                                                                                     | 5.0 V                                                                                                                                                                                            | $I_{OUT} = 100$ mA<br>$I_{OUT} = 150$ mA                                                                                                                                                                                      | $V_{DO}$                    | -<br>-                       | 125<br>200                    | 300<br>450                   | mV   |
| <b>Quiescent Current</b>                                                                                     |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Quiescent Current, $I_Q = I_{IN} - I_{OUT}$                                                                  | $I_{OUT} = 0$ mA, $T_J = 25^\circ\text{C}$<br>$I_{OUT} = 0$ mA, $T_J \leq 125^\circ\text{C}$<br>$I_{OUT} = 0.1$ mA, $T_J = 25^\circ\text{C}$<br>$I_{OUT} = 0.1$ mA, $T_J \leq 125^\circ\text{C}$ | $I_Q$                                                                                                                                                                                                                         | -<br>-<br>-<br>-            | 18<br>-<br>20<br>-           | 21<br>23<br>24<br>26          | $\mu$ A                      |      |
| <b>Current Limit Protection</b>                                                                              |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Current Limit                                                                                                | $V_{OUT} = 0.96 \times V_{OUT\_NOM}$                                                                                                                                                             | $I_{LIM}$                                                                                                                                                                                                                     | 205                         | -                            | 525                           | mA                           |      |
| Short Circuit Current Limit                                                                                  | $V_{OUT} = 0$ V                                                                                                                                                                                  | $I_{SC}$                                                                                                                                                                                                                      | 205                         | -                            | 525                           | mA                           |      |
| <b>PSRR</b>                                                                                                  |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Power Supply Ripple Rejection                                                                                | $f = 100$ Hz, 0.5 V <sub>P-P</sub>                                                                                                                                                               | PSRR                                                                                                                                                                                                                          | -                           | 70                           | -                             | dB                           |      |
| <b>DT (Reset Delay Time Select)</b>                                                                          |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| DT Threshold Voltage<br>Logic Low<br>Logic High                                                              |                                                                                                                                                                                                  | $V_{TH(DT)}$                                                                                                                                                                                                                  | -<br>2.0                    | -<br>-                       | 0.8<br>-                      | V                            |      |
| DT Input Current                                                                                             | $V_{DT} = 5$ V                                                                                                                                                                                   | $I_{DT}$                                                                                                                                                                                                                      | -                           | -                            | 1.0                           | $\mu$ A                      |      |
| <b>Reset Output RO</b>                                                                                       |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Input Voltage Reset Threshold 3.3 V                                                                          | $V_{IN}$ decreasing, $V_{OUT} > V_{RT}$                                                                                                                                                          | $V_{IN\_RT}$                                                                                                                                                                                                                  | -                           | 3.8                          | 4.25                          | V                            |      |
| Output Voltage Reset Threshold                                                                               | $V_{OUT}$ decreasing                                                                                                                                                                             | $V_{RT}$                                                                                                                                                                                                                      | 90                          | 93                           | 96                            | % $V_{OUT\_NOM}$             |      |
| Reset Hysteresis                                                                                             |                                                                                                                                                                                                  | $V_{RH}$                                                                                                                                                                                                                      | -                           | 2.0                          | -                             | % $V_{OUT\_NOM}$             |      |
| Reset Output Low Voltage                                                                                     | $V_{OUT} < V_{RT}$ , $I_{RO} = -1$ mA                                                                                                                                                            | $V_{ROL}$                                                                                                                                                                                                                     | -                           | 0.2                          | 0.4                           | V                            |      |
| Reset Output High Voltage                                                                                    |                                                                                                                                                                                                  | $V_{ROH}$                                                                                                                                                                                                                     | $V_{OUT} - 0.4$             | $V_{OUT} - 0.2$              | -                             | V                            |      |
| Integrated Reset Pull Up Resistor                                                                            |                                                                                                                                                                                                  | $R_{RO}$                                                                                                                                                                                                                      | 15                          | 30                           | 50                            | k $\Omega$                   |      |
| Reset Reaction Time                                                                                          | $V_{OUT}$ into UV to RESET Low                                                                                                                                                                   | $t_{RR}$                                                                                                                                                                                                                      | 16                          | 25                           | 38                            | $\mu$ s                      |      |
| <b>RESET Delay with DT Selection</b>                                                                         |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Reset Time Out of RESET<br>8 ms version<br>16 ms version<br>32 ms version<br>64 ms version<br>128 ms version | $V_{OUT}$ into regulation to RO High                                                                                                                                                             | $t_{RDx}$                                                                                                                                                                                                                     | 5.0<br>10<br>20<br>40<br>80 | 8.0<br>16<br>32<br>64<br>128 | 11.5<br>23<br>46<br>92<br>184 | ms                           |      |
| <b>Thermal Shutdown (Note 10)</b>                                                                            |                                                                                                                                                                                                  |                                                                                                                                                                                                                               |                             |                              |                               |                              |      |
| Thermal Shutdown Temperature                                                                                 |                                                                                                                                                                                                  | $T_{SD}$                                                                                                                                                                                                                      | 150                         | 175                          | 195                           | °C                           |      |
| Thermal Shutdown Hysteresis                                                                                  |                                                                                                                                                                                                  | $T_{SH}$                                                                                                                                                                                                                      | -                           | 10                           | -                             | °C                           |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at  $TA \sim TJ$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.
- Measured when output voltage falls 100 mV below the regulated voltage at  $V_{IN} = 13.5$  V. If  $V_{OUT} < 5$  V, then  $V_{DO} = V_{IN} - V_{OUT}$ . Maximum dropout voltage value is limited by minimum input voltage  $V_{IN} = 4.5$  V recommended for guaranteed operation at maximum output current.
- Values based on design and/or characterization.

## CHARACTERISTICS CURVES – 5.0 V Option



Figure 4. Output Voltage vs. Junction Temperature



Figure 5. Output Voltage vs. Output Current



Figure 6. Output Voltage vs. Input Voltage



Figure 7. Output Current Limit vs. Junction Temperature



Figure 8. Dropout Voltage vs. Output Current



Figure 9. Dropout Voltage vs. Junction Temperature

## CHARACTERISTICS CURVES – 5.0 V Option



Figure 10. Quiescent Current vs. Input Voltage



Figure 11. Quiescent Current vs. Junction Temperature



Figure 12. Quiescent Current vs. Output Current



Figure 13. PSRR vs. Frequency



Figure 14. Load Transients

## CHARACTERISTICS CURVES – 5.0 V Option



Figure 15. Line Transients



Figure 16. Output Stability with Output Capacitor ESR

## CHARACTERISTICS CURVES – 3.3 V Option



Figure 17. Output Voltage vs. Junction Temperature



Figure 18. Output Voltage vs. Output Current



Figure 19. Output Voltage vs. Input Voltage



Figure 20. Output Current Limit vs. Junction Temperature

## CHARACTERISTICS CURVES – 3.3 V Option



Figure 21. Quiescent Current vs. Input Voltage



Figure 22. Quiescent Current vs. Junction Temperature



Figure 23. Quiescent Current vs. Output Current



Figure 24. PSRR vs. Frequency



Figure 25. Load Transients

## CHARACTERISTICS CURVES – 3.3 V Option



Figure 26. Line Transients



Figure 27. Output Stability with Output Capacitor ESR

## DETAILED OPERATING DESCRIPTION

**General**

The NCV8760C is a 5 V and 3.3 V linear regulator providing low drop-out voltage for 150 mA at low quiescent current levels. Also featured in this part is a reset output with selectable delay times. Delay times are selectable via part selection and control through the Delay Time Select (DT) pin. A ceramic or tantalum 0.1  $\mu$ F capacitor is recommended and should be connected to  $V_{IN}$  to GND close to the NCV8760C package. If extremely fast input voltage transients are expected with slew rate in excess of 4 V/ $\mu$ s then appropriate input filter must be used. Thermal shutdown functionality protects the IC from damage caused from excessively high temperatures appearing on the IC.

**Output Voltage**

Output voltage stability is determined by the output capacitor selection. The NCV8760C has been designed to work with low ESR (equivalent series resistance) ceramic capacitors. The NCV8760C is stable using any capacitor 1  $\mu$ F and above with ESR below 5  $\Omega$ . Stable region of ESR in Figure 16 shows ESR values at which the LDO output voltage does not have any permanent oscillations at any dynamic changes of output load current. Marginal ESR is the value at which the output voltage wavering is fully damped during four periods after the load change and no oscillation is further observable. ESR characteristics were measured with ceramic capacitors and additional series resistors to

emulate ESR. Low duty cycle pulse load current technique has been used to maintain junction temperature close to ambient temperature.

Larger values improve noise rejection and load regulation transient response.

**Current Limit**

Current limit is provided on  $V_{OUT}$  to protect the IC. The minimum specification is 205 mA. Current limit is specified under two conditions ( $V_{OUT} = 96\% \times V_{OUT\_NOM}$ ) and ( $V_{OUT} = 0$  V). No fold-back circuitry exists. Any measured differences can be attributed to change in die temperature. The part may be operated up to 205 mA provided thermal die temperature is considered and is kept below 150°C. A reset (RO) will not occur with a load less than 205 mA.

**Reset Output**

A reset signal is provided on the Reset Output (RO) pin to provide feedback to the microprocessor of an out of regulation condition. This is in the form of a logic signal on RO. Output ( $V_{OUT}$ ) voltage conditions below the RESET threshold cause RO to go low. The RO integrity is maintained down to  $V_{OUT} = 1.0$  V.

The NCV8670C contains an internal 30 k $\Omega$  pull up resistor. In case of RO function the external pull up resistor is optional to use (Figure 1).



Figure 28. Reset Timing

During power-up (or restoring  $V_{OUT}$  voltage from a reset event), the  $V_{OUT}$  voltage must be maintained above the Reset threshold for the Reset Delay time before RO goes high. The time for Reset Delay is determined by the choice of IC and the state of the DT pin.

#### Reset Delay Time Select

Selection of the NCV8760C device and the state of the DT pin determines the available Reset Delay times. The part is designed for use with DT tied to ground or  $V_{OUT}$ , but may be controlled by any logic signal which provides a threshold between 0.8 V and 2 V. The default condition for an open DT pin is the faster Reset time (DT = GND condition). Times are in pairs and are highlighted in the table below. Consult factory for availability.

| Marking – 760yCxG | DT=GND     | DT=OUT     |
|-------------------|------------|------------|
| y = Reset Time    | Reset Time | Reset Time |
| 1                 | 8 ms       | 128 ms     |
| 2                 | 8 ms       | 32 ms      |
| 3                 | 16 ms      | 64 ms      |
| 4                 | 32 ms      | 128 ms     |

NOTE: The timing values can be selected from the following list: 8, 16, 32, 64, 128 ms. Contact factory for options not included in ORDERING INFORMATION table on page 13.

Note the DT pin is sampled within 24  $\mu$ s period after  $V_{OUT}$  rises above  $V_{RT} + V_{RH}$  voltage. It is not recommended to change DT logic level during “DT stable” time window. Example of reset delay time selection is shown in Figure 28.

#### Thermal Shutdown

When the die temperature exceeds the Thermal Shutdown threshold, a Thermal Shutdown event is detected,  $V_{OUT}$  is turned off and RO goes low. The IC will remain in this state until the die temperature decreases below the shutdown threshold (175°C typical) minus the hysteresis factor (10°C typical). Then the output turns on and RO goes high after the RESET Delay time.

#### Hints

$V_{IN}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the device to improve EMC performance.

The NCV8760C is not developed in compliance with ISO26262 standard. If application is safety critical then the below application example diagram shown in Figure 29 can be used.



Figure 29. NCV8760C Application Diagram



Figure 30.  $R_{\theta JA}$  vs. PCB Copper Area (DPAK)

## ORDERING INFORMATION

| Device           | Output Voltage | Reset Delay Time,<br>DT to GND | Reset Delay Time,<br>DT to OUT | Package           | Shipping <sup>†</sup> |
|------------------|----------------|--------------------------------|--------------------------------|-------------------|-----------------------|
| NCV8760CDT501RKG | 5.0 V          | 8 ms                           | 128 ms                         | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCV8760CDT332RKG | 3.3 V          | 8 ms                           | 32 ms                          | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NCV8760CDT333RKG |                | 16 ms                          | 64 ms                          |                   |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

## DPAK 5, CENTER LEAD CROP

DT SUFFIX

CASE 175AA

ISSUE B



## NOTES:

1. DIMENSIONING AND TOLERANCING

PER ANSI Y14.5M, 1982.

2. CONTROLLING DIMENSION: INCH.

| DIM | INCHES |       | MILLIMETERS |      |
|-----|--------|-------|-------------|------|
|     | MIN    | MAX   | MIN         | MAX  |
| A   | 0.235  | 0.245 | 5.97        | 6.22 |
| B   | 0.250  | 0.265 | 6.35        | 6.73 |
| C   | 0.086  | 0.094 | 2.19        | 2.38 |
| D   | 0.020  | 0.028 | 0.51        | 0.71 |
| E   | 0.018  | 0.023 | 0.46        | 0.58 |
| F   | 0.024  | 0.032 | 0.61        | 0.81 |
| G   | 0.180  | BSC   | 4.56        | BSC  |
| H   | 0.034  | 0.040 | 0.87        | 1.01 |
| J   | 0.018  | 0.023 | 0.46        | 0.58 |
| K   | 0.102  | 0.114 | 2.60        | 2.89 |
| L   | 0.045  | BSC   | 1.14        | BSC  |
| R   | 0.170  | 0.190 | 4.32        | 4.83 |
| R1  | 0.185  | 0.210 | 4.70        | 5.33 |
| S   | 0.025  | 0.040 | 0.63        | 1.01 |
| U   | 0.020  | ---   | 0.51        | ---  |
| V   | 0.035  | 0.050 | 0.89        | 1.27 |
| Z   | 0.155  | 0.170 | 3.93        | 4.32 |

## SOLDERING FOOTPRINT\*

SCALE 4:1 (mm  
inches)

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and  are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent\\_Marking.pdf](http://www.onsemi.com/site/pdf/Patent_Marking.pdf). ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Email Requests to: [orderlit@onsemi.com](mailto:orderlit@onsemi.com)

## TECHNICAL SUPPORT

North American Technical Support:

Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

ON Semiconductor Website: [www.onsemi.com](http://www.onsemi.com)

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative