



## PRECISION LOW POWER CMOS OPERATIONAL AMPLIFIER

#### **GENERAL DESCRIPTION**

The ALD1732A/ALD1732 is a precision low-cost low-power monolithic CMOS operational amplifier intended for a broad range of precision applications requiring exremely low input signal power. Input signal power is the product of input offset voltage and input bias current, which represents the minimum required power draw from the signal source in order to drive the input of the operational amplifier. Input signal power is also a figure of merit in source loading and its associated error, and is a measure of the basic signal resolution possible through the operational amplifier for a given signal source. For certain types of signal sources, signal loading directly translates into a significant distortion or "interface noise equivalent" term.

Manufactured with Advanced Linear Devices' enhanced EPAD® silicon gate CMOS process, the ALD1732A/ALD1732 is designed to set a new standard in low input signal power requirements. The typical input loading at its input is 0.03 mV offset voltage and 0.01 pA input bias current at 25C, resulting in 0.0003 fW input signal power draw. This input characteristic virtually eliminates any loading effects on most types of signal sources, offering unparalled accuracy and signal integrity and fidelity. The ALD1732A/ALD1732 is ideally suited for capacitive and high sensitivity, high impedance signal sources. It is readily suited for +5V single supply (or  $\pm 2V$  to  $\pm 5V$ ) systems, with low operating power dissipation, a traditional strength of CMOS technology. It is offered with industry standard  $\mu$ A741 and ICL7611 pin configurations.

The ALD1732A/ALD1732 can operate with rail to rail large signal input and output voltages with relatively high slew rate. The input voltage can be equal to or exceed the positive and negative supply voltages while the output voltage can swing close to these supply voltage rails. This feature significantly reduces the supply overhead voltage required to operate the operational amplifier and allows numerous analog serial stages to operate in a low power supply environment. In addition, the device can accommodate mixed applications where digital and analog circuits may operate off the same power supply or battery. This device also features rail-to-rail input and output voltage ranges, tolerance to over-voltage input spikes of 300mV beyond supply rails, high open loop voltage gain, useful bandwidth of 1.5MHz, slew rate of 2.1V/ $\mu$ s, and low supply current of 0.8mA. Finally, the output stage can typically drive up to 400pF capacitive loads in the unity gain mode and up to 4000pF capacitive loads at a gain of 5.

These features make the ALD1732A/ALD1732 a versatile, high precision operational amplifier that is user friendly and easy to use with virtually no source loading and zero input-loading induced source errors. Additionally, robust design and rigorous screening make this device especially suitable for operation in temperature-extreme environments and rugged conditions.

#### **ORDERING INFORMATION** ("L" suffix denotes lead-free (RoHS))

| Operating Temperature Range                          |                                                      |                            |  |  |  |  |  |
|------------------------------------------------------|------------------------------------------------------|----------------------------|--|--|--|--|--|
| 0°C to +70°C                                         | 0°C to +70°C                                         | -55°C to +125°C            |  |  |  |  |  |
| 8-Pin<br>Small Outline<br>Package (SOIC)             | 8-Pin<br>Plastic Dip<br>Package                      | 8-Pin<br>CERDIP<br>Package |  |  |  |  |  |
| ALD1732ASAL<br>ALD1732SAL<br>ALD1732ASA<br>ALD1732SA | ALD1732APAL<br>ALD1732PAL<br>ALD1732APA<br>ALD1732PA | ALD1732ADA<br>ALD1732DA    |  |  |  |  |  |

\* Contact factory for leaded (non-RoHS) or high temperature versions.

©2014 Advanced Linear Devices, Inc., Vers. 2.0

#### **FEATURES & BENEFITS**

- Extremely low input offset voltages and extremely low input bias currents
- Extremely low input signal power
- Robust high-temperature operation
- Industry standard pinout
- Rail-to-rail input/output
- Input bias current of 0.01pA at input offset voltage of 30μV
- No external components
- No internal chopper clocking noise
- No chopper dynamic power dissipation
- Simple and cost effective
- Small package size
- Drive up to 4000pF load capacitance
- Low power dissipation
- Suitable for rugged, temperature-extreme environments

#### **APPLICATIONS**

- Precision cable driver
- Sensor interface circuits
- Unity gain buffer amplifier
- Precision analog cable driver
- Transducer biasing circuits
- Capacitive and charge integration circuits
- Biochemical probe interface
- Signal conditioning
- Portable instruments
- High source impedance electrode amplifiers
- Precision Sample and Hold amplifiers
- Precision current to voltage converter
- Error correction circuits
- Sensor compensation circuits
- Precision gain amplifiers
- System output level shifter

#### **PIN CONFIGURATION**



## ABSOLUTE MAXIMUM RATINGS

| Supply voltage, V+               |                           | 10.6V            |
|----------------------------------|---------------------------|------------------|
| Differential input voltage range | ·                         | -0.3V to V++0.3V |
| Power dissipation                |                           | 600mW            |
| Operating temperature range      | SAL, PAL, SA, PA packages | 0°C to +70°C     |
|                                  | DA package                | 55°C to +125°C   |
| Storage temperature range        |                           | 65°C to +150°C   |
| Lead temperature, 10 seconds     | i <u></u>                 | +260°C           |

CAUTION: ESD Sensitive Device. Use static control procedures in ESD controlled environment.

# OPERATING ELECTRICAL CHARACTERISTICS $T_A$ = 25°C V\_S = $\pm 2.5V$ unless otherwise specified

|                              | ALD1732A ALD1732                                                                       |              |                                 |               | Test         |                                 |               |                  |                                                                                                                        |
|------------------------------|----------------------------------------------------------------------------------------|--------------|---------------------------------|---------------|--------------|---------------------------------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------|
| Parameter                    | Symbol                                                                                 | Min          | Тур                             | Max           | Min          | Тур                             | Max           | Unit             | Conditions                                                                                                             |
| Supply Voltage               | Vs<br>V+                                                                               | ±2.0<br>4.0  |                                 | ±5.0<br>10.0  | ±2.0<br>4.0  |                                 | ±5.0<br>10.0  | V<br>V           | Dual Supply<br>Single Supply                                                                                           |
| Input Offset Voltage         | Vos                                                                                    |              | 30                              | 150           |              | 80                              | 400           | μV               | Rs ≤ 100KΩ                                                                                                             |
| Input Offset Current         | IOS                                                                                    |              | 0.01                            | 10<br>280     |              | 0.01                            | 10<br>280     | pA<br>pA         | TA = 25°C<br>0°C ≤ TA ≤ +70°C                                                                                          |
| Input Bias Current           | IB                                                                                     |              | 0.01                            | 10<br>280     |              | 0.01                            | 10<br>280     | pA<br>pA         | TA = 25°C<br>0°C ≤ TA ≤ +70°C                                                                                          |
| Input Voltage Range          | Vir                                                                                    | -0.3<br>-2.8 |                                 | +5.3<br>+2.8  | -0.3<br>-2.8 |                                 | +5.3<br>+2.8  | V<br>V           | V+ = +5V<br>VS = ±2.5V                                                                                                 |
| Input Resistance             | RIN                                                                                    |              | 10 <sup>14</sup>                |               |              | 10 <sup>14</sup>                |               | Ω                |                                                                                                                        |
| Input Offset Voltage Drift   | TCVOS                                                                                  |              | 5                               |               |              | 5                               |               | μV/°C            | R <sub>S</sub> ≤ 100KΩ                                                                                                 |
| Power Supply Rejection Ratio | PSRR                                                                                   |              | 85                              |               |              | 85                              |               | dB               | Rs ≤ 100KΩ                                                                                                             |
| Common Mode Rejection Ratio  | CMRR                                                                                   |              | 97                              |               |              | 97                              |               | dB               | Rs ≤ 100KΩ                                                                                                             |
| Large Signal Voltage Gain    | Av                                                                                     |              | 250<br>500                      |               |              | 250<br>500                      |               | V/mV<br>V/mV     | RL = 10KΩ<br>RL = 1MΩ                                                                                                  |
| Output Voltage Range         | V <sub>O</sub> low<br>V <sub>O</sub> high<br>V <sub>O</sub> low<br>V <sub>O</sub> high | 4.99<br>2.35 | 0.002<br>4.999<br>-2.44<br>2.44 | 0.01<br>-2.35 | 4.99<br>2.35 | 0.002<br>4.999<br>-2.44<br>2.44 | 0.01<br>-2.35 | V<br>V<br>V<br>V | $R_{L} = 1M\Omega, V^{+} = +5$<br>0°C ≤ T <sub>A</sub> ≤ +70°C<br>R <sub>L</sub> =10KΩ<br>0°C ≤ T <sub>A</sub> ≤ +70°C |
| Output Short Circuit Current | ISC                                                                                    |              | 8                               |               |              | 8                               |               | mA               |                                                                                                                        |
| Supply Current               | IS                                                                                     |              | 0.8                             | 1.25          |              | 0.8                             | 1.25          | mA               | V <sub>IN</sub> = 0V, No Load                                                                                          |
| Power Dissipation            | PD                                                                                     |              | 4.0                             | 6.25          |              | 4.0                             | 6.25          | mW               | Vg = ±2.5V                                                                                                             |
| Input Capacitance            | CIN                                                                                    |              | 1                               |               |              | 1                               |               | pF               |                                                                                                                        |
| Maximum Load<br>Capacitance  | CL                                                                                     |              | 400<br>4000                     |               |              | 400<br>4000                     |               | pF<br>pF         | Gain = 1<br>Gain = 5                                                                                                   |
| Input Noise Voltage          | en                                                                                     |              | 26                              |               |              | 26                              |               | nV/√Hz           | f = 1KHz                                                                                                               |
| Input Current Noise          | in                                                                                     |              | 0.6                             |               |              | 0.6                             |               | fA/√Hz           | f = 10Hz                                                                                                               |
| Bandwidth                    | BW                                                                                     | 1.0          | 1.5                             |               | 1.0          | 1.5                             |               | MHz              |                                                                                                                        |
| Slew Rate                    | SR                                                                                     | 1.4          | 2.1                             |               | 1.4          | 2.1                             |               | V/µs             | A <sub>V</sub> = +1, R <sub>L</sub> = 10KΩ                                                                             |

ALD1732A/ALD1732

## **OPERATING ELECTRICAL CHARACTERISTICS (cont'd)**

|                  |        | A   | LD17324    | 4   |     | ALD1732    |     |          |                                                                                       |
|------------------|--------|-----|------------|-----|-----|------------|-----|----------|---------------------------------------------------------------------------------------|
| Parameter        | Symbol | Min | Тур        | Max | Min | Тур        | Max | Unit     | Test Conditions                                                                       |
| Rise time        | tr     |     | 0.2        |     |     | 0.2        |     | μs       | R <sub>L</sub> = 10KΩ                                                                 |
| Overshoot Factor |        |     | 10         |     |     | 10         |     | %        | R <sub>L</sub> = 10KΩ,<br>C <sub>L</sub> = 100pF                                      |
| Settling Time    | ts     |     | 8.0<br>3.0 |     |     | 8.0<br>3.0 |     | μs<br>μs | 0.01%<br>0.1%, A <sub>V</sub> = -1,<br>R <sub>L</sub> = 1MΩ,<br>C <sub>L</sub> = 25pF |

## $T_A = 25^{\circ}C$ V<sub>S</sub> = $\pm 2.5V$ unless otherwise specified (cont'd)

# $T_A$ = 25°C $~V_S$ = $\pm 5.0V~$ unless otherwise specified

|                              |                                           |      | ALD1732       | A     |      | ALD1732       | 2     |      |                         |
|------------------------------|-------------------------------------------|------|---------------|-------|------|---------------|-------|------|-------------------------|
| Parameter                    | Symbol                                    | Min  | Тур           | Мах   | Min  | Тур           | Max   | Unit | Test Conditions         |
| Power Supply Rejection Ratio | PSRR                                      |      | 85            |       |      | 85            |       | dB   | R <sub>S</sub> ≤ 100KΩ  |
| Common Mode Rejection Ratio  | CMRR                                      |      | 97            |       |      | 97            |       | dB   | R <sub>S</sub> ≤ 100KΩ  |
| Large Signal Voltage Gain    | A <sub>V</sub>                            |      | 250           |       |      | 250           |       | V/mV | R <sub>L</sub> = 10KΩ   |
| Output Voltage Range         | V <sub>O</sub> low<br>V <sub>O</sub> high | 4.80 | -4.90<br>4.93 | -4.80 | 4.80 | -4.90<br>4.93 | -4.80 | V    | R <sub>L</sub> = 10KΩ   |
| Bandwidth                    | BW                                        |      | 1.7           |       |      | 1.7           |       | MHz  |                         |
| Slew Rate                    | S <sub>R</sub>                            |      | 2.8           |       |      | 2.8           |       | V/µs | $A_V = +1, C_L = 50 pF$ |

## $V_S = \pm 2.5V - 55^{\circ}C \le T_A \le +125^{\circ}C$ unless otherwise specified

|                              |                   |      | ALD1732       | A     |      | ALD1732       |       |        |                        |
|------------------------------|-------------------|------|---------------|-------|------|---------------|-------|--------|------------------------|
| Parameter                    | Symbol            | Min  | Тур           | Max   | Min  | Тур           | Max   | Unit   | Test Conditions        |
| Input Offset Voltage         | Vos               |      | 0.5           | 2.0   |      | 0.7           | 3.5   | mV     | R <sub>S</sub> ≤ 100KΩ |
| Input Offset Current         | IOS               |      |               | 2.0   |      |               | 2.0   | nA     |                        |
| Input Bias Current           | IB                |      |               | 2.0   |      |               | 2.0   | nA     |                        |
| Power Supply Rejection Ratio | PSRR              |      | 85            |       |      | 85            |       | dB     | R <sub>S</sub> ≤ 100KΩ |
| Common Mode Rejection Ratio  | CMRR              |      | 97            |       |      | 97            |       | dB     | R <sub>S</sub> ≤ 100KΩ |
| Large Signal Voltage Gain    | Av                |      | 25            |       |      | 25            |       | V/mV   | R <sub>L</sub> = 10KΩ  |
| Output Voltage Range         | VO low<br>VO high | 2.30 | -2.40<br>2.40 | -2.30 | 2.30 | -2.40<br>2.40 | -2.30 | V<br>V | RL = 10KΩ              |

#### **Design & Operating Notes:**

- 1. The ALD1732A/ALD1732 CMOS operational amplifier uses a 3 gain stage architecture and an improved frequency compensation scheme to achieve large voltage gain, high output driving capability, and better frequency stability. In a conventional CMOS operational amplifier design, compensation is achieved with a pole splitting capacitor together with a nulling resistor. This method is, however, very bias dependent and thus cannot accommodate the large range of supply voltage operation as is required from a stand alone CMOS operational amplifier. The ALD1732A/ALD1732 is internally compensated for unity gain stability using a novel scheme that does not use a nulling resistor. This scheme produces a clean single pole roll off in the gain characteristics while providing for more than 70 degrees of phase margin at the unity gain frequency. A unity gain buffer using the ALD1732A/ALD1732 will typically drive 400pF of external load capacitance without stability problems. In the inverting unity gain configuration, it can drive up to 800pF of load capacitance. Compared to other CMOS operational amplifiers, the ALD1732A/ALD1732 has shown itself to be more resistant to parasitic oscillations.
- 2. The ALD1732A/ALD1732 has complementary p-channel and n-channel input differential stages connected in parallel to accomplish rail to rail common mode input voltage ranges. This means that with the ranges of common mode input voltage close to the power supplies, one of the two differential stages is switched off internally. To maintain compatibility with other operational amplifiers, this switching point has been selected to be about 1.5V above the negative supply voltage. Since offset voltage trimming on the ALD1732A/ALD1732 is made when the input voltage is symmetrical to the supply voltages, this internal switching does not affect a large variety of applications such as an inverting amplifier or non-inverting amplifier with a gain larger than 2.5 (5V operation), where the common mode voltage does not make excursions below this switching point. The user should however, be aware that this switching does take place if the operational amplifier is connected as a unity gain buffer and should make provisions in the design to allow for input offset voltage variations.

- 3. The input bias and offset currents are essentially input protection diode reverse bias leakage currents, and are typically less than 1pA at room temperature. This low input bias current assures that the analog signal from the source will not be distorted by input bias currents. Normally, this extremely high input impedance of greater than 10<sup>14</sup>Ω would not be a problem as the source impedance would limit the node impedance. However, for applications where source impedance is very high, it may be necessary to limit noise and hum pickup through proper shielding.
- 4. The output stage consists of class AB complementary output drivers, capable of driving a low resistance load. The output voltage swing is limited by the drain to source on-resistance of the output transistors as determined by the bias circuitry, and the value of the load resistor. When connected in the voltage follower configuration, the oscillation resistant feature, combined with the rail to rail input and output feature, makes an effective analog signal buffer for medium to high source impedance sensors, transducers, and other circuit networks.
- 5. The ALD1732A/ALD1732 operational amplifier has been designed to provide full static discharge protection. Internally, the design has been carefully implemented to minimize latch up. However, care must be exercised when handling the device to avoid strong static fields that may degrade a diode junction, causing increased input leakage currents. In using the operational amplifier, the user is advised to power up the circuit before, or simultaneously with, any input voltages applied and to limit input voltages not to exceed 0.3V of the power supply voltage levels.
- The ALD1732A/ALD1732 has an internal design architecture that provides robust high temperature operation. Contact factory for custom screening versions.

COMMON MODE INPUT VOLTAGE RANGE AS A FUNCTION OF SUPPLY VOLTAGE

AMBIENT TEMPERATURE (°C)



#### **TYPICAL PERFORMANCE CHARACTERISTICS**

±6







ALD1732A/ALD1732

Advanced Linear Devices





**OPEN LOOP VOLTAGE GAIN AS A** FUNCTION OF FREQUENCY 120 100 OPEN LOOP VOLTAGE GAIN (dB) 0 45 90 35 6  $V_S = \pm 2.5V$ 80 T<sub>A</sub> = 25°C 60 40 20 0 135 -20 180 10 100 1K 10K 100K 1M 10M

FREQUENCY (Hz)

LARGE-SIGNAL TRANSIENT RESPONSE



| SMALL-SIGNAL TRANSIENT |
|------------------------|
| RESPONSE               |

| 100mV/div |   |  | Т,                  | S = ±2<br>A = 2<br>L = 10 | 5°C |
|-----------|---|--|---------------------|---------------------------|-----|
|           | F |  | C <sub>L</sub> = 50 |                           | 0pF |
|           |   |  | L                   |                           |     |
| 20mV/div  |   |  | 2                   | μ <b>s/d</b> i            | iv  |

1

### RAIL TO RAIL VOLTAGE FOLLOWER/BUFFER



#### **RAIL-TO-RAIL WAVEFORM**



Performance waveforms. Upper trace is the output of a Wien Bridge Oscillator. Lower trace is the output of Rail-to-rail voltage follower.

#### LOW OFFSET SUMMING AMPLIFIER

#### PHOTO DETECTOR CURRENT TO VOLTAGE CONVERTER





#### WIEN BRIDGE OSCILLATOR (RAIL-TO -RAIL) SINE WAVE GENERATOR



## RAIL-TO-RAIL VOLTAGE COMPARATOR



# SOIC-8 PACKAGE DRAWING

8 Pin Plastic SOIC Package





|                | Millin | neters | Inc       | hes   |  |
|----------------|--------|--------|-----------|-------|--|
| Dim            | Min    | Max    | Min       | Max   |  |
| Α              | 1.35   | 1.75   | 0.053     | 0.069 |  |
| A <sub>1</sub> | 0.10   | 0.25   | 0.004     | 0.010 |  |
| b              | 0.35   | 0.45   | 0.014     | 0.018 |  |
| С              | 0.18   | 0.25   | 0.007     | 0.010 |  |
| D-8            | 4.69   | 5.00   | 0.185     | 0.196 |  |
| Е              | 3.50   | 4.05   | 0.140     | 0.160 |  |
| е              | 1.27   | BSC    | 0.050 BSC |       |  |
| н              | 5.70   | 6.30   | 0.224     | 0.248 |  |
| L              | 0.60   | 0.937  | 0.024     | 0.037 |  |
| ø              | 0°     | 8°     | 0°        | 8°    |  |
| S              | 0.25   | 0.50   | 0.010     | 0.020 |  |



# **PDIP-8 PACKAGE DRAWING**

## 8 Pin Plastic DIP Package





|                | Millin | neters | Inc   | hes   |
|----------------|--------|--------|-------|-------|
| Dim            | Min    | Max    | Min   | Max   |
| Α              | 3.81   | 5.08   | 0.105 | 0.200 |
| A <sub>1</sub> | 0.38   | 1.27   | 0.015 | 0.050 |
| A <sub>2</sub> | 1.27   | 2.03   | 0.050 | 0.080 |
| b              | 0.89   | 1.65   | 0.035 | 0.065 |
| b <sub>1</sub> | 0.38   | 0.51   | 0.015 | 0.020 |
| с              | 0.20   | 0.30   | 0.008 | 0.012 |
| D-8            | 9.40   | 11.68  | 0.370 | 0.460 |
| Е              | 5.59   | 7.11   | 0.220 | 0.280 |
| E <sub>1</sub> | 7.62   | 8.26   | 0.300 | 0.325 |
| e              | 2.29   | 2.79   | 0.090 | 0.110 |
| e <sub>1</sub> | 7.37   | 7.87   | 0.290 | 0.310 |
| L              | 2.79   | 3.81   | 0.110 | 0.150 |
| S-8            | 1.02   | 2.03   | 0.040 | 0.080 |
| Ø              | 0°     | 15°    | 0°    | 15°   |



# **CERDIP-8 PACKAGE DRAWING**

## 8 Pin CERDIP Package





|                | Millim | neters | Inc   | hes   |
|----------------|--------|--------|-------|-------|
| Dim            | Min    | Max    | Min   | Max   |
| A              | 3.55   | 5.08   | 0.140 | 0.200 |
| A <sub>1</sub> | 1.27   | 2.16   | 0.050 | 0.085 |
| b              | 0.97   | 1.65   | 0.038 | 0.065 |
| b <sub>1</sub> | 0.36   | 0.58   | 0.014 | 0.023 |
| С              | 0.20   | 0.38   | 0.008 | 0.015 |
| D-8            |        | 10.29  |       | 0.405 |
| E              | 5.59   | 7.87   | 0.220 | 0.310 |
| E1             | 7.73   | 8.26   | 0.290 | 0.325 |
| е              | 2.54 E | BSC    | 0.100 | BSC   |
| e <sub>1</sub> | 7.62 E | BSC    | 0.300 | BSC   |
| L              | 3.81   | 5.08   | 0.150 | 0.200 |
| L <sub>1</sub> | 3.18   |        | 0.125 |       |
| L <sub>2</sub> | 0.38   | 1.78   | 0.015 | 0.070 |
| S              |        | 2.49   |       | 0.098 |
| ø              | 0°     | 15°    | 0°    | 15°   |

