

## 3-V to 5.5-V Multichannel RS-232 Line Driver and Receiver with $\pm 15\text{-kV}$ ESD Protection

### 1 Features

- ESD Protection for RS-232 bus pins
  - $\pm 15\text{-kV}$  Human-body model (HBM)
  - $\pm 8\text{-kV}$  IEC 61000-4-2, Contact discharge
  - $\pm 15\text{-kV}$  IEC 61000-4-2, Air-gap discharge
- Meets or exceeds the requirements of TIA/EIA-232-F and ITU v.28 standards
- Operates with 3-V to 5.5-V  $V_{CC}$  supply
- Operates up to 1000 kbit/s
- Two drivers and two receivers
- Low standby current . . . 1  $\mu\text{A}$  Typ
- External capacitors . . .  $4 \times 0.1\text{ }\mu\text{F}$
- Accepts 5-V logic input with 3.3-V supply

### 2 Applications

- Industrial PCs
- Wired networking
- Data center and networking equipment
- Notebooks
- Hand-held equipment

### 3 Description

The TRSF3222E consists of two line drivers, two line receivers, and a dual charge-pump circuit with  $\pm 15\text{-kV}$  ESD protection pin to pin (serial-port connection pins, including GND).

The TRSF3222E meets the requirements of TIA/EIA-232-F and provides the electrical interface

between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. The TRSF3222E operates at typical data signaling rates up to 1000 kbit/s and is an improved drop-in replacement for industry-popular '3222 two-driver, two-receiver functions.

The TRSF3222E can be placed in the power-down mode by setting the power-down (PWRDOWN) input low, which draws only 1  $\mu\text{A}$  from the power supply. When the device is powered down, the receivers remain active while the drivers are placed in the high-impedance state. Also, during power down, the onboard charge pump is disabled; V+ is lowered to  $V_{CC}$ , and V- is raised toward GND. Receiver outputs also can be placed in the high-impedance state by setting enable (EN) high.

### Device Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|-------------|------------------------|-------------------|
| TRSF3222E   | DB (SSOP) (20)         | 10.2 mm x 5.30 mm |
|             | DW (SOIC) (20)         | 15.4 mm x 7.50 mm |
|             | PW (TSSOP) (20)        | 7.80 mm v 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



A. Pin numbers shown are for the DB, DW, and PW packages.

### Logic Diagram (Positive Logic)



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                                |          |                                                           |           |
|------------------------------------------------|----------|-----------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b> | <b>7 Parameter Measurement Information</b> .....          | <b>8</b>  |
| <b>2 Applications</b> .....                    | <b>1</b> | <b>8 Detailed Description</b> .....                       | <b>10</b> |
| <b>3 Description</b> .....                     | <b>1</b> | 8.1 Functional Block Diagram.....                         | <b>10</b> |
| <b>4 Revision History</b> .....                | <b>2</b> | 8.2 Device Functional Modes.....                          | <b>10</b> |
| <b>5 Pin Configuration and Functions</b> ..... | <b>3</b> | <b>9 Application and Implementation</b> .....             | <b>11</b> |
| <b>6 Specifications</b> .....                  | <b>4</b> | 9.1 Application Information.....                          | <b>11</b> |
| 6.1 Absolute Maximum Ratings.....              | <b>4</b> | 9.2 Typical Application.....                              | <b>11</b> |
| 6.2 ESD Ratings.....                           | <b>4</b> | <b>10 Device and Documentation Support</b> .....          | <b>12</b> |
| 6.3 ESD Ratings - IEC Specifications.....      | <b>4</b> | 10.1 Receiving Notification of Documentation Updates..... | <b>12</b> |
| 6.4 Recommended Operating Conditions.....      | <b>5</b> | 10.2 Support Resources.....                               | <b>12</b> |
| 6.5 Thermal Information.....                   | <b>5</b> | 10.3 Trademarks.....                                      | <b>12</b> |
| 6.6 Electrical Characteristics.....            | <b>5</b> | 10.4 Electrostatic Discharge Caution.....                 | <b>12</b> |
| 6.7 Electrical Characteristics: Driver.....    | <b>6</b> | 10.5 Glossary.....                                        | <b>12</b> |
| 6.8 Switching Characteristics: Driver.....     | <b>6</b> | <b>11 Mechanical, Packaging, and Orderable</b>            |           |
| 6.9 Electrical Characteristics: Receiver.....  | <b>7</b> | <b>Information</b> .....                                  | <b>12</b> |
| 6.10 Switching Characteristics: Receiver.....  | <b>7</b> |                                                           |           |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <b>Changes from Revision * (July 2007) to Revision A (August 2021)</b>                                                                                                                                                 | <b>Page</b> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| • Updated the list of <i>Applications</i> .....                                                                                                                                                                        | <b>1</b>    |
| • Deleted the <i>Ordering Information</i> table.....                                                                                                                                                                   | <b>1</b>    |
| • Added the <i>Device Information</i> table, the <i>Pin Configuration and Functions</i> , the <i>Detailed Description</i> section, the <i>Application and Implementation</i> section.....                              | <b>1</b>    |
| • Deleted the Package thermal impedance from the <i>Absolute Maximum Ratings</i> .....                                                                                                                                 | <b>4</b>    |
| • Added the <i>ESD Ratings</i> table.....                                                                                                                                                                              | <b>4</b>    |
| • Added the <i>ESD Ratings - IEC Specifications</i> table.....                                                                                                                                                         | <b>4</b>    |
| • Added the <i>Thermal Information</i> table.....                                                                                                                                                                      | <b>5</b>    |
| • Changed the value of $R_{\theta JA}$ for PW package (previously in the <i>Absolute Maximum Ratings</i> table), and added additional thermal parameters for all packages in the <i>Thermal Information</i> table..... | <b>5</b>    |

## 5 Pin Configuration and Functions

DB, DW, OR PW PACKAGE  
 (TOP VIEW)



NC – No internal connection

**Table 5-1. Pin Functions**

| PIN     |       | I/O | DESCRIPTION                 |
|---------|-------|-----|-----------------------------|
| NAME    | NO.   |     |                             |
| C1+     | 2     | —   | Charge pump capacitor pin   |
| C1-     | 4     | —   | Charge pump capacitor pin   |
| C2+     | 5     | —   | Charge pump capacitor pin   |
| C2-     | 6     | —   | Charge pump capacitor pin   |
| DIN1    | 13    | I   | Driver logic input          |
| DIN2    | 12    | I   | Driver logic input          |
| DOUT1   | 17    | O   | RS-232 driver output        |
| DOUT2   | 8     | O   | RS-232 driver output        |
| EN      | 1     | I   | Receiver enable, active low |
| GND     | 18    | —   | Ground                      |
| NC      | 11,14 | —   | No internal connection      |
| PWRDOWN | 20    | I   | Driver disable, active low  |
| RIN1    | 16    | I   | RS-232 receiver input       |
| RIN2    | 9     | I   | RS-232 receiver input       |
| ROUT1   | 15    | O   | Receiver logic output       |
| ROUT2   | 10    | O   | Receiver logic output       |
| VCC     | 19    | —   | Power Supply                |
| V+      | 3     | —   | Charge pump capacitor pin   |
| V-      | 7     | —   | Charge pump capacitor pin   |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|             |                                                     | MIN                   | MAX   | UNIT |
|-------------|-----------------------------------------------------|-----------------------|-------|------|
| $V_{CC}$    | Supply voltage range <sup>(2)</sup>                 | -0.3                  | 6     | V    |
| $V_+$       | Positive-output supply voltage range <sup>(2)</sup> | -0.3                  | 7     | V    |
| $V_-$       | Negative-output supply voltage range <sup>(2)</sup> | 0.3                   | -7    | V    |
| $V_+ - V_-$ | Supply voltage difference <sup>(2)</sup>            |                       | 13    | V    |
| $V_I$       | Input voltage range                                 | Driver ( EN, PWRDOWN) | -0.3  | V    |
|             |                                                     | Receiver              | -25   |      |
| $V_O$       | Output voltage range                                | Driver                | -13.2 | V    |
|             |                                                     | Receiver              | -0.3  |      |
| $T_J$       | Operating virtual junction temperature              |                       | 150   | °C   |
| $T_{stg}$   | Storage temperature range                           | -65                   | 150   | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to network GND.

### 6.2 ESD Ratings

|             |                         | VALUE                                                                 | UNIT  |
|-------------|-------------------------|-----------------------------------------------------------------------|-------|
| $V_{(ESD)}$ | Electrostatic discharge | All pins except RIN1, RIN2, DOUT1 and DOUT2 pins                      | ±3000 |
|             |                         | RIN1, RIN2, DIN1 and DOUT2 pins to GND                                |       |
|             |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 ESD Ratings - IEC Specifications

|             |                         | VALUE                                          | UNIT   |
|-------------|-------------------------|------------------------------------------------|--------|
| $V_{(ESD)}$ | Electrostatic discharge | IEC 61000-4-2 Contact Discharge <sup>(1)</sup> | ±8,000 |
|             |                         | IEC 61000-4-2 Air Discharge <sup>(1)</sup>     |        |

(1) For PW package only, a minimum of 1- $\mu$ F capacitor is required between  $V_{CC}$  and GND to meet the specified IEC 61000-4-2 rating.

## 6.4 Recommended Operating Conditions

See [Figure 9-1](#) and <sup>(1)</sup>

|                |                                             |  | MIN                            | NOM | MAX | UNIT |
|----------------|---------------------------------------------|--|--------------------------------|-----|-----|------|
| Supply voltage |                                             |  | $V_{CC} = 3.3$ V               | 3   | 3.3 | 3.6  |
|                |                                             |  | $V_{CC} = 5$ V                 | 4.5 | 5   | 5.5  |
| $V_{IH}$       | Driver and control high-level input voltage |  | $V_{CC} = 3.3$ V               | 2   |     | V    |
|                |                                             |  | $V_{CC} = 5$ V                 | 2.4 |     |      |
| $V_{IL}$       | Driver and control low-level input voltage  |  | DIN, $\overline{EN}$ , PWRDOWN |     | 0.8 | V    |
| $V_I$          | Driver and control input voltage            |  | DIN, $\overline{EN}$ , PWRDOWN |     | 0   | 5.5  |
| $V_I$          | Receiver input voltage                      |  |                                |     | -25 | 25   |
| $T_A$          | Operating free-air temperature              |  | TRSF3222EC                     | 0   | 70  | °C   |
|                |                                             |  | TRSF3222EI                     | -40 | 85  |      |

(1) Test conditions are  $C1-C4 = 0.1 \mu F$  at  $V_{CC} = 3.3$  V  $\pm 0.3$  V;  $C1 = 0.047 \mu F$ ,  $C2-C4 = 0.33 \mu F$  at  $V_{CC} = 5$  V  $\pm 0.5$  V.

## 6.5 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TRSF3222E |           |            | UNIT |
|-------------------------------|----------------------------------------------|-----------|-----------|------------|------|
|                               |                                              | DB (SSOP) | DW (SOIC) | PW (TSSOP) |      |
|                               |                                              | 20 Pins   | 20 Pins   | 20 Pins    |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 70        | 58        | 94.1       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 33.6      | 30.0      | 35.2       | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 36.4      | 29.6      | 45.5       | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 4.8       | 7.7       | 3.1        | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | 35.9      | 29.3      | 45.1       | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC package thermal metrics](#) application report.

## 6.6 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 9-1](#))

| PARAMETER |                              | TEST CONDITIONS <sup>(2)</sup> | MIN | TYP <sup>(1)</sup> | MAX     | UNIT    |
|-----------|------------------------------|--------------------------------|-----|--------------------|---------|---------|
| $I_I$     |                              |                                |     | $\pm 0.01$         | $\pm 1$ | $\mu A$ |
| $I_{CC}$  | Supply current               | No load, PWRDOWN at $V_{CC}$   |     | 0.3                | 1       | mA      |
|           | Supply current (powered off) | No load, PWRDOWN at GND        |     | 1                  | 10      | $\mu A$ |

(1) All typical values are at  $V_{CC} = 3.3$  V or  $V_{CC} = 5$  V, and  $T_A = 25^\circ C$ .

(2) Test conditions are  $C1-C4 = 0.1 \mu F$  at  $V_{CC} = 3.3$  V  $\pm 0.3$  V;  $C1 = 0.047 \mu F$ ,  $C2-C4 = 0.33 \mu F$  at  $V_{CC} = 5$  V  $\pm 0.5$  V.

## 6.7 Electrical Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 9-1](#))

| PARAMETER                                               | TEST CONDITIONS <sup>(3)</sup>               |                                                                         | MIN      | TYP <sup>(1)</sup> | MAX           | UNIT          |
|---------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------|----------|--------------------|---------------|---------------|
| $V_{OH}$<br>High-level output voltage                   | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,    | $DIN = \text{GND}$                                                      | 5        | 5.4                |               | V             |
| $V_{OL}$<br>Low-level output voltage                    | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,    | $DIN = V_{CC}$                                                          | -5       | -5.4               |               | V             |
| $I_{IH}$<br>High-level input current                    | $V_I = V_{CC}$                               |                                                                         |          | $\pm 0.01$         | $\pm 1$       | $\mu\text{A}$ |
| $I_{IL}$<br>Low-level input current                     | $V_I$ at GND                                 |                                                                         |          | $\pm 0.01$         | $\pm 1$       | $\mu\text{A}$ |
| $I_{OS}$<br>Short-circuit output current <sup>(2)</sup> | $V_{CC} = 3.6 \text{ V}$                     | $V_O = 0 \text{ V}$                                                     | $\pm 35$ | $\pm 60$           | mA            |               |
|                                                         | $V_{CC} = 5.5 \text{ V}$                     |                                                                         |          |                    |               |               |
| $r_o$<br>Output resistance                              | $V_{CC}$ , $V_+$ , and $V_- = 0 \text{ V}$ , | $V_O = \pm 2 \text{ V}$                                                 | 300      | 10M                |               | $\Omega$      |
| $I_{OZ}$<br>Output leakage current                      | PWRDOWN = GND                                | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$<br>$V_O = \pm 12 \text{ V}$   | $\pm 25$ |                    | $\mu\text{A}$ |               |
|                                                         |                                              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$<br>$V_O = \pm 10 \text{ V}$ |          |                    |               |               |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(2) Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time.

(3) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ;  $C1 = 0.047 \mu\text{F}$ ,  $C2-C4 = 0.33 \mu\text{F}$  at  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

## 6.8 Switching Characteristics: Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 9-1](#))

| PARAMETER                                                                      | TEST CONDITIONS <sup>(3)</sup>                    |                                                                         | MIN                            | TYP <sup>(1)</sup> | MAX    | UNIT             |
|--------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|--------------------|--------|------------------|
| Maximum data rate<br>(See <a href="#">Figure 7-1</a> )                         | $R_L = 3 \text{ k}\Omega$ ,<br>One DOUT switching | $C_L = 1000 \text{ pF}$                                                 | 250                            |                    | kbit/s |                  |
|                                                                                |                                                   | $C_L = 250 \text{ pF}$ ,<br>$V_{CC} = 3 \text{ V to } 4.5 \text{ V}$    | 1000                           |                    |        |                  |
|                                                                                |                                                   | $C_L = 1000 \text{ pF}$ ,<br>$V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 1000                           |                    |        |                  |
| $t_{sk(p)}$<br>Pulse skew <sup>(2)</sup>                                       | $C_L = 150 \text{ pF to } 2500 \text{ pF}$ ,      | $R_L = 3 \text{ k}\Omega$ to $7 \text{ k}\Omega$ ,                      | See <a href="#">Figure 7-2</a> | 300                |        | ns               |
| SR(tr)<br>Slew rate,<br>transition region<br>(see <a href="#">Figure 7-1</a> ) | $R_L = 7 \text{ k}\Omega$ ,                       | $C_L = 150 \text{ pF to } 1000 \text{ pF}$                              |                                | 8                  | 90     | V/ $\mu\text{s}$ |
|                                                                                | $R_L = 3 \text{ k}\Omega$                         | $C_L = 1000 \text{ pF}$                                                 |                                | 12                 | 60     |                  |
|                                                                                |                                                   | $C_L = 150 \text{ pF to } 250 \text{ pF}$                               |                                | 24                 | 150    |                  |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(2) Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

(3) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ;  $C1 = 0.047 \mu\text{F}$ ,  $C2-C4 = 0.33 \mu\text{F}$  at  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

## 6.9 Electrical Characteristics: Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see [Figure 9-1](#))

| PARAMETER | TEST CONDITIONS <sup>(2)</sup>                                     | MIN            | TYP <sup>(1)</sup> | MAX      | UNIT             |
|-----------|--------------------------------------------------------------------|----------------|--------------------|----------|------------------|
| $V_{OH}$  | High-level output voltage<br>$I_{OH} = -1 \text{ mA}$              | $V_{CC} - 0.6$ | $V_{CC} - 0.1$     |          | V                |
| $V_{OL}$  | Low-level output voltage<br>$I_{OL} = 1.6 \text{ mA}$              |                |                    | 0.4      | V                |
| $V_{IT+}$ | Positive-going input threshold voltage<br>$V_{CC} = 3.3 \text{ V}$ |                | 1.5                | 2.4      | V                |
|           | $V_{CC} = 5 \text{ V}$                                             |                | 1.8                | 2.4      |                  |
| $V_{IT-}$ | Negative-going input threshold voltage<br>$V_{CC} = 3.3 \text{ V}$ | 0.6            | 1.2                |          | V                |
|           | $V_{CC} = 5 \text{ V}$                                             | 0.8            | 1.5                |          |                  |
| $V_{hys}$ | Input hysteresis ( $V_{IT+} - V_{IT-}$ )                           |                |                    | 0.3      | V                |
| $I_{OZ}$  | Output leakage current<br>$\bar{EN} = 1$                           |                | $\pm 0.05$         | $\pm 10$ | $\mu\text{A}$    |
| $r_i$     | Input resistance<br>$V_i = \pm 3 \text{ V to } \pm 25 \text{ V}$   | 3              | 5                  | 7        | $\text{k}\Omega$ |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(2) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ;  $C1 = 0.047 \mu\text{F}$ ,  $C2-C4 = 0.33 \mu\text{F}$  at  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

## 6.10 Switching Characteristics: Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER   | TEST CONDITIONS <sup>(3)</sup>                                                                               | TYP <sup>(1)</sup> | UNIT |
|-------------|--------------------------------------------------------------------------------------------------------------|--------------------|------|
| $t_{PLH}$   | Propagation delay time, low- to high-level output<br>$C_L = 150 \text{ pF}$ , See <a href="#">Figure 7-3</a> | 300                | ns   |
| $t_{PHL}$   | Propagation delay time, high- to low-level output<br>$C_L = 150 \text{ pF}$ , See <a href="#">Figure 7-3</a> | 300                | ns   |
| $t_{en}$    | Output enable time<br>$C_L = 150 \text{ pF}$ , $R_L = 3 \text{ k}\Omega$ , See <a href="#">Figure 7-4</a>    | 200                | ns   |
| $t_{dis}$   | Output disable time<br>$C_L = 150 \text{ pF}$ , $R_L = 3 \text{ k}\Omega$ , See <a href="#">Figure 7-4</a>   | 200                | ns   |
| $t_{sk(p)}$ | Pulse skew <sup>(2)</sup><br>See <a href="#">Figure 7-3</a>                                                  | 300                | ns   |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^\circ\text{C}$ .

(2) Pulse skew is defined as  $|t_{PLH} - t_{PHL}|$  of each channel of the same device.

(3) Test conditions are  $C1-C4 = 0.1 \mu\text{F}$  at  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ;  $C1 = 0.047 \mu\text{F}$ ,  $C2-C4 = 0.33 \mu\text{F}$  at  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ .

## 7 Parameter Measurement Information



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \leq 10 \text{ ns}$ ,  $t_f \leq 10 \text{ ns}$ .

Figure 7-1. Driver Slew Rate



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \leq 10 \text{ ns}$ ,  $t_f \leq 10 \text{ ns}$ .

Figure 7-2. Driver Pulse Skew



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \leq 10 \text{ ns}$ ,  $t_f \leq 10 \text{ ns}$ .

Figure 7-3. Receiver Propagation Delay Times



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics:  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \leq 10 \text{ ns}$ ,  $t_f \leq 10 \text{ ns}$ .

**Figure 7-4. Receiver Enable and Disable Times**

## 8 Detailed Description

### 8.1 Functional Block Diagram



A. Pin numbers shown are for the DB, DW, and PW packages.

**Figure 8-1. Logic Diagram (Positive Logic)**

### 8.2 Device Functional Modes

**Table 8-1. Function Table: Each Driver**

| INPUTS <sup>(1)</sup> |         | OUTPUT<br>DOUT |
|-----------------------|---------|----------------|
| DIN                   | PWRDOWN |                |
| X                     | L       | Z              |
| L                     | H       | H              |
| H                     | H       | L              |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance

**Table 8-2. Function Table: Each Receiver**

| INPUTS <sup>(1)</sup> |    | OUTPUT<br>ROUT |
|-----------------------|----|----------------|
| RIN                   | EN |                |
| L                     | L  | H              |
| H                     | L  | L              |
| X                     | H  | Z              |
| Open                  | L  | H              |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), Open = input disconnected or connected driver off

## 9 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

### 9.2 Typical Application



† C3 can be connected to V<sub>CC</sub> or GND.

NOTES: A. Resistor values shown are nominal.  
 B. NC – No internal connection  
 C. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

V<sub>CC</sub> vs CAPACITOR VALUES

| V <sub>CC</sub> | C1       | C2, C3, and C4 |
|-----------------|----------|----------------|
| 3.3 V ± 0.3 V   | 0.1 μF   | 0.1 μF         |
| 5 V ± 0.5 V     | 0.047 μF | 0.33 μF        |
| 3 V to 5.5 V    | 0.1 μF   | 0.47 μF        |

Figure 9-1. Typical Operating Circuit and Capacitor Values

## 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 10.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.2 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 10.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 10.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.5 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| TRSF3222ECDB     | ACTIVE        | SSOP         | DB              | 20   | 70          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | RT22EC                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TRSF3222ECDWR    | ACTIVE        | SOIC         | DW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | TRSF3222EC              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TRSF3222ECPWR    | NRND          | TSSOP        | PW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | RT22EC                  |                                                                                 |
| TRSF3222EIDWR    | ACTIVE        | SOIC         | DW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | TRSF3222EI              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TRSF3222EIPW     | NRND          | TSSOP        | PW              | 20   | 70          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | RT22EI                  |                                                                                 |
| TRSF3222EIPWG4   | NRND          | TSSOP        | PW              | 20   | 70          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | RT22EI                  |                                                                                 |
| TRSF3222EIPWR    | ACTIVE        | TSSOP        | PW              | 20   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | RT22EI                  | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|---------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TRSF3222ECDWR | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |
| TRSF3222ECPWR | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.0     | 1.4     | 8.0     | 16.0   | Q1            |
| TRSF3222EIDWR | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.3    | 2.7     | 12.0    | 24.0   | Q1            |
| TRSF3222EIPWR | TSSOP        | PW              | 20   | 2000 | 330.0              | 16.4               | 6.95    | 7.1     | 1.6     | 8.0     | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TRSF3222ECDWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| TRSF3222ECPWR | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |
| TRSF3222EIDWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| TRSF3222EIPWR | TSSOP        | PW              | 20   | 2000 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TRSF3222ECDB   | DB           | SSOP         | 20   | 70  | 530    | 10.5   | 4000   | 4.1    |
| TRSF3222EIPW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TRSF3222EIPWG4 | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# PACKAGE OUTLINE

DB0020A



SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-150.

# EXAMPLE BOARD LAYOUT

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4214851/B 08/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DB0020A

SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4214851/B 08/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE

**PW0020A**



## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

## EXAMPLE BOARD LAYOUT

**PW0020A**

## **TSSOP - 1.2 mm max height**

## SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220206/A 02/2017

#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0020A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220206/A 02/2017

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

PW (R-PDSO-G20)

PLASTIC SMALL OUTLINE

## Example Board Layout

Based on a stencil thickness  
of .127mm (.005inch).

4211284-5/G 08/15

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate design.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated