

- Meets or Exceeds the Requirements of ANSI Standards EIA/TIA-422-B and EIA/TIA-423-B and ITU Recommendation V.10 and V.11
- Operates From Single 5-V Power Supply
- Wide Common-Mode Voltage Range
- High Input Impedance
- TTL-Compatible Outputs
- High-Speed Schottky Circuitry
- 8-Pin Dual-In-Line Package

D or P PACKAGE  
(TOP VIEW)



### description

The SN75157 is a dual differential line receiver designed to meet Standards EIA/TIA-422-B and -423-B and ITU V.10 and V.11. It utilizes Schottky circuitry and has TTL-compatible outputs. The inputs are compatible with either a single-ended or a differential-line system. The device operates from a single 5-V power supply and is supplied in 8-pin dual-in-line and small-outline packages.

The SN75157 is characterized for operation from 0°C to 70°C.

### logic symbol†



### logic diagram (positive logic)



† This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN75157

## DUAL DIFFERENTIAL LINE RECEIVER

SLLS084C – SEPTEMBER 1980 – REVISED MARCH 1997

### schematics of inputs and outputs



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                                    |                              |
|--------------------------------------------------------------------|------------------------------|
| Supply voltage range, $V_{CC}$ (see Note 1) .....                  | -0.5 V to 7 V                |
| Input voltage, $V_I$ .....                                         | $\pm 15$ V                   |
| Differential input voltage, $V_{ID}$ (see Note 2) .....            | $\pm 15$ V                   |
| Output voltage range, $V_O$ (see Note 1) .....                     | -0.5 V to 5.5 V              |
| Low-level output current, $I_{OL}$ .....                           | 50 mA                        |
| Continuous total dissipation .....                                 | See Dissipation Rating Table |
| Operating free-air temperature range, $T_A$ .....                  | 0°C to 70°C                  |
| Storage temperature range, $T_{STG}$ .....                         | -65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds ..... | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to the network ground terminal.

2. Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.

DISSIPATION RATING TABLE

| PACKAGE | $T_A \leq 25^\circ\text{C}$<br>POWER RATING | OPERATING FACTOR<br>ABOVE $T_A = 25^\circ\text{C}$ | $T_A = 70^\circ\text{C}$<br>POWER RATING |
|---------|---------------------------------------------|----------------------------------------------------|------------------------------------------|
| D       | 725 mW                                      | 5.8 mW/°C                                          | 464 mW                                   |
| P       | 1000 mW                                     | 8.0 mW/°C                                          | 640 mW                                   |

### recommended operating conditions

|                                       | MIN  | NOM | MAX     | UNIT |
|---------------------------------------|------|-----|---------|------|
| Supply voltage, $V_{CC}$              | 4.75 | 5   | 5.25    | V    |
| Common-mode input voltage, $V_{IC}$   |      |     | $\pm 7$ | V    |
| Operating free-air temperature, $T_A$ | 0    | 25  | 70      | °C   |

electrical characteristics over recommended ranges of supply voltage, common-mode input voltage, and operating free-air temperature (unless otherwise noted)<sup>†</sup>

| PARAMETER                                                                        | TEST CONDITIONS                                  | MIN                    | TYP <sup>‡</sup> | MAX   | UNIT |
|----------------------------------------------------------------------------------|--------------------------------------------------|------------------------|------------------|-------|------|
| V <sub>IT</sub> Input threshold voltage (V <sub>IT+</sub> and V <sub>IT-</sub> ) | See Note 3                                       | -0.2                   | 0.2              |       | V    |
|                                                                                  |                                                  | -0.4                   | 0.4              |       |      |
| V <sub>hys</sub> Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> )       |                                                  |                        | 70               |       | mV   |
| V <sub>OH</sub> High-level output voltage                                        | V <sub>ID</sub> = 0.2 V, I <sub>O</sub> = -1 mA  | 2.5                    | 3.5              |       | V    |
| V <sub>OL</sub> Low-level output voltage                                         | V <sub>ID</sub> = -0.2 V, I <sub>O</sub> = 20 mA | 0.35                   | 0.5              |       | V    |
| I <sub>I</sub> Input current                                                     | V <sub>CC</sub> = 0 to 5.5 V,<br>See Note 4      | V <sub>I</sub> = 10 V  | 1.1              | 3.25  | mA   |
|                                                                                  |                                                  | V <sub>I</sub> = -10 V | -1.6             | -3.25 |      |
| I <sub>OS</sub> Short-circuit output current <sup>§</sup>                        | V <sub>O</sub> = 0, V <sub>ID</sub> = 0.2 V      | -40                    | -75              | -100  | mA   |
| I <sub>CC</sub> Supply current                                                   | V <sub>ID</sub> = -0.5 V, No load                | 35                     | 50               |       | mA   |

<sup>†</sup> The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for threshold levels only.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Only one output should be shorted at a time and duration of the short circuit should not exceed one second.

NOTES: 3. The expanded threshold parameter is tested with a 500-Ω resistor in series with each input.  
4. The input not under test is grounded.

### switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

| PARAMETER                                                          | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|--------------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> Propagation delay time, low- to high-level output | C <sub>L</sub> = 15 pF, See Figure 1 | 15  | 25  |     | ns   |
| t <sub>PHL</sub> Propagation delay time, high- to low-level output |                                      | 13  | 25  |     | ns   |

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.  
B. The input pulse is supplied by a generator having the following characteristics: t<sub>r</sub> ≤ 5 ns, t<sub>f</sub> ≤ 5 ns, PRR ≤ 5 MHz, duty cycle = 50%.

Figure 1. Test Circuit and Voltage Waveforms

# SN75157

## DUAL DIFFERENTIAL LINE RECEIVER

SLLS084C – SEPTEMBER 1980 – REVISED MARCH 1997

### TYPICAL CHARACTERISTICS



Figure 2



Figure 3



Figure 4



Figure 5

TYPICAL CHARACTERISTICS



Figure 6

APPLICATION INFORMATION



Figure 7. EIA/TIA-422-B System Application

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN75157D         | ACTIVE        | SOIC         | D               | 8    | 75          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 75157                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75157DE4       | ACTIVE        | SOIC         | D               | 8    | 75          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 75157                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75157DG4       | ACTIVE        | SOIC         | D               | 8    | 75          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 75157                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75157DR        | ACTIVE        | SOIC         | D               | 8    | 2500        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   |              | 75157                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75157P         | ACTIVE        | PDIP         | P               | 8    | 50          | RoHS & Green    | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN75157P                | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN75157PSR       | ACTIVE        | SO           | PS              | 8    | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | A157                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN75157DR  | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| SN75157PSR | SO           | PS              | 8    | 2000 | 330.0              | 16.4               | 8.35    | 6.6     | 2.4     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75157DR  | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75157PSR | SO           | PS              | 8    | 2000 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75157D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157DE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75157P   | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



## PACKAGE OUTLINE

**D0008A**

## SOIC - 1.75 mm max height

## SMALL OUTLINE INTEGRATED CIRCUIT



4214825/C 02/2019

## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

---

## MECHANICAL DATA

PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

PS (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Non-Solder Mask Opening  
(See Note E)

4212188/A 09/11

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001 variation BA.

4040082/E 04/2010

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated