# SY58038U

Ultra-Precision, 8:1 MUX with Internal Termination and 1:2 LVPECL Fanout Buffer

#### Precision Edge<sup>®</sup>



#### **General Description**

The SY58038U is a low-jitter, low-skew, high-speed 8:1 multiplexer with a 1:2 differential fanout buffer optimized for precision telecom and enterprise server distribution applications. The SY58038U distributes clock frequencies from DC to 3.5GHz, and data rates to 4.5Gpbs guaranteed over temperature and voltage.

The SY58038U differential input includes Micrel's unique, 3-pin input termination architecture that directly interfaces to any differential signal (AC- or DC-coupled) as small as 100mV without any level shifting or termination resistor networks in the signal path. The outputs are 800mV, 100K compatible LVPECL with extremely fast rise/fall times guaranteed to be less than 100ps.

The SY58038U features a patented isolation design that significantly improves channel-to-channel crosstalk performance.

The SY58038U operates from a 2.5V  $\pm$ 5% or 3.3V  $\pm$ 10% supply and is guaranteed over the full industrial temperature range of -40°C to +85°C. The SY58038U is part of Micrel's high-speed, Precision Edge<sup>®</sup> product line.

Datasheets and support documentation are available on Micrel's web site at: <u>www.micrel.com</u>.



#### Features

- Selects between 1 of 8 inputs, and provides two precise, low-skew LVPECL output copies
- Ultra-low jitter design:
  - 72fs<sub>rms</sub> phase jitter (typical)
- Guaranteed AC performance over temperature and voltage:
  - DC to 4.5Gbps throughput
  - <500ps propagation delay IN-to-Q (V<sub>IN</sub> > 100mV)
  - <100ps t<sub>r</sub> / t<sub>f</sub> time
  - <15ps skew (output-to-output)</li>
- Unique, patented, channel-to-channel isolation design provides superior crosstalk performance
- Unique, patented, input termination and V<sub>T</sub> pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS)
- 800mV LVPECL output swing
- Power supply 2.5V ±5% or 3.3V ±10%
- -40°C to +85°C temperature range
- Available in 44-pin (7mm × 7mm) QFN package

#### **Applications**

- Data communication systems
- All SONET/SDH data/clock applications
- All Fibre Channel applications
- All Gigabit Ethernet applications

United States Patent No. RE44,134

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

### **Functional Block Diagram**



### **Truth Table**

| SEL2 | SEL1 | SEL0 | Q   | /Q   |
|------|------|------|-----|------|
| L    | L    | L    | IN0 | /IN0 |
| L    | L    | Н    | IN1 | /IN1 |
| L    | Н    | L    | IN2 | /IN2 |
| L    | Н    | Н    | IN3 | /IN3 |
| Н    | L    | L    | IN4 | /IN4 |
| Н    | L    | Н    | IN5 | /IN5 |
| Н    | Н    | L    | IN6 | /IN6 |
| Н    | Н    | Н    | IN7 | /IN7 |

# Ordering Information<sup>(1)</sup>

| Part Number                  | Marking  | arking Operating Range Pac |                        |
|------------------------------|----------|----------------------------|------------------------|
| SY58038UMY                   | SY58038U | –40°C to +85°C             | 44-pin (7mm × 7mm) QFN |
| SY58038UMY TR <sup>(2)</sup> | SY58038U | –40°C to +85°C             | 44-pin (7mm × 7mm) QFN |

Notes:

1. Contact factory for die availability. Die are guaranteed at  $T_A = +25^{\circ}C$ , DC electricals only.

2. Tape and reel.

## **Pin Configuration**



# **Pin Description**

| Pin<br>Number                                                           | Pin<br>Name                                                                                         | Pin Function                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20, 18<br>16, 14<br>13, 11<br>9, 7<br>5, 3<br>1, 43<br>42, 40<br>38, 36 | IN0, /IN0<br>IN1, /IN1<br>IN2, /IN2<br>IN3, /IN3<br>IN4, /IN4<br>IN5,/IN5<br>IN6, /IN6<br>IN7, /IN7 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC or DC-coupled signals as small as 100mV. Each pin of a pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Refer to the <i>Input Interface Applications</i> section for more details. |
| 19,15<br>12, 8<br>4, 44<br>41, 37                                       | VT0, VT1<br>VT2, VT3<br>VT4, VT5<br>VT6, VT7                                                        | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. Refer to the <i>Input Interface Applications</i> section for more details                                                                                                               |
| 17<br>10<br>2<br>39                                                     | VREF-AC0<br>VREF-AC1<br>VREF-AC2<br>VREF-AC3                                                        | Reference Voltage: This output biases to $V_{CC} - 1.2V$ . It is used when AC coupling the inputs (IN, /IN). For AC-coupled applications, connect VREF-AC to the VT pin and bypass with a 0.01µF low-ESR capacitor to $V_{CC}$ or GND, depending on input type. Refer to the <i>Input Interface Applications</i> section for more details.                                          |
| 21<br>22<br>35                                                          | SEL0<br>SEL1<br>SEL2                                                                                | The single-ended TTL/CMOS-compatible inputs select the inputs to the multiplexer. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open.                                                                                                                                                               |
| 24, 27, 29, 32                                                          | VCC                                                                                                 | Positive Power Supply. Bypass with 0.1µF//0.01µF low-ESR capacitors as close to each VCC pin.                                                                                                                                                                                                                                                                                       |
| 25, 26<br>30, 31                                                        | Q0,/Q0<br>Q1,/Q1                                                                                    | Differential Outputs: These LVPECL output pairs are the outputs of the device. Unused output pairs may be left open. Each output is designed to drive 800mV into 50 $\Omega$ terminated to V <sub>CC</sub> - 2V (or V <sub>CC</sub> - 1.2V, if AC-coupled).                                                                                                                         |
| 23, 28, 33                                                              | GND, ePad                                                                                           | Ground. GND and exposed pad (ePad) must both be connected to the most negative potential of chip ground.                                                                                                                                                                                                                                                                            |

### Absolute Maximum Ratings<sup>(3)</sup>

| Power Supply Voltage ( $V_{CC}$ )<br>Input Voltage ( $V_{IN}$ ). |                 |
|------------------------------------------------------------------|-----------------|
| LVPECL Output Current (I <sub>OUT</sub> )                        |                 |
| Continuous                                                       | 50mA            |
| Surge                                                            | 100mA           |
| Termination Current <sup>(6)</sup>                               |                 |
| Source or Sink Current (on VT pin)                               | ±100mA          |
| Lead Temperature (soldering, 10s)                                | +260°C          |
| Storage Temperature Range (T <sub>S</sub> )                      | –65°C to +150°C |

# **Operating Ratings**<sup>(4)</sup>

| Power Supply                                                  |
|---------------------------------------------------------------|
| Voltage (V <sub>CC</sub> )+2.375V to +2.625V or +3.0V to 3.6V |
| Ambient Temperature (T <sub>A</sub> )–40°C to +85°C           |
| Package Thermal Resistance <sup>(5)</sup>                     |
| QFN (θ <sub>JA</sub> )                                        |
| Still Air24°C/W                                               |
| QFN (ψ <sub>JB</sub> )                                        |
| Junction-to-Board12°C/W                                       |
|                                                               |

# DC Electrical Characteristics<sup>(7)</sup>

 $T_{\text{A}}$  = –40°C to +85°C, unless otherwise noted.

| Symbol                        | Parameter                                    | Condition                 | Min.                  | Тур.                  | Max.                  | Units |  |
|-------------------------------|----------------------------------------------|---------------------------|-----------------------|-----------------------|-----------------------|-------|--|
| M                             |                                              | V <sub>CC</sub> = 2.5V    | 2.375                 | 2.5                   | 2.625                 | V     |  |
| Vcc                           | Power Supply Voltage                         | V <sub>CC</sub> = 3.3V    | 3.0                   | 3.3                   | 3.6 V                 |       |  |
| I <sub>CC</sub>               | Power Supply Current                         | No load, maximum $V_{CC}$ |                       | 120                   | 170                   | mA    |  |
| R <sub>IN</sub>               | Input Resistance (IN-to-V <sub>T</sub> )     |                           | 40                    | 50                    | 60                    | Ω     |  |
| $R_{\text{DIFF}_{\text{IN}}}$ | Differential Input Resistance (IN-to-/IN)    |                           | 80                    | 100                   | 120                   | Ω     |  |
| V <sub>IH</sub>               | Input HIGH Voltage (IN-to-/IN)               | Note 8                    | $V_{CC}-1.6$          |                       | V <sub>cc</sub>       | V     |  |
| V <sub>IL</sub>               | Input LOW Voltage (IN-to-/IN)                |                           | 0                     |                       | $V_{\text{IN}}-0.1$   | V     |  |
| V <sub>IN</sub>               | Input Voltage Swing (IN-to-/IN)              | See Figure 1              | 0.1                   |                       | 1.7                   | V     |  |
| $V_{DIFF\_IN}$                | Differential Input Voltage Swing (IN-to-/IN) | See Figure 2              | 0.2                   |                       |                       | V     |  |
| $V_{T\_IN}$                   | IN-to-V <sub>T</sub> (IN-to-/IN)             |                           |                       |                       | 1.28                  | V     |  |
| $V_{REF}$ -AC                 | Output Reference Voltage                     |                           | V <sub>CC</sub> – 1.3 | V <sub>CC</sub> – 1.2 | V <sub>CC</sub> – 1.1 | V     |  |

Notes:

3. Permanent device damage may occur if ratings in the *Absolute Maximum Ratings* section are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

4. The datasheet limits are not guaranteed if the device is operated beyond the operating ratings.

5. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB.  $\psi_{JB}$  uses 4-layer  $\theta_{JA}$  in still-air number unless otherwise stated.

6. Due to the limited drive capability, use for input of the same package only.

7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

8.  $V_{IH}$  (minimum), not lower than 1.2V.

## LVPECL Output DC Electrical Characteristics<sup>(9)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C ≤ to +85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V, unless otherwise noted.

| Symbol                | Parameter                                 | Condition    | Min.                    | Тур. | Max.                    | Units |
|-----------------------|-------------------------------------------|--------------|-------------------------|------|-------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage (Q, /Q)               |              | V <sub>CC</sub> – 1.145 |      | $V_{CC}-0.895$          | V     |
| V <sub>OL</sub>       | Output LOW Voltage (Q, /Q)                |              | V <sub>CC</sub> – 1.945 |      | V <sub>CC</sub> - 1.695 | V     |
| V <sub>OUT</sub>      | Output Differential Swing (Q, /Q)         | See Figure 1 | 550                     | 800  |                         | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing (Q, /Q) | See Figure 2 | 1100                    | 1600 |                         | mV    |

## LVTTL/CMOS DC Electrical Characteristics<sup>(9)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_{A}$  = –40°C  $\leq$  to +85°C, unless otherwise noted.

| Symbol          | Parameter          | Condition | Min. | Тур. | Max.            | Units |
|-----------------|--------------------|-----------|------|------|-----------------|-------|
| VIH             | Input HIGH Voltage |           | 2.0  |      | V <sub>cc</sub> | V     |
| VIL             | Input LOW Voltage  |           |      |      | 0.8             | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |      | 30              | μA    |
| IIL             | Input LOW Current  |           | -300 |      |                 | μA    |

## AC Electrical Characteristics<sup>(10)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C ≤ to +85°C,  $R_L$  = 50 $\Omega$  to  $V_{CC}$  - 2V, unless otherwise noted.

| Symbol                               | Parameter                                                 |         | Condition                                               | Min. | Тур. | Max. | Units             |
|--------------------------------------|-----------------------------------------------------------|---------|---------------------------------------------------------|------|------|------|-------------------|
| f <sub>MAX</sub>                     | Maximum Operating Frequency                               |         | NRZ Data                                                | 4.5  |      |      | Gbps              |
|                                      |                                                           |         | $V_{OUT} \ge 400 mV$ Clock                              | 3.5  | 5    |      | GHz               |
| +                                    |                                                           | IN-to-Q | $V_{IN} \ge 100 mV$                                     | 280  | 390  | 500  | ps                |
| t <sub>pd</sub>                      | Differential Propagation Delay SEL-to-Q                   |         |                                                         | 150  |      | 600  | ps                |
| ∆t <sub>pd</sub> Temp<br>Coefficient | Differential Propagation Delay Temperature<br>Coefficient |         |                                                         |      | 220  |      | fs/∘C             |
| t <sub>SKEW</sub>                    | Output-to-Output Skew                                     |         | Note 11                                                 |      |      | 15   | ps                |
|                                      | Part-to-Part Skew                                         |         | Note 12                                                 |      |      | 150  | ps                |
| t <sub>JITTER</sub>                  | RMS Phase Jitter                                          |         | Carrier = 622MHz<br>Integration Range:<br>12kHz – 20MHz |      | 72   |      | fs <sub>rms</sub> |
| t <sub>r</sub> , t <sub>f</sub>      | Output Rise/Fall Time                                     |         | At full output swing, 20% to 80%                        | 35   | 65   | 100  | ps                |

#### Note:

9. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

10. High-frequency AC-parameters are guaranteed by design and characterization.

- 11. Output-to-output skew is measured between two different outputs under identical input transitions.
- 12. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.

## **Phase Noise Plot**



#### **Single-Ended and Differential Swings**



Figure 1. Single-Ended Voltage Swing



Figure 2. Differential Voltage Swing

### **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V, GND = 0,  $V_{IN}$  = 100mV,  $T_A$  = +25°C, unless otherwise stated



# **Functional Characteristics**

 $V_{CC}$  = 3.3V, GND = 0,  $V_{IN}$  = 100mV,  $T_{A}$  = +25°C, unless otherwise stated.



## **Functional Characteristics (Continued)**

 $V_{CC}$  = 3.3V, GND = 0,  $V_{IN}$  = 100mV,  $T_{A}$  = +25°C, unless otherwise stated.



### **Input and Output Stages**



Figure 3. Simplified Differential Input Stage





Figure 5. LVPECL Interface (DC-Coupled)



OPTION: CAN CONNECT  $\rm V_{T}$  TO  $\rm V_{\rm cc}.$ 

Figure 7. CML Interface (DC-Coupled)



Figure 4. Simplified LVPECL Output Stage



#### Figure 6. LVPECL Interface (AC-Coupled)



Figure 8. CML Interface (AC-Coupled)

### Input Interface Applications (Continued)





Figure 10. LVDS Interface (AC Coupled)

Figure 9. LVDS Interface (DC Coupled)

#### **Output Interface Applications**



#### Note:

For +2.5V system, R1 =  $250\Omega$ , R2 =  $62.5\Omega$ 





#### Note:

For +2.5V system,  $R_{\rm b}$  = 19 $\Omega$  For +3.3V system,  $R_{\rm b}$  = 50 $\Omega$ 



# Package Information and Recommended Landing Pattern<sup>(13)</sup>



44-Pin 7mm × 7mm QFN (MM)

#### Note:

13. Package meets Level 2 qualification. All parts are dry-packaged before shipment. Exposed pads must be soldered to a ground for proper thermal management. Package information is correct as of the publication date. For updates and most current information, go to <u>www.micrel.com</u>.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB <u>http://www.micrel.com</u>

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high-performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.