# MIC23450

# 3 MHz, PWM, 2A Triple Buck Regulator with HyperLight Load and Power Good

#### **Features**

- · 2.7V to 5.5V Input Voltage
- · Three Independent 2A Outputs
- · Up to 93% Peak Efficiency
- · 81% Typical Efficiency at 1 mA
- · Three Independent Power Good Indicators
- 23 µA Typical Quiescent Current (Per Channel)
- · 3 MHz PWM Operation in Continuous Mode
- · Ultra-Fast Transient Response
- · Low Voltage Output Ripple
  - 30 mV<sub>PP</sub> Ripple in HyperLight Load<sup>®</sup> Mode
  - 5 mV Output Voltage Ripple in Full PWM Mode
- Fully Integrated MOSFET Switches
- 0.01 µA Shutdown Current (Per Channel)
- · Thermal-Shutdown and Current-Limit Protection
- · Output Voltage as Low as 1V
- 32-Pin 5 mm x 5 mm QFN Package
- -40°C to +125°C Junction Temperature Range

#### **Applications**

- · Solid State Drives (SSD)
- μC/μP, FPGA, and DSP power
- · Test and Measurement Systems
- · Set-Top Boxes and DTV
- High-Performance Servers
- Security/Surveillance Cameras
- · 5V POL Applications

#### **General Description**

The MIC23450 is a high-efficiency, 3 MHz, triple 2A, synchronous buck regulator with HyperLight Load® mode. HyperLight Load provides very high efficiency at light loads and ultra-fast transient response which is perfectly suited for supplying processor core voltages. An additional benefit of this proprietary architecture is very low output ripple voltage throughout the entire load range with the use of small output capacitors. The 5 mm x 5 mm QFN package saves board space and requires only five external components for each channel.

The MIC23450 is designed for use with a very small inductor, down to 0.47  $\mu$ H, and an output capacitor as small as 2.2  $\mu$ F that enables a total solution size, less than 1 mm height.

The MIC23450 has a very low quiescent current of 23  $\mu$ A each channel and achieves as high as 81% efficiency at 1 mA. At higher loads, the MIC23450 provides a constant switching frequency around 3 MHz while achieving peak efficiencies up to 93%.

The MIC23450 is available in 32-pin 5 mm x 5 mm QFN package with an operating junction temperature range from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

#### Package Type



## **Typical Application Circuit**



## **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| Supply Voltage (PV <sub>IN</sub> , AV <sub>IN</sub> )                          | 0.3V to +6V |
|--------------------------------------------------------------------------------|-------------|
| Sense (V <sub>SNS1</sub> , V <sub>SNS2</sub> , V <sub>SNS3</sub> )             |             |
| Power Good (PG1, PG2, PG3)                                                     | 0.3V to +6V |
| Output Switch Voltage (V <sub>SW1</sub> , V <sub>SW2</sub> , V <sub>SW3</sub>  |             |
| Enable Input Voltage (V <sub>EN1</sub> , V <sub>EN2</sub> , V <sub>EN3</sub> ) |             |
| ESD Rating (Note 1)                                                            |             |

#### **Operating Ratings ‡**

| Supply Voltage (V <sub>IN</sub> ) | +2.7V to +5.5V        |
|-----------------------------------|-----------------------|
|                                   | 0V to V <sub>IN</sub> |
|                                   | +1.0V to +3.3V        |

- **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.
- **‡ Notice:** The device is not guaranteed to function outside its operating ratings.
  - **Note 1:** Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5 k $\Omega$  in series with 100 pF.

#### **ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $T_A$  = +25°C;  $V_{IN}$  =  $V_{EN1}$ ,  $V_{EN2}$ ,  $V_{EN3}$  = 3.6V; L1 = L2 = L3 = 1  $\mu$ H;  $C_{OUT1}$ ,  $C_{OUT2}$ ,  $C_{OUT3}$  = 4.7 $\mu$ F, unless otherwise specified. **Bold** values indicate –40°C ≤  $T_J$  ≤ +125°C, unless noted. Note 1

| Parameter                                                                     | Symbol                | Min.  | Тур. | Max.  | Units | Conditions                                                                              |
|-------------------------------------------------------------------------------|-----------------------|-------|------|-------|-------|-----------------------------------------------------------------------------------------|
| Supply Voltage Range                                                          | _                     | 2.7   |      | 5.5   | V     | _                                                                                       |
| Undervoltage Lockout<br>Threshold                                             | UVLO                  | 2.45  | 2.55 | 2.65  | V     | Turn-on                                                                                 |
| Undervoltage Lockout<br>Hysteresis                                            | UVLO_HYST             | _     | 75   | _     | mV    | _                                                                                       |
| Quiescent Current                                                             | _                     | _     | 69   | 120   | μΑ    | I <sub>OUT</sub> = 0 mA, SNS > 1.2 *<br>V <sub>OUTNOM</sub>                             |
| Per Channel Shutdown<br>Current                                               | I <sub>SHDN</sub>     | _     | 0.01 | 5     | μΑ    | $V_{EN1}$ , $V_{EN2}$ , $V_{EN3} = 0V$ ; $V_{IN} = 5.5V$                                |
| Output Voltage Accuracy                                                       | V <sub>OUT</sub> _ACC | -2.5  | _    | +2.5  | %     | $V_{IN}$ = 3.6V if $_{VOUT(NOM)}$ < 2.5V,<br>$I_{LOAD}$ = 20 mA                         |
|                                                                               | _                     | -2.5  |      |       |       | $V_{IN}$ = 4.5V if $V_{OUT(NOM)} \ge$ 2.5V,<br>$I_{LOAD}$ = 20 mA                       |
| Feedback Voltage<br>(V <sub>FB1</sub> , V <sub>FB2</sub> , V <sub>FB3</sub> ) | V <sub>FB</sub>       | 0.604 | 0.62 | 0.635 | V     | _                                                                                       |
| Peak Current Limit                                                            | I <sub>PEAK</sub>     | 2     | 4.5  | _     | А     | $I_{OUT1}$ , $I_{OUT2}$ , $I_{OUT3}$<br>SNS1, SNS2, SNS3 = 0.9 x<br>$V_{OUTNOM}$        |
| Foldback Current Limit                                                        | I <sub>FB</sub>       | _     | 1.8  | _     | Α     | _                                                                                       |
| Output Voltage Line                                                           |                       | _     | 0.3  | _     | %/V   | $V_{IN}$ = 3.6V to 5.5V if $V_{OUTNOM1,2,3}$ < 2.5V, $I_{LOAD}$ = 20 mA                 |
| Regulation<br>(V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>OUT3</sub> )    |                       | _     | 0.3  | _     | 70/ V | V <sub>IN</sub> = 4.5V to 5.5V if V <sub>OUTNOM</sub> ≥ 2.5V, I <sub>LOAD</sub> = 20 mA |

## **ELECTRICAL CHARACTERISTICS (CONTINUED)**

Electrical Characteristics:  $T_A = +25^{\circ}C$ ;  $V_{IN} = V_{EN1}$ ,  $V_{EN2}$ ,  $V_{EN3} = 3.6V$ ; L1 = L2 = L3 = 1  $\mu$ H;  $C_{OUT1}$ ,  $C_{OUT2}$ ,  $C_{OUT3} = 4.7 \mu$ F, unless otherwise specified. **Bold** values indicate  $-40^{\circ}C \le T_J \le +125^{\circ}C$ , unless noted. Note 1

| Parameter                                                    | Symbol                 | Min. | Тур. | Max. | Units | Conditions                                                                                        |
|--------------------------------------------------------------|------------------------|------|------|------|-------|---------------------------------------------------------------------------------------------------|
|                                                              | _                      |      | 0.2  |      | %     | DCM: 20 mA < I <sub>LOAD</sub> < 130 mA,<br>V <sub>IN</sub> = 3.6V if V <sub>OUTNOM</sub> < 2.5V  |
| Output Voltage Load<br>Regulation                            |                        |      | 0.4  | 1    |       | DCM: 20 mA < I <sub>LOAD</sub> < 130 mA,<br>V <sub>IN</sub> = 5.0V if V <sub>OUTNOM</sub> > 2.5V  |
| (V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>OUT3</sub> ) |                        |      | 0.6  | _    |       | CCM: 200 mA < I <sub>LOAD</sub> < 500 mA,<br>V <sub>IN</sub> = 3.6V if V <sub>OUTNOM</sub> < 2.5V |
|                                                              |                        |      | 0.3  | -    |       | CCM: 200 mA < I <sub>LOAD</sub> < 1A,<br>V <sub>IN</sub> = 5.0V if V <sub>OUTNOM</sub> > 2.5V     |
| PWM Switch On<br>Resistance                                  |                        | _    | 0.2  | _    |       | $I_{SW1}$ , $I_{SW2}$ , $I_{SW3} = +100 \text{ mA}$ (PMOS)                                        |
| (R <sub>SW1</sub> , R <sub>SW2</sub> , R <sub>SW3</sub> )    | _                      | _    | 0.2  | _    | Ω     | $I_{SW1}$ , $I_{SW2}$ , $I_{SW3} = -100 \text{ mA}$ (NMOS)                                        |
| Maximum Frequency                                            | f <sub>SW</sub>        | _    | 3    |      | MHz   | I <sub>OUT1</sub> , I <sub>OUT2</sub> , I <sub>OUT3</sub> = 120 mA                                |
| Soft-Start Time                                              | t <sub>SS</sub>        | _    | 115  | _    | μs    | V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>OUT3</sub> = 90%                                   |
| Power Good Threshold                                         | PG_TH                  | 83   | 90   | 96   | %     | % of V <sub>NOM</sub>                                                                             |
| Power Good Hysteresis                                        | PG <sub>HYST</sub>     | _    | 10   | _    | %     | _                                                                                                 |
| Power Good Pull-Down<br>Voltage                              | _                      | _    | _    | 200  | mV    | V <sub>SNS</sub> = 90% V <sub>NOM</sub> , I <sub>PG</sub> = 1 mA                                  |
| Enable Threshold                                             | EN_TH                  | 0.5  | 8.0  | 1.2  | V     | Turn-on                                                                                           |
| Enable Input Current                                         | _                      | _    | 0.1  | 1    | μA    | _                                                                                                 |
| Overtemperature<br>Shutdown                                  | T <sub>SHDN</sub>      |      | 160  |      | °C    | _                                                                                                 |
| Overtemperature<br>Shutdown Hysteresis                       | T <sub>SHDN_HYST</sub> | _    | 20   | _    | °C    | _                                                                                                 |

Note 1: Specification for packaged product only.

## **TEMPERATURE SPECIFICATIONS (Note 1)**

| Parameters                            |                | Min.            | Тур. | Max. | Units | Conditions |  |
|---------------------------------------|----------------|-----------------|------|------|-------|------------|--|
| Temperature Ranges                    |                |                 |      |      |       |            |  |
| Storage Temperature Range             | T <sub>S</sub> | <del>-</del> 65 | _    | +150 | °C    | _          |  |
| Junction Temperature Range            | $T_J$          | -40             | _    | +125 | °C    | _          |  |
| Package Thermal Resistances           |                |                 |      |      |       |            |  |
| Thermal Resistance 5 mm x 5 mm QFN-32 | $\theta_{JA}$  | _               | 30   | _    | °C/W  | _          |  |
| Thermal Resistance 5 mm x 5 mm QFN-32 | $\theta_{JC}$  | _               | 10   | _    | °C/W  | _          |  |

Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e.,  $T_A$ ,  $T_J$ ,  $\theta_{JA}$ ). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +125°C rating. Sustained junction temperatures above +125°C can impact the device reliability.

#### 2.0 TYPICAL PERFORMANCE CURVES

Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: Efficiency ( $V_{OUT} = 1.8V$ ) vs. Output Current.



Voltage.



FIGURE 2-2: Efficiency ( $V_{OUT} = 2.5V$ ) vs. Output Current.



FIGURE 2-5: Line Regulation (Low Loads).



FIGURE 2-3: Current Limit vs. Input Voltage.



FIGURE 2-6: Line Regulation (High Loads).



FIGURE 2-7: Current (HLL).

Output Voltage vs. Output



FIGURE 2-8: Current (CCM).

Output Voltage vs. Output



FIGURE 2-9: Temperature.

Output Voltage vs.



FIGURE 2-10: Voltage.

PG Delay Time vs. Input



FIGURE 2-11: Voltage.

PG Threshold vs. Input



FIGURE 2-12:

UVLO Threshold vs.

Temperature.



FIGURE 2-13: Enable Threshold vs. Input Voltage.



FIGURE 2-14: Enable Threshold vs. Temperature.



**FIGURE 2-15:** Switching Frequency vs. Load Current.



FIGURE 2-16: V<sub>FB</sub> vs. Temperature.



FIGURE 2-17: Maximum Output Current per O/P vs. Temperature(1 O/P).



FIGURE 2-18: Maximum Output Current per O/P vs. Temperature(2 O/P).



FIGURE 2-19: Maximum Output Current per O/P vs. Temperature(3 O/P).



FIGURE 2-20: Power Dissipation vs. Load Current (Per Channel).



**FIGURE 2-21:** Maximum Package Dissipation vs. Ambient Temperature.



FIGURE 2-22: Switching Waveform Discontinuous Mode (1 mA).



FIGURE 2-23: Switching Waveform Discontinuous Mode (50 mA).



FIGURE 2-24: Switching Waveform Continuous Mode (150 mA).



FIGURE 2-25: Switching Waveform Continuous Mode (1.5A).



FIGURE 2-26: Load Transient (10 mA to 500 mA).



FIGURE 2-27: Load Transient (50 mA to 1A).



FIGURE 2-28: Load Transient (200 mA to 1A).



FIGURE 2-29: Load Transient (200 mA to 2A).



FIGURE 2-30: Line Transient (3.6V to 5.5V @ 1.5A Load).



FIGURE 2-31: Line Transient (3.6V to 5.5V @ 20 mA Load).



FIGURE 2-32: Start-Up and PG Waveform.



FIGURE 2-33: Start-Up and PG Waveform - Sequenced (EN = EN1, PG1 = EN2, PG2 = EN3).



FIGURE 2-34: Shutdown and PG Waveform - Sequenced (EN = EN1, PG1 = EN2, PG2 = EN3).



FIGURE 2-35: Switching Waveform (All Channels in Continuous Mode).



FIGURE 2-36: Transient Cross Regulation  $(I_{OUT3} = 50 \text{ mA to } 2A, I_{OUT1}, I_{OUT2} = 20 \text{ mA})$ 

### 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number         | Pin Name    | Description                                                                                                                                                           |
|--------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26, 23, 21         | SW1, 2, 3   | Switch (Output). Internal power MOSFET output switches for Output 1/2/3.                                                                                              |
| 30, 3,8            | EN1, 2, 3   | Enable (Input). Logic high enables operation of regulator 1/2/3. Logic low will shut down the device. Do not leave floating.                                          |
| 31, 4, 9           | SNS1, 2, 3  | Sense. Connect to $V_{\text{OUT1,2,3}}$ as close to output capacitor as possible to sense output voltage.                                                             |
| 32, 5, 10          | FB1, 2, 3   | Feedback. Connect a resistor Divider from output 1/2/3 to ground to set the output voltage.                                                                           |
| 1, 6, 12           | PG1, 2, 3   | Power Good. Open Drain output for the power good indicator for output 1/2/3. Place a resistor between this pin and a voltage source to detect a power good condition. |
| 2, 7, 11           | AGND1, 2, 3 | Analog Ground. Connect to quiet ground point away from high current paths, e.g., $C_{OUT}$ for best operation. Must be connected externally to PGND.                  |
| 27, 29, 14         | PVIN1, 2, 3 | Power Input Voltage. Connect a capacitor to PGND to localize loop currents and decouple switching noise.                                                              |
| 28, 15, 13         | AVIN1, 2, 3 | Analog Input Voltage. Connect a capacitor to AGND to decouple noise.                                                                                                  |
| 24, 22, 18         | PGND1, 2, 3 | Power ground.                                                                                                                                                         |
| 16, 17, 19, 20, 25 | NC          | No connect.                                                                                                                                                           |
| EP                 | ePAD        | Exposed Heat Sink Pad. Connect to PGND.                                                                                                                               |

#### 4.0 FUNCTIONAL DESCRIPTION

#### **4.1 PVIN**

The input supply (PVIN) provides power to the internal MOSFETs for the switch mode regulator. The VIN operating range is 2.7V to 5.5V so an input capacitor, with a minimum voltage rating of 6.3V, is recommended. Due to the high di/dt switching speeds, a minimum 2.2  $\mu$ F or 4.7  $\mu$ F recommended bypass capacitor placed close to PVIN and the power ground (PGND) pin is required.

#### **4.2 AVIN**

The input supply (AVIN) provides power to the internal control circuitry. As the high di/dt switching speeds on PVIN cause small voltage spikes, an RC filter comprising  $50\Omega$  and a minimum 100 nF decoupling capacitor placed close to the AVIN and signal ground (AGND) pin is required.

#### 4.3 EN

A logic high signal on the enable pin activates the output voltage of the device. A logic low signal on the enable pin deactivates the output and reduces supply current to  $0.01\,\mu\text{A}$ . MIC23450 features internal soft-start circuitry that reduces in-rush current and prevents the output voltage from overshooting at start up. Do not leave the EN pin floating.

#### 4.4 SW

The switch (SW) connects directly to one end of the inductor and provides the current path during switching cycles. The other end of the inductor is connected to the load, SNS pin and output capacitor. Due to the high speed switching on this pin, the switch node should be routed away from sensitive nodes.

#### 4.5 SNS

The sense (SNS) pin is connected to the output of the device to provide feedback to the control circuitry. The SNS connection should be placed close to the output capacitor.

#### **4.6 AGND**

The analog ground (AGND) is the ground path for the biasing and control circuitry. The current loop for the signal ground should be separate from the power ground (PGND) loop.

#### 4.7 PGND

The power ground pin is the ground path for the high current in PWM mode. The current loop for the power ground should be as small as possible and separate from the analog ground (AGND) loop as applicable.

#### 4.8 PG

The power good (PG) pin is an open drain output which indicates logic high when the output voltage is typically above 90% of its steady state voltage. A pull-up resistor of more than 5 k $\Omega$  should be connected from PG to  $V_{OUT}$ .

#### 4.9 FB

The feedback (FB) pin is the control input for programming the output voltage. A resistor divider network is connected to this pin from the output and is compared to the internal 0.62V reference within the regulation loop.

The output voltage can be programmed between 1V and 3.3V using Equation 4-1:

#### **EQUATION 4-1:**

$$V_{OUT} = V_{REF} \left( 1 + \frac{R1}{R2} \right)$$
 Where: 
$$V_{REF} = 0.62V$$
 
$$R1 = Top \ resistor$$
 
$$V_{OUT} = Desired \ output \ voltage$$
 
$$R2 = Bottom \ resistor$$

## TABLE 4-1: FEEDBACK RESISTOR VALUES

| V <sub>OUT</sub> | R1     | R2      |
|------------------|--------|---------|
| 1.2V             | 274 kΩ | 294 kΩ  |
| 1.5V             | 316 kΩ | 221 kΩ  |
| 1.8V             | 301 kΩ | 158 kΩ  |
| 2.5V             | 324 kΩ | 107 kΩ  |
| 3.3V             | 309 kΩ | 71.5 kΩ |

#### 5.0 APPLICATION INFORMATION

The MIC23450 is a triple high performance DC-to-DC step down regulator offering a small solution size. Supporting 3 outputs with currents up to 2A inside a 5 mm x 5 mm QFN package, the IC requires only five external components per channel while meeting today's miniature portable electronic device needs. Using the HyperLight Load switching scheme, the MIC23450 is able to maintain high efficiency throughout the entire load range while providing ultra-fast load transient response. The following sections provide additional device application information.

### 5.1 Input Capacitor

A 2.2  $\mu$ F ceramic capacitor or greater should be placed close to the PVIN pin for each channel and it's corresponding PGND pin for bypassing. For example, Murata GRM188R60J475ME84D, size 0603, 4.7  $\mu$ F ceramic capacitor is ideal, based upon performance, size and cost. A X5R or X7R temperature rating is recommended for the input capacitor. Y5V temperature rating capacitors, aside from losing most of their capacitance over temperature, can also become resistive at high frequencies. This reduces their ability to filter out high frequency noise.

#### 5.2 Output Capacitor

The MIC23450 is designed for use with a  $2.2~\mu F$  or greater ceramic output capacitor. Increasing the output capacitance will lower output ripple and improve load transient response but could also increase solution size or cost. A low equivalent series resistance (ESR) ceramic output capacitor such as the Murata GRM188R60J475ME84D, size 0603, 4.7  $\mu F$  ceramic capacitor is recommended based upon performance, size and cost. Both the X7R or X5R temperature rating capacitors are recommended. The Y5V and Z5U temperature rating capacitors are not recommended due to their wide variation in capacitance over temperature and increased resistance at high frequencies.

#### 5.3 Inductor Selection

When selecting an inductor, it is important to consider the following factors (not necessarily in the order of importance):

- Inductance
- · Rated current value
- · Size requirements
- DC resistance (DCR)

The MIC23450 is designed for use with a 0.47  $\mu$ H to 2.2  $\mu$ H inductor. For faster transient response, a 0.47  $\mu$ H inductor will yield the best result. On the other

hand, a 2.2 µH inductor will yield lower output voltage ripple. For the best compromise of these, generally, a 1 µH is recommended.

Maximum current ratings of the inductor are generally given in two methods; permissible DC current and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% to 20% loss in inductance. Ensure the inductor selected can handle the maximum operating current. When saturation current is specified, make sure that there is enough margin so that the peak current does not cause the inductor to saturate. Peak current can be calculated as shown in Equation 5-1:

#### **EQUATION 5-1:**

$$I_{PEAK} = \left[I_{OUT} + V_{OUT} \left(\frac{1 - V_{OUT} / V_{IN}}{2 \times f \times L}\right)\right]$$
 Where: 
$$I_{OUT} = \qquad \qquad \text{Output currrent}$$
 
$$V_{OUT} = \qquad \qquad \text{Output voltage}$$
 
$$V_{IN} = \qquad \qquad \text{Input voltage}$$
 
$$f = \qquad \qquad \text{Switching frequency}$$
 
$$L = \qquad \qquad \text{Inductor value}$$

As shown in Equation 5-1, the peak inductor current is inversely proportional to the switching frequency and the inductance; the lower the switching frequency or the inductance the higher the peak current. As input voltage increases, the peak current also increases.

The size of the inductor depends on the requirements of the application.

DC resistance (DCR) is also important. While DCR is inversely proportional to size, DCR can represent a significant efficiency loss. Refer to the Efficiency Considerations.

The transition between high loads (CCM) to HyperLight Load (HLL) mode is determined by the inductor ripple current and the load current as illustrated in Figure 5-1.



FIGURE 5-1: Transition between CCM Mode and HLL Mode.

Figure 5-1 shows the signals for high side switch drive (HSD) for  $T_{ON}$  control, the Inductor current and the low side switch drive (LSD) for  $T_{OFF}$  control.

In HLL mode, the inductor is charged with a fixed  $T_{ON}$  pulse on the high side switch (HSD). After this, the LSD is switched on and current falls at a rate  $V_{OUT}/L$ . The controller remains in HLL mode while the inductor falling current is detected to cross approximately -50 mA. When the LSD (or  $T_{OFF}$ ) time reaches its minimum and the inductor falling current is no longer able to reach this -50mA threshold, the part is in CCM mode and switching at a virtually constant frequency.

Once in CCM mode, the T<sub>OFF</sub> time will not vary. Therefore, it is important to note that if L is large enough, the HLL transition level will not be triggered.

That inductor is:

#### **EQUATION 5-2:**

$$L_{MAX} = \frac{V_{OUT} \times 135ns}{2 \times 50mA}$$

#### 5.4 Compensation

The MIC23450 is designed to be stable with a 0.47  $\mu$ H to 2.2  $\mu$ H inductor with a 4.7  $\mu$ F ceramic (X5R) output capacitor.

#### 5.5 Duty Cycle

The typical maximum duty cycle of the MIC23450 is 80%.

#### 5.6 Efficiency Considerations

Efficiency is defined as the amount of useful output power, divided by the amount of power supplied.

#### **EQUATION 5-3:**

$$Efficiency = \left(\frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}}\right) \times 100$$

Maintaining high efficiency serves two purposes. It reduces power dissipation in the power supply, reducing the need for heat sinks and thermal design considerations and it reduces consumption of current for battery-powered applications. Reduced current draw from a battery increases the devices operating time and is critical in hand held devices.

There are two types of losses in switching converters; DC losses and switching losses. DC losses are simply the power dissipation of I<sup>2</sup>R. Power is dissipated in the high side switch during the on cycle. Power loss is equal to the high side MOSFET RDSON multiplied by the Switch Current squared. During the off cycle, the low side N-channel MOSFET conducts, also dissipating power. Device operating current also reduces efficiency. The product of the quiescent (operating) current and the supply voltage represents another DC loss. The current required driving the gates on and off at a constant 3 MHz frequency and the switching transitions make up the switching losses.



FIGURE 5-2: Efficiency Under Load.

The figure above shows an efficiency curve. From no load to 100 mA, efficiency losses are dominated by quiescent current losses, gate drive and transition losses. By using the HyperLight Load mode, the MIC23450 is able to maintain high efficiency at low output currents.

Over 100 mA, efficiency loss is dominated by MOSFET  $R_{DS(ON)}$  and inductor losses. Higher input supply voltages will increase the Gate-to-Source voltage on the internal MOSFETs, thereby reducing the internal  $R_{DS(ON)}$ . This improves efficiency by reducing DC losses in the device. All but the inductor losses are inherent to the device. In which case, inductor selection becomes increasingly critical in efficiency calculations.

As the inductors are reduced in size, the DC resistance (DCR) can become quite significant. The DCR losses can be calculated as follows:

#### **EQUATION 5-4:**

$$P_{DCR} = I_{OUT}^{2} \times DCR$$

From that, the loss in efficiency due to inductor resistance can be calculated as follows:

#### **EQUATION 5-5:**

$$\textit{Eff}_{Loss} = \left[1 - \left(\frac{V_{OUT} \times I_{OUT}}{V_{OUT} \times I_{OUT} + P_{DCR}}\right)\right] \times 100$$

Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a trade-off between efficiency and size in this case.

#### 5.7 Thermal Considerations

As most applications will not require 2A continuous current from all outputs at all times, it is useful to know what the thermal limits will be for various loading profiles.

The allowable overall package dissipation is limited by the intrinsic thermal resistance of the package  $(R\theta_{(J-C)})$  and the area of copper used to spread heat from the package case to the ambient surrounding temperature  $(R\theta_{(C-A)})$ . The composite of these two thermal resistances is  $(R\theta_{(J-A)})$ , which represents the package thermal resistance with at least 1 square inch of copper ground plane. From this figure, which for the MIC23450 is  $30^{\circ}\text{C/W}$ , we can calculate maximum internal power dissipation as shown in Equation 5-6:

#### **EQUATION 5-6:**

$$PD_{MAX} = \frac{T_{JMAX} - T_{AMB}}{R\theta_{(J-A)}}$$

Where:

T<sub>JMAX</sub> = Maximum junction temp (125°C)

T<sub>AMB</sub> = Ambient temperature

 $R\theta_{(J-A)} = 30^{\circ}C/W$ 

As can be expected, the allowable dissipation tends towards zero as the ambient temperature increases towards the maximum operating junction temperature.

The graph of  $PD_{MAX}$  vs. Ambient temperature could be drawn quite simply using this equation. However, a more useful measure is the maximum output current per regulator vs. ambient temperature. For this, we must first create an 'exchange rate' between power dissipation per regulator ( $P_{DISS}$ ) and its output current ( $I_{OUT}$ ).

An accurate measure of this function can utilize the efficiency curve, as illustrated in Equation 5-7 and Equation 5-8:

#### **EQUATION 5-7:**

$$\eta = \frac{P_{OUT}}{P_{OUT} + P_{LOSS}}$$

#### **EQUATION 5-8:**

$$P_{LOSS} = \frac{P_{OUT}(1-\eta)}{\eta}$$
 Where: 
$$\eta = \qquad \qquad \text{Efficiency} \\ P_{OUT} = \qquad \qquad \text{I}_{OUT} \times \text{V}_{OUT}$$

To arrive at the internal package dissipation  $P_{DISS}$ , one would need to remove the inductor loss  $P_{DCR}$  which is not dissipated within the package. This however, does not give a worst case figure, since efficiency is typically measured on a nominal part at nominal temperatures. The  $I_{OUT}$  to  $P_{DISS}$  function we use therefore is a synthesized  $P_{DISS}$  which accounts for worst case values at maximum operating temperature, as shown in Equation 5-9:

#### **EQUATION 5-9:**

$$\begin{split} P_{DISS} &= I_{OUT}^{2} \Big( R_{DSON\_P} \times \frac{V_{OUT}}{V_{IN}} + R_{DSON\_N} \\ \Big( 1 - \frac{V_{OUT}}{V_{IN}} \Big) \Big) \end{split}$$

Where:

Maximum  $R_{DS(ON)}$  of the high side, P-Channel switch at  $T_{JMAX}$  $R_{DSONP} =$ 

Maximum R<sub>DS(ON)</sub> of the low  $R_{DSON_N} =$ side, N-Channel switch at T<sub>JMAX</sub>

V<sub>OUT</sub> = Output voltage Input voltage

Since ripple current and switching losses are small with respect to resistive losses at maximum output current, they can be considered negligible for the purpose of this method, but could be included if required.

Now we have a function describing  $P_{\mbox{\scriptsize DISS}}$  in terms of I<sub>OUT</sub>, we can substitute P<sub>DISS</sub> with Equation 5-6 to form the function of maximum output current  $I_{OUT(MAX)}$  vs. ambient temperature T<sub>AMB</sub> (Equation 5-10):

#### **EQUATION 5-10:**

$$I_{OUTMAX} = \sqrt{\frac{\frac{T_{JMAX} - T_{AMB}}{R\theta_{(J-A)}}}{R_{DSON\_P} \times \frac{V_{OUT}}{V_{IN}} + \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}}$$

The curves shown in the characteristic curves section are plots of this function adjusted to account for 1, 2 or 3 regulators running simultaneously.

#### 5.8 HyperLight Load Mode

Each regulator in the MIC23450 uses a minimum on and off time proprietary control loop (patented by Microchip). When the output voltage falls below the regulation threshold, the error comparator begins a switching cycle that turns the PMOS on and keeps it on for the duration of the minimum-on-time. This increases the output voltage. If the output voltage is over the regulation threshold, then the error comparator turns the PMOS off for a minimum-off-time until the output drops below the threshold. The NMOS acts as an ideal rectifier that conducts when the PMOS is off. Using a NMOS switch instead of a diode allows for lower voltage drop across the switching device when it is on. The asynchronous switching combination between the PMOS and the NMOS allows the control loop to work in discontinuous mode for light load operations. In discontinuous mode, the MIC23450 works in

pulse-frequency modulation (PFM) to regulate the output. As the output current increases, the off-time decreases, thus provides more energy to the output. This switching scheme improves the efficiency of MIC23450 during light load currents by only switching when it is needed. As the load current increases, the MIC23450 goes into continuous conduction mode (CCM) and switches at a frequency centered at 3MHz. The equation to calculate the load when the MIC23450 goes into continuous conduction mode may be approximated in Equation 5-11:

#### **EQUATION 5-11:**

$$I_{LOAD} > \left(\frac{(V_{IN} - V_{OUT}) \times D}{2 \times L \times f}\right)$$
 Where: 
$$V_{IN} = \qquad \qquad \text{Input voltage}$$
 
$$V_{OUT} = \qquad \qquad \text{Output voltage}$$
 
$$D = \qquad \qquad \text{Duty cycle}$$
 
$$f = \qquad \qquad \text{Switching frequency}$$
 
$$L = \qquad \qquad \text{Inductor value}$$

As shown in Equation 5-11, the load at which the MIC23450 transitions from HyperLight Load mode to PWM mode is a function of the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), duty cycle (D), inductance (L) and frequency (f). As shown in Figure 5-3, as the Output Current increases, the switching frequency also increases until the MIC23450 goes from HyperLight Load mode to PWM mode at approximately 120 mA. The MIC23450 will switch at a relatively constant frequency around 3 MHz once the output current is over 120 mA.



FIGURE 5-3: Load Current.

Switching Frequency vs.

#### 5.9 Multiple Sources

The MIC23450 provides all the pins necessary to operate the three regulators from independent sources. This can be useful in partitioning power within a multi rail system. For example, it is possible that within a system, two supplies are available; 3.3V and 5V. The MIC23450 can be connected to use the 3.3V supply to provide two, low voltage outputs (e.g. 1.2V and 1.8V) and use the 5V rail to provide a higher output (e.g. 2.5V), resulting in the power blocks shown in Figure 5-4.



FIGURE 5-4: Multi-Source Power Block Diagram.

#### 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information

XXX XXXXXXXX WNNN

32-Lead QFN\*

AAA
23450YML
4520

Legend: XX...X Product code or customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code

By-free JEDEC® designator for Matte Tin (Sn)
This package is Pb-free. The Pb-free JEDEC designator (@3)
can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (\_) symbol may not be to scale.

#### 32-Lead QFN 5 mm x 5 mm Package Outline and Recommended Land Pattern



## APPENDIX A: REVISION HISTORY

## **Revision A (January 2021)**

- Converted Micrel document MIC23450 to Microchip data sheet DS20006479A.
- Minor text changes throughout.

## MIC23450

**NOTES:** 

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| Device                            | <u>x</u>                    | <u>xx</u>                                   | - <u>XX</u> |
|-----------------------------------|-----------------------------|---------------------------------------------|-------------|
| Part No.                          | Junction Temp.<br>Range     | Package                                     | Media Type  |
| Device:                           |                             | MHz, PWM, 2A Tripl<br>ith HyperLight Load a |             |
| Junction<br>Temperature<br>Range: | Y = -40°C1                  | o +125°C, RoHS-Col                          | mpliant     |
| Package:                          | ML = 32-Lead                | d 5 mm x 5 mm QFN                           |             |
| Media Type:                       | T5 = 500/Re<br>TR = 1,000/F |                                             |             |
|                                   |                             |                                             |             |

#### Examples:

a) MIC23450AAAYML-T5: MIC23450, -40°C to +125°C

Temperature Range, 32-Lead

QFN, 500/Reel

b) MIC23450AAAYML-TR: MIC23450, -40°C to +125°C

Temperature Range, 20-Lead

QFN, 1,000/Reel

Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. Note 1:

## MIC23450

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- · Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights.
- Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable." Code protection is constantly evolving. We at Microchip are
  committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection
  feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or
  other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUEN-TIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBiox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-7439-5

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

**Atlanta** Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

China - Shenyang

Tel: 86-24-2334-2829 China - Shenzhen

China - Shenzhen Tel: 86-755-8864-2200

**China - Suzhou** Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

**China - Xian** Tel: 86-29-8833-7252

China - Xiamen

Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

Japan - Osaka

Tel: 81-6-6152-7160 Japan - Tokyo

Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4485-5910

Fax: 45-4485-2829 Finland - Espoo

Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820