# MOSFET – Dual, P-Channel, ChipFET

# -20 V, -4.1 A

#### Features

- Offers an Ultra Low R<sub>DS(ON)</sub> Solution in the ChipFET Package
- Miniature ChipFET Package 40% Smaller Footprint than TSOP-6
- Low Profile (<1.1 mm) Allows it to Fit Easily into Extremely Thin Environments such as Portable Electronics
- Simplifies Circuit Design since Additional Boost Circuits for Gate Voltages are not Required
- Operated at Standard Logic Level Gate Drive, Facilitating Future Migration to Lower Levels using the same Basic Topology
- Pb–Free Package is Available

## Applications

- Optimized for Battery and Load Management Applications in Portable Equipment such as MP3 Players, Cell Phones, and PDAs
- Charge Control in Battery Chargers
- Buck and Boost Converters

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| P                                                                    | Symbol                               | Value                 | Unit            |      |    |
|----------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------|------|----|
| Drain-to-Source Ve                                                   | V <sub>DSS</sub>                     | -20                   | V               |      |    |
| Gate-to-Source Vo                                                    | ltage                                |                       | V <sub>GS</sub> | ±8.0 | V  |
| Continuous Drain                                                     | Stoody Stoto                         | $T_A = 25^{\circ}C$   | ۱ <sub>D</sub>  | -2.9 | А  |
| Current (Note 1)                                                     | Steady State                         | $T_A = 85^{\circ}C$   |                 | -2.1 |    |
|                                                                      | t ≤ 10 s                             | $T_A = 25^{\circ}C$   |                 | -4.1 |    |
| Power Dissipation                                                    | Steady State                         | T OF OC               | PD              | 1.1  | W  |
| (Note 1)                                                             | t ≤ 10 s                             | T <sub>A</sub> = 25°C |                 | 2.1  |    |
| Pulsed Drain<br>Current                                              | t <sub>p</sub> = 10                  | ) μs                  | I <sub>DM</sub> | -16  | А  |
| Operating Junction                                                   | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150         | °C              |      |    |
| Source Current (Bo                                                   | I <sub>S</sub>                       | -1.1                  | А               |      |    |
| Lead Temperature for Soldering<br>Purposes (1/8" from case for 10 s) |                                      |                       | ΤL              | 260  | °C |

#### THERMAL RESISTANCE RATINGS

| Parameter                                  | Symbol          | Max | Unit |
|--------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient, Steady State (Note 1) | D               | 113 | °C/W |
| Junction-to-Ambient, t $\leq$ 10s (Note 1) | $R_{\theta JA}$ | 60  |      |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Surface mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces)



# **ON Semiconductor®**

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> TYP | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
|                      | 64 mΩ @ –4.5 V          |                    |  |
| –20 V                | 85 mΩ @ –2.5 V          | –4.1 A             |  |
|                      | 120 mΩ @ −1.8 V         |                    |  |



P-Channel MOSFET

P-Channel MOSFET



ChipFET CASE 1206A STYLE 2



## ORDERING INFORMATION

| Device       | Package              | Shipping <sup>†</sup> |
|--------------|----------------------|-----------------------|
| NTHD4102PT1  | ChipFET              | 3000/Tape & Reel      |
| NTHD4102PT1G | ChipFET<br>(Pb–Free) | 3000/Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                                               | Symbol                               | Test Condition                                                                                                                                         | Min      | Тур  | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                                                                                                        |          |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(Br)DSS</sub>                 | $V_{GS}$ = 0 V, $I_D$ = -250 $\mu$ A                                                                                                                   | -20      |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(Br)DSS/</sub> T <sub>J</sub> |                                                                                                                                                        |          | -15  |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | $\begin{array}{c c} V_{GS} = & 0 & V \\ V_{DS} = & -16 & V \\ \end{array} \begin{array}{c} T_{J} = & 25^{\circ}C \\ T_{J} = & 85^{\circ}C \end{array}$ |          |      | -1.0 | μA    |
|                                                              |                                      | $V_{DS} = -16 \text{ V}$ $T_{J} = 85^{\circ}\text{C}$                                                                                                  |          |      | -5.0 |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS}$ = 0 V, $V_{GS}$ = ±8.0 V                                                                                                                      |          |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 2)                                  |                                      | ·                                                                                                                                                      |          |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}$ , $I_D = -250 \ \mu A$                                                                                                               | -0.45    |      | -1.5 | V     |
| Gate Threshold Temperature Coefficient                       | V <sub>GS(TH)/</sub> T <sub>J</sub>  |                                                                                                                                                        |          | 2.7  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(ON)</sub>                  | $V_{GS}$ = -4.5 V, I <sub>D</sub> = -2.9 A                                                                                                             |          | 64   | 80   | mΩ    |
|                                                              |                                      | $V_{GS}$ = -2.5 V, I <sub>D</sub> = -2.2 A                                                                                                             |          | 85   | 110  |       |
|                                                              |                                      | V <sub>DS</sub> = -1.8 V, I <sub>D</sub> = -1.0 A                                                                                                      |          | 120  | 170  |       |
| Forward Transconductance                                     | 9FS                                  | $V_{DS} = -10 \text{ V}, \text{ I}_{D} = -2.9 \text{ A}$                                                                                               |          | 7.0  |      | S     |
| CHARGES, CAPACITANCES, AND GATE RESIS                        | TANCE                                |                                                                                                                                                        |          |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                     | V <sub>GS</sub> = 0 V, f = 1.0 MHz,                                                                                                                    |          | 750  |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                     | $V_{\rm DS} = -16  \rm V$                                                                                                                              |          | 100  |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     |                                                                                                                                                        |          | 45   |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                                                                                                        |          | 7.6  | 8.6  | nC    |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                      | $V_{GS} = -4.5 \text{ V}, V_{DS} = -16 \text{ V},$<br>$I_D = -2.6 \text{ A}$                                                                           |          | 1.3  |      |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                      | ID2.0 A                                                                                                                                                |          | 2.6  |      | 1     |
| SWITCHING CHARACTERISTICS (Note 3)                           |                                      |                                                                                                                                                        |          |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                   |                                                                                                                                                        |          | 5.5  | 10   | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = -4.5 V, V <sub>DD</sub> = -16 V,                                                                                                     |          | 12   | 25   | -     |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                  | $I_{\rm D}$ = -2.6 A, R <sub>G</sub> = 2.0 $\Omega$                                                                                                    |          | 32   | 40   |       |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                                                                                                        |          | 23   | 35   |       |
| DRAIN-SOURCE DIODE CHARACTERISTICS                           | 1                                    | 1                                                                                                                                                      |          |      |      |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>                      | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -1.1 A                                                                                                         |          | -0.8 | -1.2 | V     |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      |                                                                                                                                                        |          | 20   | 40   | ns    |
| Charge Time                                                  | ta                                   | V <sub>GS</sub> = 0 V, dI <sub>S</sub> /dt = 100 A/µs,                                                                                                 |          | 15   |      | 1     |
| Discharge Time                                               | tb                                   | $I_{\rm S} = 1.0 \rm{A}$                                                                                                                               |          | 5    |      | 1     |
| Reverse Recovery Charge                                      | Q <sub>BB</sub>                      | 1                                                                                                                                                      | <u> </u> | 0.01 |      | μC    |

2. Pulse test: pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2% 3. Switching characteristics are independent of operating junction temperatures

## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)





#### TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted)





ChipFET is a trademark of Vishay Siliconix.



ChipFET™ CASE1206A-03 **ISSUE K** 

#### DATE 19 MAY 2009





1.

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- 2.
- CONTROLLING DIMENSION: MILLINGTER.
  MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE.
  LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL AND VERTICAL SHALL NOT EXCEED 0.08 MM.
  DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS.
- NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD SURFACE. 6.

|     | MILLIMETERS |          |      | INCHES    |           |       |
|-----|-------------|----------|------|-----------|-----------|-------|
| DIM | MIN         | NOM      | MAX  | MIN       | NOM       | MAX   |
| Α   | 1.00        | 1.05     | 1.10 | 0.039     | 0.041     | 0.043 |
| b   | 0.25        | 0.30     | 0.35 | 0.010     | 0.012     | 0.014 |
| с   | 0.10        | 0.15     | 0.20 | 0.004     | 0.006     | 0.008 |
| D   | 2.95        | 3.05     | 3.10 | 0.116     | 0.120     | 0.122 |
| E   | 1.55        | 1.65     | 1.70 | 0.061     | 0.065     | 0.067 |
| е   |             | 0.65 BSC |      | 0.025 BSC |           |       |
| e1  | 0.55 BSC    |          |      |           | 0.022 BSC | ;     |
| L   | 0.28        | 0.35     | 0.42 | 0.011     | 0.014     | 0.017 |
| HE  | 1.80        | 1.90     | 2.00 | 0.071     | 0.075     | 0.079 |
| θ   |             | 5° NOM   |      |           | 5° NOM    |       |

| STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. DRAIN<br>4. GATE<br>5. SOURCE<br>6. DRAIN | STYLE 2:<br>PIN 1. SOURCE 1<br>2. GATE 1<br>3. SOURCE 2<br>4. GATE 2<br>5. DRAIN 2<br>6 DRAIN 2 | STYLE 3:<br>PIN 1. ANODE<br>2. ANODE<br>3. SOURCE<br>4. GATE<br>5. DRAIN | STYLE 4:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. COLLECTOR<br>4. BASE<br>5. EMITTER<br>6. COLLECTOR | STYLE 5:<br>PIN 1. ANODE<br>2. ANODE<br>3. DRAIN<br>4. DRAIN<br>5. SOURCE<br>6. CATE | STYLE 6:<br>PIN 1. ANODE<br>2. DRAIN<br>3. DRAIN<br>4. GATE<br>5. SOURCE<br>6. DDAIN |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 5. SOURCE<br>6. DRAIN<br>7. DRAIN<br>8. DRAIN                                        | 5. DRAIN 2<br>6. DRAIN 2<br>7. DRAIN 1<br>8. DRAIN 1                                            | 5. DHAIN<br>6. DRAIN<br>7. CATHODE<br>8. CATHODE                         | 5. EMITTER<br>6. COLLECTOR<br>7. COLLECTOR<br>8. COLLECTOR                                            | 5. SOURCE<br>6. GATE<br>7. CATHODE<br>8. CATHODE                                     | 6. DRAIN<br>7. DRAIN                                                                 |

#### SOLDERING FOOTPRINT



#### GENERIC **MARKING DIAGRAM\***



device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " .", may or may not be present.

#### **OPTIONAL SOLDERING FOOTPRINTS ON PAGE 2**

| DOCUMENT NUMBER:                                                                  | 98AON03078D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                      | ChipFET PAGE 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                    | PAGE 1 OF 2 |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | ON Semiconductor and a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |                                                                                                                                                                                    |             |  |  |  |

#### ChipFET™ CASE 1206A–03 ISSUE K

DATE 19 MAY 2009



#### **ADDITIONAL SOLDERING FOOTPRINTS\***

Style 3

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Style 5

| DOCUMENT NUMBER:                                                                  | 98AON03078D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                      | ChipFET PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                     | PAGE 2 OF 2 |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | ON Semiconductor and a re trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                                                                                                                                                                                     |             |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative