

## FAMILY OF LOW-POWER WIDE BANDWIDTH SINGLE SUPPLY OPERATIONAL AMPLIFIERS WITH AND WITHOUT SHUTDOWN

### FEATURES

- Rail-To-Rail Output
- $V_{ICR}$  Includes Ground
- Gain-Bandwidth Product . . . 9 MHz
- Supply Current . . . 730  $\mu$ A/Channel
- Single, Duals, and Quad Versions
- Ultralow Power Down Mode  
 $I_{DD(SHDN)} = 4 \mu$ A/Channel
- Specified Temperature Range  
–40°C to 125°C . . . Industrial Grade
- Supply Voltage Range . . . 2.7 V to 5.5 V
- Ultrasmall Packaging  
5 or 6 Pin SOT-23 (TLV2630/1)  
8 or 10 Pin MSOP (TLV2632/3)
- Universal Op-Amp EVM (See SLOU060 for More Information)

Operational Amplifier



### DESCRIPTION

The TLV263x single supply operational amplifiers provide rail-to-rail output with an input range that includes ground. The TLV263x takes the minimum operating supply voltage down to 2.7 V over the extended industrial temperature range (–40°C to 125°C) while adding the rail-to-rail output swing feature. The TLV263x also provides a 9 MHz gain-bandwidth product from only 730  $\mu$ A of supply current. The maximum recommended supply voltage is 5.5 V, which, when coupled with a 2.7-V minimum, allows the devices to be operated from lithium ion cells.

The combination of wide bandwidth, low noise, and low distortion makes it ideal for high speed and high resolution data converter applications. The ground input range allows it to directly interface to ground rail referred systems.

All members are available in PDIP and SOIC with the singles in the small SOT-23 package, duals in the MSOP, and quads in the TSSOP package.

The 2.7-V operation makes it compatible with Li-Ion powered systems and the operating supply voltage range of many micro-power microcontrollers available today including TI's MSP430.

AMPLIFIER SELECTION TABLE

| DEVICE         | $V_{DD}$<br>[V] | $I_{DD/ch}$<br>$[\mu$ A] | $V_{ICR}$<br>[V]                      | GBW<br>[MHz] | SLEW RATE<br>[V/ $\mu$ s] | $V_n, 1$ kHz<br>[nV/ $\sqrt$ Hz] | $I_o$<br>[mA] |
|----------------|-----------------|--------------------------|---------------------------------------|--------------|---------------------------|----------------------------------|---------------|
| OPAx343        | 2.5–5.5         | 850                      | –0.3 to $V_{DD} + 0.3$                | 5.5          | 6                         | 25                               | 40            |
| OPAx743        | 3.5–12          | 1100                     | –0.1 to $V_{DD} + 0.1$                | 7            | 10                        | 30                               | 20            |
| TLV278x        | 1.8–3.6         | 650                      | –0.2 to $V_{DD} + 0.2$                | 8            | 5                         | 9                                | 10            |
| <b>TLV263x</b> | <b>2.7–5.5</b>  | <b>730</b>               | <b>GND to <math>V_{DD} - 1</math></b> | <b>9</b>     | <b>9.5</b>                | <b>50</b>                        | <b>28</b>     |
| TLV262x        | 2.7–5.5         | 750                      | 1 V to $V_{DD} + 0.2$                 | 11           | 10                        | 27                               | 28            |
| OPAx353        | 2.7–5.5         | 8000                     | –0.1 to $V_{DD} + 0.1$                | 44           | 22                        | 7                                | 40            |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**TLV2630, TLV2631****TLV2632, TLV2633****TLV2634, TLV2635**

SLOS362A – JUNE 2001 – REVISED JANUARY 2005

**PACKAGE/ORDERING INFORMATION<sup>(1)</sup>**

| PRODUCT                        | PACKAGE  | PACKAGE CODE | SYMBOL | SPECIFIED TEMPERATURE RANGE | ORDER NUMBER                   | TRANSPORT MEDIA       |
|--------------------------------|----------|--------------|--------|-----------------------------|--------------------------------|-----------------------|
| <b>Single with Shutdown</b>    |          |              |        |                             |                                |                       |
| TLV2630ID                      | SOIC-8   | D            | —      | −40°C to 125°C              | TLV2630ID<br>TLV2630IDR        | Tube<br>Tape and Reel |
| TLV2630IDBV                    | SOT-23-6 | DBV          | VAYI   |                             | TLV2630IDBVR†<br>TLV2630IDBVT‡ | Tape and Reel         |
| TLV2630IP                      | DIP-8    | P            | —      |                             | TLV2630IP                      | Tube                  |
| <b>Single without Shutdown</b> |          |              |        |                             |                                |                       |
| TLV2631ID                      | SOIC-8   | D            | —      | −40°C to 125°C              | TLV2631ID<br>TLV2631IDR        | Tube<br>Tape and Reel |
| TLV2631IDBV                    | SOT-23-5 | DBV          | VAZI   |                             | TLV2631IDBVR†<br>TLV2631IDBVT‡ | Tape and Reel         |
| TLV2631IP                      | DIP-8    | P            | —      |                             | TLV2631IP                      | Tube                  |
| <b>Dual without Shutdown</b>   |          |              |        |                             |                                |                       |
| TLV2632ID                      | SOIC-8   | D            | —      | −40°C to 125°C              | TLV2632ID<br>TLV2632IDR        | Tube<br>Tape and Reel |
| TLV2632IDGK                    | MSOP-8   | DGK          | AKG    |                             | TLV2632IDGK<br>TLV2632IDGKR    | Tube<br>Tape and Reel |
| TLV2632IP                      | DIP-8    | P            | —      |                             | TLV2632IP                      | Tube                  |
| <b>Dual with Shutdown</b>      |          |              |        |                             |                                |                       |
| TLV2633ID                      | SOIC-14  | D            | —      | −40°C to 125°C              | TLV2633ID<br>TLV2633IDR        | Tube<br>Tape and Reel |
| TLV2633IDGS                    | MSOP-10  | DGS          | AKK    |                             | TLV2633IDGS<br>TLV2633IDGSR    | Tube<br>Tape and Reel |
| TLV2633IN                      | DIP-14   | N            | —      |                             | TLV2633IN                      | Tube                  |
| <b>Quad without Shutdown</b>   |          |              |        |                             |                                |                       |
| TLV2634ID                      | SOIC-14  | D            | —      | −40°C to 125°C              | TLV2634ID<br>TLV2634IDR        | Tube<br>Tape and Reel |
| TLV2634IN                      | DIP-14   | N            | —      |                             | TLV2634IN                      | Tube                  |
| TLV2634IPW                     | TSSOP-14 | PW           | —      |                             | TLV2634IPW<br>TLV2634IPWR      | Tube<br>Tape and Reel |
| <b>Quad with Shutdown</b>      |          |              |        |                             |                                |                       |
| TLV2635ID                      | SOIC-16  | D            | —      | −40°C to 125°C              | TLV2635ID<br>TLV2635IDR        | Tube<br>Tape and Reel |
| TLV2635IN                      | DIP-16   | N            | —      |                             | TLV2635IN                      | Tube                  |
| TLV2635IPW                     | TSSOP-16 | PW           | —      |                             | TLV2635IPW<br>TLV2635IPWR      | Tube<br>Tape and Reel |

† The SOT23 package devices are only available taped and reeled. The **R** Suffix denotes quantities (3,000 pieces per reel).‡ The **T** Suffix denotes smaller quantities (250 pieces per mini-reel).

1. For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at [www.ti.com](http://www.ti.com).

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

|                                                                    |                              |
|--------------------------------------------------------------------|------------------------------|
| Supply voltage, $V_{DD}$ (see Note 1) .....                        | 6 V                          |
| Differential input voltage, $V_{ID}$ .....                         | $\pm V_{DD}$                 |
| Input voltage range, $V_I$ (see Note 1) .....                      | GND to $V_{DD} - 1$ V        |
| Input current, $I_I$ (any input) .....                             | $\pm 10$ mA                  |
| Output current, $I_O$ .....                                        | $\pm 40$ mA                  |
| Continuous total power dissipation .....                           | See Dissipation Rating Table |
| Operating free-air temperature range, $T_A$ : I-suffix .....       | -40°C to 125°C               |
| Maximum junction temperature, $T_J$ .....                          | 150°C                        |
| Storage temperature range, $T_{STG}$ .....                         | -65°C to 150°C               |
| Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds ..... | 260°C                        |

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 2: All voltage values, except differential voltages, are with respect to GND.

**recommended operating conditions**

|                                            |               | MIN        | MAX          | UNIT |
|--------------------------------------------|---------------|------------|--------------|------|
| Supply voltage, $V_{DD}$                   | Single supply | 2.7        | 5.5          | V    |
|                                            | Split supply  | $\pm 1.35$ | $\pm 2.75$   |      |
| Common-mode input voltage range, $V_{ICR}$ |               | GND        | $V_{DD} - 1$ | V    |
| Operating free-air temperature, $T_A$      | I-suffix      | -40        | 125          | °C   |
| Shutdown on/off voltage level‡             | $V_{IL}$      |            | 0.4          | V    |
|                                            | $V_{IH}$      |            | 2            |      |

‡ Relative to GND.

**electrical characteristics at specified free-air temperature,  $V_{DD} = 2.7$  V, 5 V (unless otherwise noted)**

**dc performance**

| PARAMETER                                                       | TEST CONDITIONS                                 | $T_A$            | MIN        | TYP | MAX  | UNIT       |
|-----------------------------------------------------------------|-------------------------------------------------|------------------|------------|-----|------|------------|
|                                                                 |                                                 |                  | 25°C       | 250 | 3500 |            |
| $V_{IO}$ Input offset voltage                                   | $V_{IC} = V_{DD}/2$ ,<br>$V_O = V_{DD}/2$       | Full range       |            |     | 4500 | $\mu$ V    |
|                                                                 |                                                 |                  | 25°C       | 250 | 4200 |            |
|                                                                 |                                                 | Full range       |            |     | 5200 | $\mu$ V    |
|                                                                 |                                                 | 25°C             |            | 3   |      | $\mu$ V/°C |
| $\alpha V_{IO}$ Temperature coefficient of input offset voltage | $V_{IC} = GND$ to $V_{DD} - 1$ V                | $V_{DD} = 2.7$ V | 25°C       | 76  | 100  | dB         |
|                                                                 |                                                 |                  | Full range | 67  |      |            |
|                                                                 |                                                 | $V_{DD} = 5$ V   | 25°C       | 77  | 100  |            |
|                                                                 |                                                 |                  | Full range | 74  |      |            |
| CMRR Common-mode rejection ratio                                | $R_L = 2$ k $\Omega$ , $V_O(PP) = V_{DD} - 1$ V | 25°C             | 90         | 100 |      | dB         |
|                                                                 |                                                 | Full range       | 82         |     |      |            |
| AVD Large-signal differential voltage amplification             |                                                 |                  |            |     |      |            |

**electrical characteristics at specified free-air temperature,  $V_{DD} = 2.7\text{ V}, 5\text{ V}$  (unless otherwise noted)**  
(continued)

#### input characteristics

| PARAMETER                                   | TEST CONDITIONS                           | $T_A^\dagger$ | MIN | TYP  | MAX | UNIT             |
|---------------------------------------------|-------------------------------------------|---------------|-----|------|-----|------------------|
| $I_{IO}$<br>Input offset current            | $V_{IC} = V_{DD}/2$ ,<br>$V_O = V_{DD}/2$ | 25°C          |     | 1    | 50  | pA               |
|                                             |                                           | Full range    |     |      | 100 |                  |
|                                             |                                           | 25°C          |     | 1    | 50  |                  |
|                                             |                                           | Full range    |     |      | 200 |                  |
| $I_{IB}$<br>Input bias current              |                                           | 25°C          |     | 1000 |     | $\text{G}\Omega$ |
| $r_{i(d)}$<br>Differential input resistance |                                           | 25°C          |     | 1000 |     | $\text{G}\Omega$ |
| $C_{i(c)}$<br>Common-mode input capacitance | $f = 1\text{ kHz}$                        | 25°C          |     | 12   |     | pF               |

† Full range is  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  for the I-suffix.

#### output characteristics

| PARAMETER                                | TEST CONDITIONS                                             | $T_A^\dagger$           | MIN        | TYP   | MAX  | UNIT |
|------------------------------------------|-------------------------------------------------------------|-------------------------|------------|-------|------|------|
| $V_{OH}$<br>High-level output voltage    | $V_{IC} = V_{DD}/2$ , $I_{OH} = -1\text{ mA}$               | $V_{DD} = 2.7\text{ V}$ | 25°C       | 2.6   | 2.67 | V    |
|                                          |                                                             |                         | Full range | 2.55  |      |      |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   | 25°C       | 4.92  | 4.98 |      |
|                                          |                                                             |                         | Full range | 4.9   |      |      |
|                                          |                                                             |                         | 25°C       | 2.25  | 2.43 |      |
|                                          | $V_{IC} = V_{DD}/2$ , $I_{OH} = -10\text{ mA}$              | $V_{DD} = 2.7\text{ V}$ | Full range | 2.15  |      |      |
|                                          |                                                             |                         | 25°C       | 4.7   | 4.8  |      |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   | Full range | 4.65  |      |      |
|                                          |                                                             |                         | 25°C       | 0.03  | 0.1  |      |
|                                          |                                                             |                         | Full range |       | 0.15 |      |
| $V_{OL}$<br>Low-level output voltage     | $V_{IC} = V_{DD}/2$ , $I_{OL} = 1\text{ mA}$                | $V_{DD} = 2.7\text{ V}$ | 25°C       | 0.025 | 0.08 | mV   |
|                                          |                                                             |                         | Full range |       | 0.1  |      |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   | 25°C       | 0.26  | 0.45 |      |
|                                          |                                                             |                         | Full range |       | 0.47 |      |
|                                          | $V_{IC} = V_{DD}/2$ , $I_{OL} = 10\text{ mA}$               | $V_{DD} = 2.7\text{ V}$ | 25°C       | 0.2   | 0.3  |      |
|                                          |                                                             |                         | Full range |       | 0.35 |      |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   | 25°C       | 14    |      |      |
|                                          |                                                             |                         | Full range | 19    |      |      |
| $I_O$<br>Output current                  | $V_{DD} = 2.7\text{ V}$ ,<br>$V_O = 0.5\text{ V}$ from rail | Sourcing                | 25°C       | 28    |      | mA   |
|                                          |                                                             | Sinking                 |            | 28    |      |      |
|                                          | $V_{DD} = 5\text{ V}$ ,<br>$V_O = 0.5\text{ V}$ from rail   | Sourcing                | 25°C       | 50    |      |      |
|                                          |                                                             | Sinking                 |            | 95    |      |      |
| $I_{OS}$<br>Short-circuit output current | Sourcing                                                    | $V_{DD} = 2.7\text{ V}$ | 25°C       | 50    |      | mA   |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   |            | 95    |      |      |
|                                          | Sinking                                                     | $V_{DD} = 2.7\text{ V}$ | 25°C       | 50    |      |      |
|                                          |                                                             | $V_{DD} = 5\text{ V}$   |            | 95    |      |      |

† Full range is  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  for the I-suffix.

#### power supply

| PARAMETER                                                                     | TEST CONDITIONS                                                    | $T_A^\dagger$ | MIN        | TYP | MAX  | UNIT          |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------|------------|-----|------|---------------|
| $I_{DD}$<br>Supply current (per channel)                                      | $V_O = V_{DD}/2$ ,<br>$\text{SHDN} = V_{DD}$                       | 25°C          |            | 730 | 1000 | $\mu\text{A}$ |
|                                                                               |                                                                    | Full range    |            |     | 1350 |               |
| PSRR<br>Supply voltage rejection ratio<br>( $\Delta V_{DD} / \Delta V_{IO}$ ) | $V_{DD} = 2.7\text{ V}$ to $5.5\text{ V}$ ,<br>$V_{IC} = V_{DD}/2$ | 25°C          | 70         | 90  |      | dB            |
|                                                                               |                                                                    | No load       | Full range | 65  |      |               |

† Full range is  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  for the I-suffix.

**electrical characteristics at specified free-air temperature,  $V_{DD} = 2.7\text{ V}, 5\text{ V}$  (unless otherwise noted)  
 (continued)**

**dynamic performance**

| PARAMETER |                                  | TEST CONDITIONS                                                       | TA <sup>†</sup> | MIN | TYP | MAX | UNIT             |  |
|-----------|----------------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------------------|--|
| GBWP      | Gain-bandwidth product           | $R_L = 2\text{ k}\Omega$ , $C_L = 10\text{ pF}$ , $f = 10\text{ kHz}$ | 25°C            | 9   |     |     | MHz              |  |
| SR+       | Positive slew rate at unity gain | $R_L = 2\text{ k}\Omega$ , $C_L = 50\text{ pF}$                       |                 | 6   |     |     | V/ $\mu\text{s}$ |  |
|           |                                  |                                                                       |                 | 6   |     |     |                  |  |
| SR-       | Negative slew rate at unity gain | $R_L = 2\text{ k}\Omega$ , $C_L = 50\text{ pF}$                       |                 | 10  |     |     | V/ $\mu\text{s}$ |  |
|           |                                  |                                                                       |                 | 9.5 |     |     |                  |  |
| $\phi_m$  | Phase margin                     | $R_L = 2\text{ k}\Omega$ , $C_L = 10\text{ pF}$                       |                 | 50  |     |     | °                |  |
|           | Gain margin                      |                                                                       |                 | 20  |     |     | dB               |  |

<sup>†</sup> Full range is  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  for the I-suffix.

**noise/distortion performance**

| PARAMETER |                                      | TEST CONDITIONS                                                                   | TA   | MIN    | TYP | MAX | UNIT                   |
|-----------|--------------------------------------|-----------------------------------------------------------------------------------|------|--------|-----|-----|------------------------|
| THD + N   | Total harmonic distortion plus noise | $V_{O(\text{PP})} = V_{DD}/2$ ,<br>$R_L = 2\text{ k}\Omega$ , $f = 10\text{ kHz}$ | 25°C | 0.003% |     |     |                        |
|           |                                      |                                                                                   |      | 0.02%  |     |     |                        |
|           |                                      |                                                                                   |      | 0.095% |     |     |                        |
| $V_n$     | Equivalent input noise voltage       | $f = 1\text{ kHz}$                                                                |      | 50     |     |     | nV/ $\sqrt{\text{Hz}}$ |
|           |                                      | $f = 10\text{ kHz}$                                                               |      | 30     |     |     |                        |
| $I_n$     | Equivalent input noise current       | $f = 1\text{ kHz}$                                                                |      | 0.9    |     |     | fA/ $\sqrt{\text{Hz}}$ |

**shutdown characteristics**

| PARAMETER             |                                                                          | TEST CONDITIONS                                    | TA <sup>†</sup> | MIN | TYP | MAX | UNIT          |
|-----------------------|--------------------------------------------------------------------------|----------------------------------------------------|-----------------|-----|-----|-----|---------------|
| $I_{DD(\text{SHDN})}$ | Supply current, per channel in shutdown mode (TLV2630, TLV2633, TLV2635) | $\text{SHDN} = 0.4\text{ V}$                       | 25°C            | 4   | 17  |     | $\mu\text{A}$ |
|                       |                                                                          |                                                    | Full range      |     |     | 19  |               |
| $t_{(\text{on})}$     | Amplifier turnon time <sup>‡</sup>                                       | $R_L = 2\text{ k}\Omega$ ,<br>$C_L = 10\text{ pF}$ | 25°C            | 4.5 |     |     | $\mu\text{s}$ |
|                       |                                                                          |                                                    |                 | 1.5 |     |     |               |
| $t_{(\text{off})}$    | Amplifier turnoff time <sup>‡</sup>                                      |                                                    |                 | 200 |     |     | ns            |

<sup>†</sup> Full range is  $-40^\circ\text{C}$  to  $125^\circ\text{C}$  for the I-suffix.

<sup>‡</sup> Disable time and enable time are defined as the interval between application of the logic signal to  $\text{SHDN}$  and the point at which the supply current has reached half its final value.

**TLV2630, TLV2631****TLV2632, TLV2633****TLV2634, TLV2635**

SLOS362A – JUNE 2001 – REVISED JANUARY 2005

**DISSIPATION RATING TABLE**

| PACKAGE    | $\Theta_{JC}$<br>(°C/W) | $\Theta_{JA}$<br>(°C/W) | $T_A \leq 25^\circ\text{C}$<br>POWER RATING | $T_A = 125^\circ\text{C}$<br>POWER RATING |
|------------|-------------------------|-------------------------|---------------------------------------------|-------------------------------------------|
| D (8)      | 38.3                    | 176                     | 710 mW                                      | 142 mW                                    |
| D (14)     | 26.9                    | 122.3                   | 1022 mW                                     | 204.4 mW                                  |
| D (16)     | 25.7                    | 114.7                   | 1090 mW                                     | 218 mW                                    |
| DBV (5)    | 55                      | 324.1                   | 385 mW                                      | 77.1 mW                                   |
| DBV (6)    | 55                      | 294.3                   | 425 mW                                      | 85 mW                                     |
| DGK (8)    | 54.2                    | 259.9                   | 481 mW                                      | 96.1 mW                                   |
| DGS (10)   | 54.1                    | 259.7                   | 485 mW                                      | 97 mW                                     |
| N (14, 16) | 32                      | 78                      | 1600 mW                                     | 320.5 mW                                  |
| P (8)      | 41                      | 104                     | 1200 mW                                     | 240.4 mW                                  |
| PW (14)    | 29.3                    | 173.6                   | 720 mW                                      | 144 mW                                    |
| PW (16)    | 28.7                    | 161.4                   | 774 mW                                      | 154.9 mW                                  |

**TYPICAL CHARACTERISTICS****Table of Graphs**

|                                              |                                            | FIGURE                            |
|----------------------------------------------|--------------------------------------------|-----------------------------------|
| $V_{IO}$                                     | Input offset voltage                       | vs Common-mode input voltage 1, 2 |
| CMRR                                         | Common-mode rejection ratio                | vs Frequency 3                    |
| $V_{OH}$                                     | High-level output voltage                  | vs High-level output current 4, 6 |
| $V_{OL}$                                     | Low-level output voltage                   | vs Low-level output current 5, 7  |
| $I_{DD}$                                     | Supply current                             | vs Supply voltage 8               |
| $I_{DD}$                                     | Supply current                             | vs Free-air temperature 9         |
| PSRR                                         | Power supply rejection ratio               | vs Frequency 10                   |
| $A_{VD}$                                     | Differential voltage amplification & phase | vs Frequency 11                   |
| Gain-bandwidth product                       |                                            | vs Supply voltage 12              |
|                                              |                                            | vs Free-air temperature 13        |
| SR                                           |                                            | vs Supply voltage 14              |
|                                              |                                            | vs Free-air temperature 15, 16    |
| $\phi_m$                                     | Phase margin                               | vs Load capacitance 17            |
| $V_n$                                        | Equivalent input noise voltage             | vs Frequency 18                   |
| Crosstalk                                    |                                            | vs Frequency 19                   |
| Voltage-follower large-signal pulse response |                                            | 20                                |
| Voltage-follower small-signal pulse response |                                            | 21                                |
| $I_{DD(SHDN)}$                               | Shutdown supply current                    | vs Free-air temperature 22        |
| $I_{DD(SHDN)}$                               | Shutdown supply current                    | vs Supply voltage 23              |
| $I_{DD(SHDN)}$                               | Shutdown supply current/output voltage     | vs Time 24                        |

## TYPICAL CHARACTERISTICS



Figure 1



Figure 2



Figure 3



Figure 4



Figure 5



Figure 6



Figure 7



Figure 8



Figure 9

## TYPICAL CHARACTERISTICS

## POWER SUPPLY REJECTION RATIO



Figure 10

## DIFFERENTIAL VOLTAGE AMPLIFICATION AND PHASE



Figure 11

## GAIN-BANDWIDTH PRODUCT



Figure 12

## GAIN-BANDWIDTH PRODUCT



Figure 13

## SLEW RATE



Figure 14

## SLEW RATE



Figure 15

## SLEW RATE



Figure 16

## PHASE MARGIN



Figure 17

## TYPICAL CHARACTERISTICS

### EQUIVALENT INPUT NOISE VOLTAGE



Figure 18

### CROSSTALK



Figure 19

### VOLTAGE-FOLLOWER LARGE-SIGNAL PULSE RESPONSE



Figure 20

### VOLTAGE-FOLLOWER SMALL-SIGNAL PULSE RESPONSE



Figure 21

### SHUTDOWN SUPPLY CURRENT VS FREE-AIR TEMPERATURE



Figure 22

### SHUTDOWN SUPPLY CURRENT VS SUPPLY VOLTAGE



Figure 23

## TYPICAL CHARACTERISTICS

SHUTDOWN SUPPLY CURRENT / OUTPUT VOLTAGE  
vs  
TIME

Figure 24

## TLV263x PACKAGE PINOUTS



NC – No internal connection

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| TLV2630IDBVR     | ACTIVE        | SOT-23       | DBV             | 6    | 3000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | VAYI                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2631IDBVR     | ACTIVE        | SOT-23       | DBV             | 5    | 3000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | VAZI                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2631IDBVT     | ACTIVE        | SOT-23       | DBV             | 5    | 250         | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | VAZI                    | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2632IDGKR     | ACTIVE        | VSSOP        | DGK             | 8    | 2500        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | AKG                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2632IDR       | ACTIVE        | SOIC         | D               | 8    | 2500        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 2632I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2634ID        | ACTIVE        | SOIC         | D               | 14   | 50          | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 2634I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV2634IPWR      | ACTIVE        | TSSOP        | PW              | 14   | 2000        | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | 2634I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

---

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV2630IDBVR | SOT-23       | DBV             | 6    | 3000 | 180.0              | 9.0                | 3.15    | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV2631IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0              | 9.0                | 3.15    | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV2631IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0              | 9.0                | 3.15    | 3.2     | 1.4     | 4.0     | 8.0    | Q3            |
| TLV2632IDGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV2632IDR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV2634IPWR  | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV2630IDBVR | SOT-23       | DBV             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV2631IDBVR | SOT-23       | DBV             | 5    | 3000 | 182.0       | 182.0      | 20.0        |
| TLV2631IDBVT | SOT-23       | DBV             | 5    | 250  | 182.0       | 182.0      | 20.0        |
| TLV2632IDGKR | VSSOP        | DGK             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TLV2632IDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TLV2634IPWR  | TSSOP        | PW              | 14   | 2000 | 853.0       | 449.0      | 35.0        |

**TUBE**


\*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TLV2634ID | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |

# PACKAGE OUTLINE

DBV0005A



SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



4214839/F 06/2021

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-178.
4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.

# EXAMPLE BOARD LAYOUT

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214839/F 06/2021

NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0005A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214839/F 06/2021

NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

(C) Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

(D) Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



4040064-3/G 02/11

NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

 C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211284-2/G 08/15

## NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## PACKAGE OUTLINE

**D0008A**

## SOIC - 1.75 mm max height

## SMALL OUTLINE INTEGRATED CIRCUIT



4214825/C 02/2019

## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

# PACKAGE OUTLINE

DBV0006A



SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
5. Reference JEDEC MO-178.

# EXAMPLE BOARD LAYOUT

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:15X



SOLDER MASK DETAILS

4214840/C 06/2021

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DBV0006A

SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:15X

4214840/C 06/2021

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body** Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 per end.
- Body width** does not include interlead flash. Interlead flash shall not exceed 0,50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DGK (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2022, Texas Instruments Incorporated